# 2.5V / 3.3V ECL 1:2 Differential Fanout Buffer The MC10/100LVEP11 is a differential 1:2 fanout buffer. The device is pin and functionally equivalent to the EP11 device. With AC performance the same as the EP11 device, the LVEP11 is ideal for applications requiring lower voltage. Single-ended CLK input operation is limited to a $V_{CC} \geq 3.0~V$ in PECL mode, or $V_{EE} \leq -3.0~V$ in NECL mode. The 100 Series contains temperature compensation. - 240 ps Typical Propagation Delay - Maximum Frequency > 3.0 GHz Typical - PECL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - Open Input Default State - Q Output Will Default LOW with Inputs Open or at V<sub>EE</sub> - LVDS Input Compatible http://onsemi.com #### MARKING DIAGRAMS\* SOIC-8 D SUFFIX CASE 751 TSSOP-8 DT SUFFIX CASE 948R 1 H = MC10 K = MC100 A = Assembly Location L = Wafer Lot Y = Year W = Work Week #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. <sup>\*</sup>For additional marking information, refer to Application Note AND8002/D. Figure 1. 8-Lead Pinout (Top View) and Logic Diagram #### **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |---------------------------------------|------------------| | D*, <del>D</del> ** | ECL Data Inputs | | Q0, <del>Q0</del> , Q1, <del>Q1</del> | ECL Data Outputs | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | <sup>\*</sup>Pins will default to 2/3 $\rm V_{CC}$ when left open. \*\*Pins will default LOW when left open. #### **Table 2. ATTRIBUTES** | Chara | cteristics | Value | |----------------------------------|-----------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resis | tor | 75 kΩ | | Internal Input Pullup Resistor | 37.5 kΩ | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV | | Moisture Sensitivity, Indefinite | e Time Out of Drypack (Note 1) | Level 1 | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 110 Devices | | | Meets or exceeds JEDEC Sp | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8<br>SOIC-8 | 190<br>130 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-8 | 41 to 44 | °C/W | | θ <sub>JA</sub> | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-8<br>TSSOP-8 | 185<br>140 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-8 | 41 to 44 | °C/W | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. Table 4. 10LVEP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 2) | | | | -40°C | | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|--------|-------------|------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 24 | 30 | 36 | 24 | 30 | 36 | 25 | 31 | 38 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | | 1365 | 1490 | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | | 565 | 740 | 865 | 630 | 805 | 930 | 690 | 865 | 990 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.125 V to -1.3 V. - 3. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Single–Ended input CLK pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. Table 5. 10LVEP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 5) | | | | -40°C 25°C | | | | | | | | | | |--------------------|----------------------------------------------------------------------------------|--------|-------------|------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 24 | 30 | 36 | 24 | 30 | 36 | 25 | 31 | 38 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 6) | - 2 | 2165 | 2290 | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 6) | | 1365 | 1540 | 1665 | 1430 | 1605 | 1730 | 1490 | 1665 | 1790 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)<br>(Note 7) | 2 | 2090 | | 2415 | 2155 | | 2480 | 2215 | | 2540 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) (Note 7) | | 1365 | | 1690 | 1430 | | 1755 | 1490 | | 1815 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 8) | | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | | D<br>D | 0.5<br>–150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925 V to -0.5 V. - 6. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 7. Single–Ended input CLK pin operation is limited to $V_{CC} \ge 3.0 \text{ V}$ in PECL mode. 8. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 6. 10LVEP DC CHARACTERISTICS, NECL V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -2.375 V (Note 9) | | | | -40°C | | | 25°C | | | | | | |--------------------|-----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 24 | 30 | 36 | 24 | 30 | 36 | 25 | 31 | 38 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 10) | -1135 | -1010 | -885 | -1070 | -945 | -820 | -1010 | -885 | -760 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 10) | -1935 | -1760 | -1635 | -1870 | -1695 | -1570 | -1810 | -1635 | -1510 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)<br>(Note 11) | -1210 | | -885 | -1145 | | -820 | -1085 | | -760 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended)<br>(Note 11) | -1935 | | -1610 | -1870 | | -1545 | -1810 | | -1485 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 12) | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current DDD | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 9. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 10. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 11. Single–Ended input CLK pin operation is limited to $V_{EE} \le -3.0 \text{ V}$ in NECL mode. - $12. V_{IHCMR} \ \text{min varies} \ 1:1 \ \text{with} \ V_{EE}, \ V_{IHCMR} \ \text{max varies} \ 1:1 \ \text{with} \ V_{CC}. \ \text{The} \ V_{IHCMR} \ \text{range} \ \text{is referenced to the most positive side of the differential}$ input signal. Table 7. 100LVEP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 13) | | | | -40°C 25°C | | | 85°C | | | | | | | |--------------------|-----------------------------------------------------------------------------------|--------|-------------|------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 31 | 37 | 29 | 35 | 41 | 32 | 38 | 45 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 14) | | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 14) | | 555 | 730 | 900 | 555 | 730 | 900 | 555 | 730 | 900 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | | 1335 | | 1620 | 1335 | | 1620 | 1335 | | 1620 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | | 555 | | 900 | 555 | | 900 | 555 | | 900 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 15) | | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 13. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.125 V to -1.3 V. <sup>14.</sup> All loading with 50 Ω to V<sub>CC</sub> − 2.0 V. 15. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Single–Ended input CLK pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. Table 8. 100LVEP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 16) | | | | -40°C 25°C | | | | | 85°C | | | | | |-----------------|-----------------------------------------------------------------------------------|--------|-------------|------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Ī | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 25 | 31 | 37 | 29 | 35 | 41 | 32 | 38 | 45 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 17) | | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 17) | | 1355 | 1530 | 1700 | 1355 | 1530 | 1700 | 1355 | 1530 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 18) | | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended) (Note 18) | | 1355 | | 1700 | 1355 | | 1700 | 1355 | | 1700 | mV | | VIHCMR | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 19) | | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 16. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925 V to -0.5 V. - 17. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 18. Single–Ended input CLK pin operation is limited to $V_{CC} \ge 3.0 \text{ V}$ in PECL mode. - 19. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 9. 100LVEP DC CHARACTERISTICS, NECL $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -3.8 \text{ V}$ to -2.375 V (Note 20) | | | -40°C | | | | 25°C | | | | | | |--------------------|-----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 25 | 31 | 37 | 29 | 35 | 41 | 32 | 38 | 45 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 21) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 21) | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)<br>(Note 22) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended)<br>(Note 22) | -1945 | -1425 | -1600 | -1945 | -1425 | -1600 | -1945 | -1425 | -1600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 23) | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μА | | I <sub>IL</sub> | Input LOW Current DDD | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 20. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 21. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. 22. Single–Ended input CLK pin operation is limited to V<sub>EE</sub> $\leq$ –3.0 V in NECL mode. - 23. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. **Table 10. AC CHARACTERISTICS** $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -3.8 \text{ V}$ to -2.375 V or $V_{CC} = 2.375 \text{ V}$ to 3.8 V; $V_{EE} = 0 \text{ V}$ (Note 24) | | | | −40°C | | | 25°C | | | | | | |----------------------------------------|-------------------------------------------------------------|-----|-------|-----------|-----|------|-----------|-----|-----|-----------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency (Figure 2) | | 3 | | | 3 | | | 3 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay (Differential Configuration) CLK to Q, Q | 170 | 230 | 300 | 180 | 240 | 310 | 210 | 270 | 360 | ps | | t <sub>SKEW</sub> | Within Device Skew Q, Q Device to Device Skew (Note 25) | | 5.0 | 20<br>130 | | 5.0 | 20<br>130 | | 5.0 | 20<br>150 | ps | | t <sub>JITTER</sub> | CLOCK Random Jitter (RMS)<br>@ ≤3.0 GHz (Figure 2) | | 0.2 | 1 | | 0.2 | 1 | | 0.2 | 1 | ps | | V <sub>PP</sub> | Input Voltage Swing<br>(Differential Configuration) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q, Q (20% - 80%) | 70 | 110 | 170 | 80 | 120 | 180 | 100 | 140 | 200 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. 24. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> – 2.0 V. 25. Skew is measured between outputs under identical transitions. Figure 2. F<sub>max</sub> Typical Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|---------|-----------------------| | MC10LVEP11D | SOIC-8 | 98 Units / Rail | | MC10LVEP11DR2 | SOIC-8 | 2500 / Tape & Reel | | MC10LVEP11DT | TSSOP-8 | 100 Units / Rail | | MC10LVEP11DTR2 | TSSOP-8 | 2500 / Tape & Reel | | MC100LVEP11D | SOIC-8 | 98 Units / Rail | | MC100LVEP11DR2 | SOIC-8 | 2500 / Tape & Reel | | MC100LVEP11DT | TSSOP-8 | 100 Units / Rail | | MC100LVEP11DTR2 | TSSOP-8 | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1642/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### **PACKAGE DIMENSIONS** #### SOIC-8 NB CASE 751-07 **ISSUE AE** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - 4. MAXIMUM MOLD PHOTHUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION AT 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.05 | 0 BSC | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS # TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 ISSUE A #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. - 2. CONTROLLING DWIENSION, WILLIME TO 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS, MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.