# 3.3V ECL 1:5 Clock Distribution Chip The MC100LVEL14 is a low skew 1:5 clock distribution chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. The LVEL14 is functionally and pin compatible with the EL14 but is designed to operate in ECL or PECL mode for a voltage supply range of –3.0 V to –3.8 V ( or 3.0 V to 3.8 V). The LVEL14 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input. The common enable $(\overline{EN})$ is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. - 50 ps Output-to-Output Skew - Synchronous Enable/Disable - Multiplexed Clock Input - ESD Protection: >2 KV HBM - The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub>= 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub>= 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V - Internal Input Pulldown Resistors on CLK - Q Output will Default LOW with Inputs Open or at V<sub>EE</sub> - Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test - Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D - Flammability Rating: UL 94 V–0 @ 0.125 in, Oxygen Index: 28 to 34 - Transistor Count = 303 devices #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAM **CASE 751D** = Assembly Location WL = Wafer Lot YY = Year WW = Work Week #### ORDERING INFORMATION | Device | Package | Shipping | |-----------------|---------|-----------------| | MC100LVEL14DW | SOIC-20 | 38 Units/Rail | | MC100LVEL14DWR2 | SOIC-20 | 1000 Units/Reel | Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. Pinout (Top View) and Logic Diagram #### **PIN DESCRIPTION** | PIN | FUNCTION | |-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK, CLK SCLK EN SEL Q <sub>0-4</sub> , Q <sub>0-4</sub> V <sub>BB</sub> V <sub>CC</sub> V <sub>EE</sub> NC | ECL Diff Clock Inputs ECL Scan Clock Input ECL Sync Enable ECL Clock Select Input ECL Diff Clock Outputs Reference Voltage Output Positive Supply Negative Supply No Connect | #### **FUNCTION TABLE** | CLK | SCLK | SEL | EN | Q | |------------------|-----------------------|------|----|------------| | L<br>H<br>X<br>X | X<br>X<br>L<br>H<br>X | ТПТХ | H | ⊔ H ⊔ H Ł* | \*On next negative transition of CLK or SCLK X = Don't Care #### MAXIMUM RATINGS (Note 1) | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |-------------------|----------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------|-------------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 to 0 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 to 0 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $ \begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array} $ | 6 to 0<br>-6 to 0 | V<br>V | | I <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | 20 SOIC<br>20 SOIC | 90<br>60 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | std bd | 20 SOIC | 30 to 35 | °C/W | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | <sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur. #### LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 2) | | | | -40°C 25°C | | | | 85°C | | | | | |--------------------|-------------------------------------------------------------------------------------------------|-------------|------------|------------|-------------|------|------------|-------------|------|------------|--------------------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 32 | 40 | | 32 | 40 | | 34 | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2215 | 2295 | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | 1470 | 1605 | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single–Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended) | 1490 | | 1825 | 1490 | | 1825 | 1490 | | 1825 | mV | | $V_{BB}$ | Output Voltage Reference | 1.92 | | 2.04 | 1.92 | | 2.04 | 1.92 | | 2.04 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 7)<br>Vpp < 500 mV<br>Vpp ≥ 500 mV | 1.3<br>1.5 | | 2.9<br>2.9 | 1.2<br>1.4 | | 2.9<br>2.9 | 1.2<br>1.4 | | 2.9<br>2.9 | V<br>V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current Others CLK | 0.5<br>-300 | | | 0.5<br>-300 | | | 0.5<br>-300 | | | μ <b>Α</b><br>μ <b>Α</b> | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. #### LVNECL DC CHARACTERISTICS $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -3.3 \text{ V}$ (Note 5) | | | –40°C | | | | 25°C | | | | | | |--------------------|-------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|--------------------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 32 | 40 | | 32 | 40 | | 34 | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 6) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 6) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 7)<br>Vpp < 500 mV<br>Vpp ≧ 500 mV | -2.0<br>-1.8 | | -0.4<br>-0.4 | -2.1<br>-1.9 | | -0.4<br>-0.4 | -2.1<br>-1.9 | | -0.4<br>-0.4 | V<br>V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current Others CLK | 0.5<br>-300 | | | 0.5<br>-300 | | | 0.5<br>-300 | | | μ <b>Α</b><br>μ <b>Α</b> | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. - 5. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary $\pm 0.3$ V. - 6. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ –2 V. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary ±0.3 V. Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub>-2 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and <sup>7.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and AC CHARACTERISTICS $V_{CC}$ = 3.3 V; $V_{EE}$ = 0.0 V or $V_{CC}$ = 0.0 V; $V_{EE}$ = -3.3 V (Note 8) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------------------------|----------------------------------------------------|-------------------|-------|-------------------|-------------------|-------------------|-------------------|-------------------|-----|-------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency (See Figure 2.) | | > 1 | | | > 1 | | | > 1 | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Prop CLK to Q (Diff) Delay CLK to Q (SE) SCLK to Q | 520<br>470<br>470 | | 720<br>770<br>770 | 580<br>530<br>530 | 680<br>680<br>680 | 780<br>830<br>830 | 630<br>580<br>580 | | 830<br>880<br>880 | ps | | t <sub>SKEW</sub> | Part-to-Part Skew<br>Within-Device Skew (Note 9) | | | 200<br>50 | | | 200<br>50 | | | 200<br>50 | ps | | t <sub>JITTER</sub> | Cycle-to-Cycle Jitter (See Figure 2.) | | 0.2 | < 1 | | 0.2 | < 1 | | 0.2 | < 1 | ps | | t <sub>S</sub> | Setup Time EN | 0 | | | 0 | | | 0 | | | ps | | t <sub>H</sub> | Hold Time EN | 0 | | | 0 | | | 0 | | | ps | | $V_{PP}$ | Input Swing CLK (Note 10) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% – 80%) | 230 | | 500 | 230 | | 500 | 230 | | 500 | ps | Figure 2. F<sub>max</sub>/Jitter <sup>8.</sup> $V_{EE}$ can vary $\pm 0.3$ V. 9. Skews are specified for identical LOW-to-HIGH or HIGH-to-LOW transitions. 10. $V_{PP}(min)$ is minimum input swing for which AC parameters guaranteed. Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.) #### **Resource Reference of Application Notes** AN1404 - ECLinPS Circuit Performance at Non–Standard V<sub>IH</sub> Levels AN1405 - ECL Clock Distribution Techniques AN1406 - Designing with PECL (ECL at +5.0 V) AN1503 - ECLinPS I/O SPICE Modeling Kit AN1504 - Metastability and the ECLinPS Family AN1560 - Low Voltage ECLinPS SPICE Modeling Kit AN1568 - Interfacing Between LVDS and ECL AN1596 - ECLinPS Lite Translator ELT Family SPICE I/O Model Kit AN1650 - Using Wire-OR Ties in ECLinPS Designs AN1672 - The ECL Translator Guide AND8001 - Odd Number Counters Design AND8002 - Marking and Date Codes AND8020 - Termination of ECL Logic Devices #### **PACKAGE DIMENSIONS** #### SOIC-20 **DW SUFFIX** PLASTIC SOIC PACKAGE CASE 751D-05 ISSUE F - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | | | | | | |-----|-------------|-------|--|--|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | | | Α | 2.35 | 2.65 | | | | | | | | | A1 | 0.10 | 0.25 | | | | | | | | | В | 0.35 | 0.49 | | | | | | | | | С | 0.23 | 0.32 | | | | | | | | | D | 12.65 | 12.95 | | | | | | | | | E | 7.40 | 7.60 | | | | | | | | | е | 1.27 | BSC | | | | | | | | | Н | 10.05 | 10.55 | | | | | | | | | h | 0.25 | 0.75 | | | | | | | | | L | 0.50 | 0.90 | | | | | | | | | θ | 0 ° | 7 ° | | | | | | | | ## **Notes** ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.