### SN54HC374, SN74HC374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SCLS141C - DECEMBER 1982 - REVISED JULY 1998 - Eight D-Type Flip-Flops in a Single Package - High-Current 3-State True Outputs Can Drive up to 15 LSTTL Loads - Full Parallel Access for Loading - Package Options Include Plastic Shrink Small-Outline (DB), Small-Outline (DW), Thin Shrink Small-Outline (PW), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs ### description These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the 'HC374 devices are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs. An output-enable $(\overline{OE})$ input places the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load SN54HC374 . . . J OR W PACKAGE SN74HC374 . . . DB, DW, N, OR PW PACKAGE (TOP VIEW) SN54HC374 . . . FK PACKAGE (TOP VIEW) nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN54HC374 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HC374 is characterized for operation from –40°C to 85°C. ### FUNCTION TABLE (each flip-flop) | | • | | | |----|------------|---|--------| | | INPUTS | | OUTPUT | | OE | CLK | D | Q | | L | $\uparrow$ | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | $Q_0$ | | Н | Χ | Χ | Z | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCLS141C - DECEMBER 1982 - REVISED JULY 1998 ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic diagram (positive logic) absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | _0.5 \/ to 7 \/ | |--------------------------------------------------------------------|--------------|-----------------| | | | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1) | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VCO | | | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | -<br> | ±35 mA | | Continuous current through V <sub>CC</sub> or GND | | ±70 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DB package | 115°C/W | | | DW package | 97°C/W | | | N package | 67°C/W | | | PW package | 128°C/W | | Storage temperature range, T <sub>sto</sub> | | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. ### recommended operating conditions (see Note 3) | | | | SN | 154HC37 | <b>'</b> 4 | SN | 174HC37 | '4 | UNIT | |-----------------|---------------------------------------|-------------------------|------|---------|------------|------|---------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | ٧ıH | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | VCC = 6 V | 4.2 | | | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | 0 | | 0.5 | 0 | | 0.5 | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V | 0 | | 1.35 | 0 | | 1.35 | V | | | | VCC = 6 V | 0 | | 1.8 | 0 | | 1.8 | | | ٧ <sub>I</sub> | Input voltage | | 0 | | VCC | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | VCC | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | 0 | | 1000 | 0 | | 1000 | | | t <sub>t</sub> | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0 | | 500 | 0 | | 500 | ns | | | | V <sub>CC</sub> = 6 V | 0 | | 400 | 0 | | 400 | | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CO | TEST CONDITIONS | | TEST CONDITIONS | | Т | A = 25°C | ; | SN54H | C374 | SN74H | C374 | UNIT | |-----------|----------------------|----------------------------|------------|-----------------|-------|------|----------|-------|-------|-------|-------|------|------| | PARAMETER | IESI CC | SNOTHONS | vcc | | | MAX | MIN MAX | | | | | | | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | 1.9 | | | | | | | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | | | | | Voн | VI = VIH or VIL | | 6 V | 5.9 | 5.999 | | 5.9 | | 5.9 | | V | | | | | | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | | | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.48 | 5.8 | | 5.2 | | 5.34 | | | | | | | VI = VIH or VIL | I <sub>OL</sub> = 20 μA | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | | | | | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | | | VOL | | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | | | $I_{OL} = 6 \text{ mA}$ | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | 0.4 | | 0.33 | | | | | lį | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | | | loz | $V_O = V_{CC}$ or 0 | | 6 V | | ±0.01 | ±0.5 | | ±10 | | ±5 | μΑ | | | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 8 | | 160 | | 80 | μΑ | | | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | | | ### SN54HC374, SN74HC374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SCLS141C - DECEMBER 1982 - REVISED JULY 1998 ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | Vac | | 25°C | SN54H | C374 | SN74H | C374 | UNIT | |-----------------|---------------------------------|-------|-----|------|-------|------|-------|------|------| | | | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | 2 V | | 6 | | 4 | | 5 | | | fclock | Clock frequency | 4.5 V | | 30 | | 20 | | 24 | MHz | | | | 6 V | | 35 | | 24 | | 28 | | | | Pulse duration, CLK high or low | 2 V | 80 | | 120 | | 100 | | | | t <sub>W</sub> | | 4.5 V | 16 | | 24 | | 20 | | ns | | | | 6 V | 14 | | 20 | | 17 | | | | | | 2 V | 100 | | 150 | | 125 | | | | t <sub>su</sub> | Setup time, data before CLK↑ | 4.5 V | 20 | | 30 | | 25 | | ns | | | | 6 V | 17 | | 25 | | 21 | | | | | Hold time, data after CLK↑ | 2 V | 10 | | 13 | | 12 | | ns | | th | | 4.5 V | 5 | | 5 | | 5 | | | | | | 6 V | 5 | | 5 | | 5 | | | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | V | T <sub>A</sub> = 25°C | | SN54H | IC374 | SN74H | IC374 | UNIT | | | |------------------|---------|----------|-------|-----------------------|-----|-------|-------|-------|-------|------|------|----| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | | | 2 V | 6 | 12 | | 4 | | 5 | | | | | f <sub>max</sub> | | | 4.5 V | 30 | 60 | | 20 | | 24 | | MHz | | | | | | 6 V | 35 | 70 | | 24 | | 28 | | | | | | | | 2 V | | 63 | 180 | | 270 | | 225 | | | | <sup>t</sup> pd | CLK | Any Q | 4.5 V | | 17 | 36 | | 54 | | 45 | ns | | | | | | | 6 V | | 15 | 31 | | 46 | | 38 | | | | | Any Q | 2 V | | 60 | 150 | | 225 | | 190 | | | | t <sub>en</sub> | ŌĒ | | Any Q | 4.5 V | | 16 | 30 | | 45 | | 38 | ns | | | | | 6 V | | 14 | 26 | | 38 | | 32 | | | | | | | 2 V | | 36 | 150 | | 225 | | 190 | | | | <sup>t</sup> dis | ŌĒ | Any Q | 4.5 V | | 17 | 30 | | 45 | | 38 | ns | | | | | 6 V | | 16 | 26 | | 38 | | 32 | | | | | | | | 2 V | | 28 | 60 | | 90 | | 75 | | | | t <sub>t</sub> | | Any Q | 4.5 V | | 8 | 12 | | 18 | | 15 | ns | | | | | | 6 V | | 6 | 10 | | 15 | | 13 | | | ### SN54HC374, SN74HC374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SCLS141C - DECEMBER 1982 - REVISED JULY 1998 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | T, | չ = 25°C | ; | SN54H | IC374 | SN74H | C374 | UNIT | |------------------|---------|----------|-------|-----|----------|-----|-------|-------|-------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 6 | 12 | | | | 5 | | | | f <sub>max</sub> | | | 4.5 V | 30 | 60 | | | | 24 | | MHz | | | | | 6 V | 35 | 70 | | | | 28 | | | | | | | 2 V | | 80 | 230 | | 345 | | 290 | | | t <sub>pd</sub> | CLK | Any Q | 4.5 V | | 22 | 46 | | 69 | | 58 | ns | | | | | 6 V | | 19 | 39 | | 58 | | 49 | | | | | | 2 V | | 70 | 200 | | 300 | | 250 | | | t <sub>en</sub> | ŌĒ | Any Q | 4.5 V | | 25 | 40 | | 60 | | 50 | ns | | | | | 6 V | | 22 | 34 | | 51 | | 43 | | | | | | 2 V | | 45 | 210 | | 315 | | 265 | | | t <sub>t</sub> | | Any Q | 4.5 V | | 17 | 42 | | 63 | | 53 | ns | | | | | 6 V | | 13 | 36 | | 53 | | 45 | | ### operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|---------------------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per flip-flop | No load | 100 | pF | #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS SETUP AND HOLD AND INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, Z<sub>O</sub> = 50 $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns. - D. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%. - E. The outputs are measured one at a time with one input transition per measurement. - F. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - G. tpzL and tpzH are the same as ten. - H. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated