April 1994 Revised May 1999 # 74VHC221A Dual Non-Retriggerable Monostable Multivibrator ### **General Description** The VHC221A is an advanced high speed CMOS Monostable Multivibrator fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. Each multivibrator features both a negative, A, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken LOW resets the one-shot. The VHC221A can be triggered on the positive transition of the clear while A is held LOW and B is held HIGH. The VHC221A is non-retriggerable, and therefore cannot be retriggered until the output pulse times out. The output pulse width is determined by the equation: PW = (Rx)(Cx); where PW is in seconds, R is in ohms, and C is in farads. Limits for R<sub>x</sub> and C<sub>x</sub> are: External capacitor, $C_x$ : No limit External resistors, $R_x$ : $V_{CC}$ = 2.0V, 5 k $\Omega$ min $V_{CC}$ > 3.0V, 1 k $\Omega$ min An input protection circuit ensures that 0 to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High Speed: $t_{PD} = 8.1$ ns (typ) at $V_{CC} = 5V$ - $\blacksquare$ Low Power Dissipation: $I_{CC}=4~\mu A$ (Max) at $T_A=25^{\circ}C$ - Active State: $I_{CC} = 600 \mu A \text{ (Max)}$ at $T_A = 25^{\circ} C$ - $\blacksquare$ High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ (min) - Power down protection is provided on all inputs - Pin and function compatible with 74HC221A ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74VHC221AM | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74VHC221ASJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC221AMTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC221AN | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbol** #### Connection Diagram # **Truth Table** | Inputs | | | Out | puts | Function | | | | |--------|---|-----|-----|------|---------------|--|--|--| | Ā | В | CLR | Q | Q | runction | | | | | ~ | Н | Н | 7 | 7 | Output Enable | | | | | Х | L | Н | L | Н | Inhibit | | | | | Н | Χ | Н | L | Н | Inhibit | | | | | L | \ | Н | 7 | 4 | Output Enable | | | | | L | Н | _ | 7 | 5 | Output Enable | | | | | X | Х | L | L | Н | Reset | | | | H = HIGH Voltage Level L = LOW Voltage Level ─ = HIGH-to-LOW Transition X: Don't Care ∠ = LOW-to-HIGH Transition # **Block Diagrams** Note A: Cx, Rx, Dx are external Capacitor, Resistor, and Diode, respectively. Note B: External clamping diode, Dx; External capacitor is charged to $V_{\text{CC}}$ level in the wait state, i.e. when no trigger is applied. If the supply voltage is turned off, Cx discharges mainly through the internal (parasitic) diode. If Cx is sufficiently large and V<sub>CC</sub> drops rapidly, there will be some possibility of damaging the IC through in rush current or latch-up. If the capacitance of the supply voltage filter is large enough and V<sub>CC</sub> drops slowly, the in rush current is automatically limited and damage to the IC is avoided. The maximum value of forward current through the parasitic diode is $\pm 20$ mA. In the case of a large Cx, the limit of fall time of the supply voltage is determined as follows: $t_f \ge (V_{CC} - 0.7) \text{ Cx/20 mA}$ ( $t_f$ is the time between the supply voltage turn off and the supply voltage reaching 0.4 $V_{CC}$ ) In the event a system does not satisfy the above condition, an external clamping diode (Dx) is needed to protect the IC from rush current. # **System Diagram** ### **Functional Description** #### 1. Stand-by State The external capacitor (Cx) is fully charged to $V_{CC}$ in the Stand-by State. That means, before triggering, the $Q_P$ and $Q_N$ transistors which are connected to the Rx/Cx node are in the off state. Two comparators that relate to the timing of the output pulse, and two reference voltage supplies turn off. The total supply current is only leakage current. #### 2. Trigger Operation Trigger operation is effective in any of the following three cases. First, the condition where the $\overline{A}$ input is LOW, and B input has a rising signal; second, where the B input is HIGH, and the A input has a falling signal; and third, where the $\overline{A}$ input is LOW and the B input is HIGH, and the $\overline{CLR}$ input has a rising signal. After a trigger becomes effective, comparators C1 and C2 start operating, and $\mathsf{Q}_N$ is turned on. The external capacitor discharges through $\mathsf{Q}_N$ . The voltage level at the Rx/Cx node drops. If the Rx/Cx voltage level falls to the internal reference voltage $\mathsf{V}_{\text{ref}}\mathsf{L}$ , the output of C1 becomes LOW. The flip-flop is then reset and $\mathsf{Q}_N$ turns off. At that moment C1 stops but C2 continues operating. After $\mathbf{Q}_{\mathbf{N}}$ turns off, the voltage at the Rx/Cx node starts rising at a rate determined by the time constant of external capacitor Cx and resistor Rx. Upon triggering, output Q becomes HIGH, following some delay time of the internal F/F and gates. It stays HIGH even if the voltage of Rx/Cx changes from falling to rising. When Rx/Cx reaches the internal reference voltage $V_{\rm ref}H$ , the output of C2 becomes LOW, the output Q goes LOW and C2 stops its operation. That means, after triggering, when the voltage level of the Rx/Cx node reaches $V_{\rm ref}H$ , the IC returns to its MONOSTABLE state. With large values of Cx and Rx, and ignoring the discharge time of the capacitor and internal delays of the IC, the width of the output pulse, $t_W$ (OUT), is as follows: $$t_W (OUT) = 1.0 Cx Rx$$ #### 3. Reset Operation In normal operation, the $\overline{\text{CLR}}$ input is held HIGH. If $\overline{\text{CLR}}$ is LOW, a trigger has no affect because the Q output is held LOW and the trigger control F/F is reset. Also, $Q_D$ turns on and Cx is charged rapidly to $V_{CC}$ . This means if $\overline{\text{CLR}}$ is set LOW, the IC goes into a wait state. ## **Absolute Maximum Ratings**(Note 1) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Voltage (V<sub>IN</sub>) -0.5V to +7.0V DC Output Voltage (V<sub>OUT</sub>) -0.5 to $V_{CC}$ +0.5VInput Diode Current (I<sub>IK</sub>) -20 mA Output Diode Current (I<sub>OK</sub>) ±20 mA DC Output Current (I<sub>OUT</sub>) ±25 mA DC V<sub>CC</sub>/Current (I<sub>CC</sub>) ±50 mA Storage Temperature $(T_{STG})$ -65°C to 150°C Lead Temperature $(T_L)$ Soldering, 10 seconds 260°C # Recommended Operating Conditions (Note 2) $\begin{array}{lll} \mbox{Supply Voltage ($V_{CC}$)} & 2.0\mbox{V to } +5.5\mbox{V} \\ \mbox{Input Voltage ($V_{IN}$)} & 0\mbox{V to } +5.5\mbox{V} \\ \mbox{Output Voltage ($V_{OUT}$)} & 0\mbox{V to $V_{CC}$} \end{array}$ **Operating Temperature** $(T_{opr})$ $-40^{\circ}$ to $+85^{\circ}$ C Input Rise and Fall Time $(t_r, t_f)$ (CLR only) $V_{CC} = 3.3V \pm 0.3V$ 0 ~ 100 ns/V $V_{CC} = 5.0V \pm 0.5V$ 0 ~ 20 ns/V $\begin{array}{ll} \text{External Capacitor - Cx} & \text{No Limitation (Note 3) F} \\ \text{External Resistor - Rx} & > 5 \, k\Omega \, (\text{Note 3}) \, (\text{V}_{\text{CC}} = 2.0\text{V}) \\ \end{array}$ $>1 \text{ k}\Omega$ (Note 3) (V<sub>CC</sub> > 3.0V) **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommended operation outside data book specifications. Note 2: Unused inputs must be used HIGH or LOW. They may not float. **Note 3:** The maximum allowable values of Cx and Rx are a function of the leakage of capacitor Cx, the leakage of the device, and leakage due to board layout and surface resistance. Susceptibility to externally induced noise signals may occur for Rx> 1 M $\Omega$ . #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub><br>(V) | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ} \text{ to } 85^{\circ}\text{C}$ | | Units | Conditions | | |-----------------|--------------------------|------------------------|-----------------------|-----|-------------------------------|----------------------------------------------------|-------------------|-------|--------------------------|--------------------------| | Symbol | raiametei | | Min | Тур | Max | Min | Max | Units | Conditions | | | V <sub>IH</sub> | HIGH Level | 2.0 | 1.50 | | | 1.50 | | V | | | | | Input Voltage | 3.0 – 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | v | | | | V <sub>IL</sub> | LOW Level | 2.0 | | | 0.50 | | 0.50 | V | | | | | Input Voltage | 3.0 – 5.5 | | | $0.3\mathrm{V}_{\mathrm{CC}}$ | | $0.3 V_{\rm CC}$ | V | | | | V <sub>OH</sub> | HIGH Level | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | Output Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or $V_{\rm IL}$ | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | $I_{OH} = -4 \text{ mA}$ | | | | 4.5 | 3.94 | | | 3.80 | | v | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | Output Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | | or $V_{\rm IL}$ | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | V | | | | | | 3.0 | | | 0.36 | | 0.44 | | | $I_{OL} = 4 \text{ mA}$ | | | | 4.5 | | | 0.36 | | 0.44 | | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | $V_{IN} = 5.5 V$ | or GND | | I <sub>IN</sub> | Rx/Cx Terminal | 5.5 | | | ±0.25 | | ±2.50 | μΑ | $V_{IN} = V_{CC}$ | or GND | | | Off-State Current | | | | | | | | | | | I <sub>CC</sub> | Quiescent Supply Current | 5.5 | | | 4.0 | | 40.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | I <sub>CC</sub> | Active—State (Note 4) | 3.0 | | 160 | 250 | | 280 | | $V_{IN} = V_{CC}$ or GND | | | | Supply Current | 4.5 | | 380 | 500 | | 650 | μΑ | Rx/Cx = 0 | .5 V <sub>CC</sub> | | | | 5.5 | | 560 | 750 | | 975 | | | | Note 4: Per Circuit # **AC Electrical Characteristics** (Note 6) | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | Conditions | | |-------------------|----------------------------------|-----------------|-----------------------|------|------|----------------------------------------|------|-------|-------------------------------------------------|--| | Syllibol | raiailielei | (V) | Min | Тур | Max | Min | Max | Units | Conditions | | | t <sub>PLH</sub> | Propagation Delay Time | $3.3\pm0.3$ | | 13.4 | 20.6 | 1.0 | 24.0 | ns | C <sub>L</sub> = 15 pF | | | $t_{PHL}$ | $(A, B-Q, \overline{Q})$ | | | 15.9 | 24.1 | 1.0 | 27.5 | | C <sub>L</sub> = 50 pF | | | | | $5.0 \pm 0.5$ | | 8.1 | 12.0 | 1.0 | 14.0 | no | C <sub>L</sub> = 15 pF | | | | | | | 9.6 | 14.0 | 1.0 | 16.0 | ns | C <sub>L</sub> = 50 pF | | | t <sub>PLH</sub> | Propagation Delay Time | $3.3 \pm 0.3$ | | 14.5 | 22.4 | 1.0 | 26.0 | no | C <sub>L</sub> = 15 pF | | | t <sub>PHL</sub> | (CLR Trigger—Q, $\overline{Q}$ ) | | | 17.0 | 25.9 | 1.0 | 29.5 | ns | C <sub>L</sub> = 50 pF | | | | | $5.0\pm0.5$ | | 8.7 | 12.9 | 1.0 | 15.0 | no | C <sub>L</sub> = 15 pF | | | | | | | 10.2 | 14.9 | 1.0 | 17.0 | ns | C <sub>L</sub> = 50 pF | | | t <sub>PLH</sub> | Propagation Delay Time | $3.3\pm0.3$ | | 10.3 | 15.8 | 1.0 | 18.5 | | C <sub>L</sub> = 15 pF | | | t <sub>PHL</sub> | $(CLR-Q, \overline{Q})$ | | | 12.8 | 19.3 | 1.0 | 22.0 | ns | C <sub>L</sub> = 50 pF | | | | | $5.0\pm0.5$ | | 6.3 | 9.4 | 1.0 | 11.0 | ns | C <sub>L</sub> = 15 pF | | | | | | | 7.8 | 11.4 | 1.0 | 13.0 | ns | C <sub>L</sub> = 50 pF | | | t <sub>WOUT</sub> | Output Pulse Width | 2.0 | | 415 | | | | | $C_X = 28 \text{ pF}$ | | | | | $3.3 \pm 0.3$ | | 345 | | | | ns | $C_L = 50 \text{ pF}$ $R_X = 6 \text{ k}\Omega$ | | | | | $5.0 \pm 0.5$ | | 312 | | | | | | | | | | $3.3 \pm 0.3$ | | 160 | 240 | | 300 | ns | $C_L = 50 \text{ pF} $ $Cx = 28 \text{ pF}$ | | | | | $5.0 \pm 0.5$ | | 133 | 200 | | 240 | 113 | $Rx = 2 k\Omega$ | | | | | $3.3 \pm 0.3$ | 90 | 100 | 110 | 90 | 110 | μs | $C_L = 50 \text{ pF}$ $Cx = 0.01 \mu$ | | | | | $5.0\pm0.5$ | 90 | 100 | 110 | 90 | 110 | μο | $Rx = 10 \text{ k}\Omega$ | | | | | $3.3\pm0.3$ | 0.9 | 1.0 | 1.1 | 0.9 | 1.1 | ms | $C_L = 50 \text{ pF} Cx = 0.1 \mu\text{F}$ | | | | | $5.0 \pm 0.5$ | 0.9 | 1.0 | 1.1 | 0.9 | 1.1 | 1113 | $Rx = 10 \text{ k}\Omega$ | | | $\Delta t_{wOUT}$ | Output Pulse Width Error | | | | | | | | | | | | Between Circuits | | | ±1 | | | | % | | | | | (In same Package) | | | | | | | | | | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | | C <sub>PD</sub> | Power Dissipation | | | 73 | | | | pF | (Note 5) | | | | Capacitance | | | | | | | | | | Note 5: Cpp is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC} \text{ (opr.)} = C_{PD}{}^{\star}V_{CC}{}^{\star}f_{IN+} \ I_{CC}{}^{1\star}Duty/100 + I_{CC}/2 \text{ (per Circuit)}$ I<sub>CC</sub><sup>1</sup>: Active Supply Current Duty: % Note 6: Refer to 74VHC221A Timing Chart. # **AC Operating Requirement** | Symbol | Parameter | V <sub>CC</sub> | | $T_A = 25^{\circ}C$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | |--------------------|-----------------|-----------------|-----|---------------------|-----|-----------------------------------------------|-----|--------| | Cynnbon | i arameter | (V) | Min | Тур | Max | Min | Max | Oilles | | t <sub>W</sub> (L) | Minimum Trigger | 3.3 | 5.0 | | | 5.0 | | ns | | t <sub>W</sub> (H) | Pulse Width | 5.0 | 5.0 | | | 5.0 | | 115 | | t <sub>W</sub> (L) | Minimum Clear | 3.3 | 5.0 | | | 5.0 | | ns | | | Pulse Width | 5.0 | 5.0 | | | 5.0 | | 115 | # **Device Characteristics** EXTERNAL CAPACITOR Cx (pF) #### Input Equivalent Circuit 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com