#### **Features** - Fast Read Access Time 45 ns - Low Power CMOS Operation 100 μA max. Standby 20 mA max. Active at 5 MHz - JEDEC Standard Packages 28-Lead 600-mil PDIP 32-Lead PLCC 28-Lead TSOP and SOIC - 5V ± 10% Supply - High Reliability CMOS Technology 2,000V ESD Protection 200 mA Latchup Immunity - Rapid<sup>™</sup> Programming Algorithm 100 µs/byte (typical) - CMOS and TTL Compatible Inputs and Outputs - Integrated Product Identification Code - Commercial and Industrial Temperature Ranges #### **Description** The AT27C256R is a low-power, high performance 262,144 bit one-time programmable read only memory (OTP EPROM) organized 32K by 8 bits. It requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 45 ns, eliminating the need for speed reducing WAIT states on high performance microprocessor systems. Atmel's scaled CMOS technology provides low active power consumption, and fast programming. Power consumption is typically only 8 mA in Active Mode and less than 10 $\mu$ A in Standby. (continued) #### **Pin Configurations** | Pin Name | Function | |----------|---------------| | A0 - A14 | Addresses | | O0 - O7 | Outputs | | CE | Chip Enable | | ŌE | Output Enable | | NC | No Connect | | | | egthinspace = egt | | 1 | | |-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|-----| | VPP | 1 | 2 | 28 | þ | VCC | | A12 [ | 2 | 2 | 27 | 6 | A14 | | A7 [ | 3 | 2 | 26 | | A13 | | A6 [ | 4 | 2 | 25 | Þ | A8 | | A5 [ | 5 | 2 | 24 | Þ | A9 | | A4 [ | 6 | 2 | 23 | Þ | A11 | | АЗ [ | 7 | 2 | 22 | | OE | | A2 [ | 8 | 2 | 21 | Þ | A10 | | A1 [ | 9 | 2 | 20 | Þ | CE | | A0 [ | 10 | 1 | 9 | Þ | 07 | | 00 [ | 11 | 1 | 8 | | O6 | | 01 | 12 | 1 | 17 | þ | O5 | | 02 | 13 | 1 | 6 | Þ | O4 | | GND [ | 14 | 1 | 15 | þ | О3 | | | | | | | | PLCC Top View Note: PLCC Package Pins 1 and 17 are DON'T CONNECT. TSOP Top View #### Type 1 | OE | A11 = | ٠, | 23 | 22 | 21 | 20 | È | CE | A10 | |-----------------|-------|----|----|----------|----|----|---|-----|-------| | A9 <sup>'</sup> | 9 | | | 24 | 19 | | Ē | | 07 | | A13 | A8 🖥 | | 25 | 26 | 17 | 18 | Ĕ | O6 | O5 | | vcc' | A14 = | ٦, | 27 | 28 | 15 | 16 | Ĕ | 04 | ОЗ | | A12 | VPP | ٠. | 1 | 2 | 13 | 14 | Ĕ | GND | 02 | | A6 | A7 = | , | 3 | 4 | 11 | 12 | Ĕ | O1 | 00 | | A4 | A5 🗄 | | 5 | 6 | 9 | 10 | B | A0 | A1 | | | АЗ □ | | 7 | <u> </u> | | 8 | Þ | A2 | , , , | 256K (32K x 8) OTP CMOS EPROM 0014G #### **Description** (Continued) The AT27C256R is available in a choice of industry standard JEDEC-approved one time programmable (OTP) plastic DIP, PLCC, SOIC, and TSOP packages. All devices feature two-line control (CE, OE) to give designers the flexibility to prevent bus contention. With 32K byte storage capability, the AT27C256R allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media. Atmel's 27C256R has additional features to ensure high quality and efficient production use. The Rapid $^{\!\!\top\!\!}$ Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100 $\mu s/byte$ . The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. #### **System Considerations** Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1 $\mu F$ high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the Vcc and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7 $\mu F$ bulk electrolytic capacitor should be utilized, again connected between the Vcc and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array. #### **Block Diagram** #### **Absolute Maximum Ratings\*** | Temperature Under Bias55°C to +125°C | |------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V (1) | | Voltage on A9 with Respect to Ground2.0V to +14.0V (1) | | V <sub>PP</sub> Supply Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: 1. Minimum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V dc which may overshoot to +7.0V for pulses of less than 20 ns. ### **Operating Modes** | Mode \ Pin | CE | ŌE | Ai | Vpp | Outputs | |----------------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------|----------|------------------------| | Read | VIL | $V_{IL}$ | Ai | Vcc | D <sub>OUT</sub> | | Output Disable | VIL | ViH | X <sup>(1)</sup> | Vcc | High Z | | Standby | VIH | X <sup>(1)</sup> | X <sup>(1)</sup> | Vcc | High Z | | Rapid Program (2) | VIL | VIH | Ai | $V_{PP}$ | D <sub>IN</sub> | | PGM Verify (2) | X <sup>(1)</sup> | VIL | Ai | $V_PP$ | Dout | | Optional PGM Verify (2) | VIL | VIL | Ai | Vcc | D <sub>OUT</sub> | | PGM Inhibit (2) | V <sub>IH</sub> | VIH | X <sup>(1)</sup> | $V_{PP}$ | High Z | | Product Identification (4) | V <sub>IL</sub> | V <sub>IL</sub> | A9 = V <sub>H</sub> <sup>(3)</sup><br>A0 = V <sub>IH</sub> or V <sub>IL</sub><br>A1 - A14 = V <sub>IL</sub> | Vcc | Identification<br>Code | Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>. 2. Refer to Programming characteristics. 3. $V_H = 12.0 \pm 0.5 V$ . 4. Two identifier bytes may be selected. All Ai inputs are held low ( $V_{IL}$ ), except A9 which is set to $V_H$ and A0 which is toggled low ( $V_{IL}$ ) to select the Manufacturer's Identification byte and high ( $V_{IH}$ ) to select the Device Code byte. # **DC and AC Operating Conditions for Read Operation** | | | | AT27C256R | | | | | | | | | |--------------|------|--------------|--------------|--------------|--------------|--------------|--------------|--|--|--|--| | | | -45 | -55 | -70 | -90 | -12 | -15 | | | | | | Operating | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | | | | | Temp. (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | | | | | Vcc Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | | | | | ### **DC and Operating Characteristics for Read Operation** | Symbol | Parameter | Condition | Min | Max | Units | |----------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------------|-------| | ILI | Input Load Current | V <sub>IN</sub> = 0V to V <sub>CC</sub> | | ±1 | μΑ | | ILO | Output Leakage Current | Vout = 0V to Vcc | | ±5 | μΑ | | I <sub>PP1</sub> (2) | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | $V_{PP} = V_{CC}$ | | 10 | μΑ | | los | V <sub>CC</sub> <sup>(1)</sup> Standby Current | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$ | | 100 | μΑ | | I <sub>SB</sub> | VCC V Standby Current | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V | | 1 | mA | | Icc | V <sub>CC</sub> Active Current | $\underline{f} = 5 \text{ MHz}, \text{ Iout} = 0 \text{ mA},$ $\overline{CE} = \text{ VIL}$ | | 20 | mA | | VIL | Input Low Voltage | | -0.6 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | · | V | Notes: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub>, and removed simultaneously or after V<sub>PP</sub>. #### **AC Characteristics for Read Operation** | | | | AT27C256R | | | | | | | | | | | | | |------------------------|-----------------------------------------------------------------|------------------------------|-----------|-----|-----|---------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | | | | | 45 | -: | -55 -70 | | 70 | -90 | | -12 | | -15 | | | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> (3) | Address to<br>Output Delay | CE = OE<br>= V <sub>IL</sub> | | 45 | | 55 | | 70 | | 90 | | 120 | | 150 | ns | | t <sub>CE</sub> (2) | CE to Output Delay | $\overline{OE} = VIL$ | | 45 | | 55 | | 70 | | 90 | | 120 | | 150 | ns | | toE (2, 3) | OE to Output Delay | CE = V <sub>IL</sub> | | 20 | | 25 | | 30 | | 30 | | 35 | | 40 | ns | | t <sub>DF</sub> (4, 5) | OE or CE High to<br>Output Float, whichev | er occurred first | | 20 | | 20 | | 25 | | 25 | | 30 | | 35 | ns | | tон | Output Hold from<br>Address, CE or OE,<br>whichever occurred fi | rst | 7 | | 7 | | 7 | | 0 | | 0 | | 0 | | ns | Notes: 2, 3, 4, 5. - see AC Waveforms for Read Operation. <sup>2.</sup> $V_{PP}$ may be connected directly to $V_{CC}$ , except during programming. The supply current would then be the sum of $I_{CC}$ and $I_{PP}$ . # **AC Waveforms for Read Operation** (1) - Notes: 1. Timing measurement reference level is 1.5V for -45 and -55 devices. Input AC drive levels are $V_{IL} = 0.0V$ and $V_{IH} = 3.0V$ . Timing measurement reference levels for all other speed grades are $V_{OL} = 0.8V$ and $V_{OH} = 2.0V$ . Input AC drive levels are $V_{IL} = 0.45V$ and $V_{IH} = 2.4V$ . - 2. OE may be delayed up to t<sub>CE</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. - 3. $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}}$ $t_{\text{OE}}$ after the address is valid without impact on $t_{\text{ACC}}$ . - 4. This parameter is only sampled and is not 100% tested. - Output float is defined as the point when data is no longer driven. #### **Input Test Waveforms and Measurement Levels** For -45 and -55 devices only: For -70, -90, -12, and -15 devices: #### **Output Test Load** Note: $C_L=100 \text{ pF}$ including jig capacitance, except for the -45 and -55 devices, where $C_L=30 \text{ pF}$ . # **Pin Capacitance** (f = 1MHz, T = 25°C) $^{(1)}$ | | Тур | Max | Units | Conditions | | |------|-----|-----|-------|----------------|--| | CIN | 4 | 6 | pF | $V_{IN} = 0V$ | | | Соит | 8 | 12 | pF | $V_{OUT} = 0V$ | | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. # **Programming Waveforms** (1) Notes: 1. The Input Timing Reference is 0.8V for $V_{IL}$ and 2.0V for $V_{IH}.\,$ - 2. $t_{\text{OE}}$ and $t_{\text{DFP}}$ are characteristics of the device but must be accommodated by the programmer. - 3. When programming the AT27C256R a 0.1 $\mu$ F capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients. ### **DC Programming Characteristics** $T_{\text{A}}$ = 25 $\pm~$ 5°C, $V_{\text{CC}}$ = 6.5 $\pm~$ 0.25V, $V_{\text{PP}}$ = 13.0 $\pm~$ 0.25V | | | Test | L | Limits | | | |------------------|--------------------------------------------------------|---------------------------|------|---------------------|-------|--| | Symbol | Parameter | Conditions | Min | Max | Units | | | l <sub>Ll</sub> | Input Load Current | $V_{IN} = V_{IL}, V_{IH}$ | | ±10 | μΑ | | | VIL | Input Low Level | | -0.6 | 8.0 | V | | | $V_{IH}$ | Input High Level | | 2.0 | V <sub>CC</sub> + 1 | V | | | $V_{OL}$ | Output Low Volt. | $I_{OL} = 2.1 \text{ mA}$ | | 0.4 | V | | | Vон | Output High Volt. | $I_{OH} = -400 \mu A$ | 2.4 | | V | | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current<br>(Program and Verify) | | | 25 | mA | | | I <sub>PP2</sub> | V <sub>PP</sub> Current | $\overline{CE} = V_{IL}$ | | 25 | mA | | | VID | A9 Product Identification Voltage | · | 11.5 | 12.5 | V | | #### **AC Programming Characteristics** $T_A = 25 \pm 5$ °C, $V_{CC} = 6.5 \pm 0.25$ V, $V_{PP} = 13.0 \pm 0.25$ V | Sym- | | Test | Lir | nits | | |------------------|----------------------------------------------|----------------------------|-----|------|-------| | bol | Parameter | Conditions* <sup>(1)</sup> | Min | Max | Units | | tas | Address Setup T | ime | 2 | | μS | | toes | OE Setup Time | | 2 | | μS | | t <sub>DS</sub> | Data Setup<br>Time | | 2 | | μS | | t <sub>AH</sub> | Address Hold Tir | ne | 0 | | μS | | tDH | Data Hold Time | | 2 | | μS | | t <sub>DFP</sub> | OE High to Output Float Delay | 2) | 0 | 130 | ns | | t <sub>VPS</sub> | V <sub>PP</sub> Setup<br>Time | | 2 | | μS | | tvcs | V <sub>CC</sub> Setup<br>Time | | 2 | | μS | | tpw | CE Program<br>Pulse Width (3) | | 95 | 105 | μS | | toE | Data<br>Valid from $\overline{\sf OE}^{(2)}$ | | | 150 | ns | | tprt | V <sub>PP</sub> Pulse Rise T<br>Programming | ime During | 50 | | ns | #### \*AC Conditions of Test: Input Rise and Fall Times (10% to 90%).....20 ns Input Pulse Levels......0.45V to 2.4V Input Timing Reference Level......0.8V to 2.0V Output Timing Reference Level......0.8V to 2.0V - Notes: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after VPP. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven — see timing diagram. - 3. Program Pulse width tolerance is 100 $\mu$ sec $\pm$ 5%. #### Atmel's 27C256R Integrated **Product Identification Code** | | | Pins | | | | | | | | Hex | |--------------|----|------|----|----|----|----|----|----|----|------| | Codes | A0 | 07 | O6 | O5 | 04 | О3 | O2 | O1 | 00 | Data | | Manufacturer | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | Device Type | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 8C | #### **Rapid Programming Algorithm** A 100 µs $\overline{\text{CE}}$ pulse width is used to program. The address is set to the first location. Vcc is raised to 6.5V and Vpp is raised to 13.0V. Each address is first programmed with one 100 us CE pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 µs pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. VPP is then lowered to 5.0V and VCC to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails. # **Ordering Information** | tACC | I <sub>CC</sub> (mA) | | Ordering Code | Dealers | On anotice Barrer | |------|----------------------|---------|----------------------------------------------------------------------|---------------------------|-------------------------------| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | 45 | 20 | 0.1 | AT27C256R-45JC<br>AT27C256R-45PC<br>AT27C256R-45RC<br>AT27C256R-45TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-45JI<br>AT27C256R-45PI<br>AT27C256R-45RI<br>AT27C256R-45TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | | 55 | 20 | 0.1 | AT27C256R-55JC<br>AT27C256R-55PC<br>AT27C256R-55RC<br>AT27C256R-55TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-55JI<br>AT27C256R-55PI<br>AT27C256R-55RI<br>AT27C256R-55TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | | 70 | 20 | 0.1 | AT27C256R-70JC<br>AT27C256R-70PC<br>AT27C256R-70RC<br>AT27C256R-70TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-70JI<br>AT27C256R-70PI<br>AT27C256R-70RI<br>AT27C256R-70TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | | 90 | 20 | 0.1 | AT27C256R-90JC<br>AT27C256R-90PC<br>AT27C256R-90RC<br>AT27C256R-90TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-90JI<br>AT27C256R-90PI<br>AT27C256R-90RI<br>AT27C256R-90TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | | 120 | 20 | 0.1 | AT27C256R-12JC<br>AT27C256R-12PC<br>AT27C256R-12RC<br>AT27C256R-12TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-12JI<br>AT27C256R-12PI<br>AT27C256R-12RI<br>AT27C256R-12TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | (continued) # Ordering Information (Continued) | tacc<br>(ns) | Icc (mA) | | Ondonina Codo | Doolsows | Oneretion Bener | |--------------|----------|---------|----------------------------------------------------------------------|---------------------------|-------------------------------| | | Active | Standby | Ordering Code | Package | Operation Range | | 150 | 20 | 0.1 | AT27C256R-15JC<br>AT27C256R-15PC<br>AT27C256R-15RC<br>AT27C256R-15TC | 32J<br>28P6<br>28R<br>28T | Commercial<br>(0°C to 70°C) | | | 20 | 0.1 | AT27C256R-15JI<br>AT27C256R-15PI<br>AT27C256R-15RI<br>AT27C256R-15TI | 32J<br>28P6<br>28R<br>28T | Industrial<br>(-40°C to 85°C) | | Package Type | | | | | |--------------|--------------------------------------------------------------|--|--|--| | 32J | 32 Lead, Plastic J-Leaded Chip Carrier (PLCC) | | | | | 28P6 | 28 Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | | | 28R | 28 Lead, 0.330" Wide, Plastic Gull Wing Small Outline (SOIC) | | | | | 28T | 28 Lead, Plastic Thin Small Outline Package (TSOP) | | | |