TrenchPLUS standard level FET

Rev. 02 — 24 October 2003

**Product data** 

## 1. Product profile

### 1.1 Description

N-channel enhancement mode field-effect power transistor in a plastic package using TrenchMOS<sup>™</sup> technology, featuring very low on-state resistance, TrenchPLUS current sensing and diodes for ESD protection.

#### **1.2 Features**



### 2. Pinning information

Table 1: Pinning - SOT426 and SOT263B, simplified outline and symbol





## 3. Ordering information

| Table 2:         Ordering information |                     |                                                                          |         |  |  |  |
|---------------------------------------|---------------------|--------------------------------------------------------------------------|---------|--|--|--|
| Type number                           | Package             |                                                                          |         |  |  |  |
|                                       | Name                | Description                                                              | Version |  |  |  |
| BUK7108-40AIE                         | D <sup>2</sup> -PAK | Plastic single-ended surface mounted package; 5 leads (one lead cropped) | SOT426  |  |  |  |
| BUK7908-40AIE                         | TO-220              | Plastic single-ended package; heatsink mounted; 1 mounting hole; 5-leads | SOT263B |  |  |  |

## 4. Limiting values

#### Table 3:Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                                       | Conditions                                                                                                                                                                                                            | Min   | Max  | Unit |
|----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|
| V <sub>DS</sub>      | drain-source voltage (DC)                       |                                                                                                                                                                                                                       | -     | 40   | V    |
| V <sub>DGR</sub>     | drain-gate voltage (DC)                         | $R_{GS} = 20 \text{ k}\Omega$                                                                                                                                                                                         | -     | 40   | V    |
| V <sub>GS</sub>      | gate-source voltage (DC)                        |                                                                                                                                                                                                                       | -     | ±20  | V    |
| I <sub>D</sub>       | drain current (DC)                              | $T_{mb} = 25 \ ^{\circ}C; \ V_{GS} = 10 \ V;$                                                                                                                                                                         | [1] _ | 117  | А    |
|                      |                                                 | Figure 2 and 3                                                                                                                                                                                                        | [2]   | 75   | А    |
|                      |                                                 | $T_{mb}$ = 100 °C; $V_{GS}$ = 10 V; Figure 2                                                                                                                                                                          | [2]   | 75   | А    |
| I <sub>DM</sub>      | peak drain current                              | $T_{mb}$ = 25 °C; pulsed; $t_p$ $\leq$ 10 $\mu$ s; Figure 3                                                                                                                                                           | -     | 468  | А    |
| P <sub>tot</sub>     | total power dissipation                         | T <sub>mb</sub> = 25 °C; Figure 1                                                                                                                                                                                     | -     | 221  | W    |
| I <sub>GS(CL)</sub>  | gate-source clamping current                    | continuous                                                                                                                                                                                                            | -     | 10   | mA   |
|                      |                                                 | $t_p = 5 \text{ ms}; \ \delta = 0.01$                                                                                                                                                                                 | -     | 50   | mA   |
| T <sub>stg</sub>     | storage temperature                             |                                                                                                                                                                                                                       | -55   | +175 | °C   |
| Tj                   | junction temperature                            |                                                                                                                                                                                                                       | -55   | +175 | °C   |
| Source-dra           | ain diode                                       |                                                                                                                                                                                                                       |       |      |      |
| I <sub>DR</sub>      | reverse drain current (DC)                      | T <sub>mb</sub> = 25 °C                                                                                                                                                                                               | [1] _ | 117  | А    |
|                      |                                                 |                                                                                                                                                                                                                       | [2] _ | 75   | А    |
| I <sub>DRM</sub>     | peak reverse drain current                      | $T_{mb}$ = 25 °C; pulsed; $t_p \leq$ 10 $\mu s$                                                                                                                                                                       | -     | 468  | А    |
| Avalanche            | ruggedness                                      |                                                                                                                                                                                                                       |       |      |      |
| E <sub>DS(AL)S</sub> | non-repetitive drain-source<br>avalanche energy | $\label{eq:VDS} \begin{array}{l} \mbox{unclamped inductive load; } I_D = 75 \mbox{ A;} \\ V_{DS} \leq 40 \mbox{ V; } V_{GS} = 10 \mbox{ V;} \\ R_{GS} = 50 \mbox{ \Omega; starting } T_j = 25 \mbox{ °C} \end{array}$ | -     | 0.63 | J    |
| Electrostat          | tic discharge                                   |                                                                                                                                                                                                                       |       |      |      |
| V <sub>esd</sub>     | electrostatic discharge voltage; all<br>pins    | Human Body Model; C = 100 pF; R = 1.5 k $\Omega$                                                                                                                                                                      | -     | 6    | kV   |

[1] Current is limited by power dissipation chip rating.

[2] Continuous current is limited by package.



## 5. Thermal characteristics

| Table 4:              | Thermal characteristics                              |                                     |     |     |      |     |
|-----------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|-----|
| Symbol                | Parameter                                            | Conditions                          | Min | Тур | Мах  | Uni |
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambien           | t                                   |     |     |      |     |
|                       | SOT263B                                              | vertical in still air               | -   | 60  | -    | K/W |
|                       | SOT426                                               | minimum footprint; mounted on a PCB | -   | 50  | -    | K/W |
| R <sub>th(j-mb)</sub> | thermal resistance from junction to<br>mounting base | Figure 4                            | -   | -   | 0.68 | K/W |

### 5.1 Transient thermal impedance



## 6. Characteristics

#### Table 5:Characteristics

 $T_i = 25 \circ C$  unless otherwise specified.

| Symbol                             | Parameter                                       | Conditions                                                                                       | Min  | Тур  | Max  | Unit |
|------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| Static chara                       | cteristics                                      |                                                                                                  |      |      |      |      |
| V <sub>(BR)DSS</sub>               | drain-source breakdown                          | $I_D = 0.25 \text{ mA}; V_{GS} = 0 \text{ V}$                                                    |      |      |      |      |
|                                    | voltage                                         | T <sub>j</sub> = 25 °C                                                                           | 40   | -    | -    | V    |
|                                    |                                                 | T <sub>j</sub> = −55 °C                                                                          | 36   | -    | -    | V    |
| V <sub>GS(th)</sub>                | gate-source threshold voltage                   | I <sub>D</sub> = 1 mA; V <sub>DS</sub> = V <sub>GS</sub> ;<br>Figure 9                           |      |      |      |      |
|                                    |                                                 | T <sub>j</sub> = 25 °C                                                                           | 2    | 3    | 4    | V    |
|                                    |                                                 | T <sub>j</sub> = 175 °C                                                                          | 1    | -    | -    | V    |
|                                    |                                                 | T <sub>j</sub> = −55 °C                                                                          | -    | -    | 4.4  | V    |
| DSS                                | drain-source leakage current                    | $V_{DS} = 40 \text{ V}; V_{GS} = 0 \text{ V}$                                                    |      |      |      |      |
|                                    |                                                 | T <sub>j</sub> = 25 °C                                                                           | -    | 0.1  | 10   | μA   |
|                                    |                                                 | T <sub>j</sub> = 175 °C                                                                          | -    | -    | 250  | μA   |
| V <sub>(BR)GSS</sub>               | gate-source breakdown<br>voltage                | I <sub>G</sub> = ±1 mA;<br>−55 °C < T <sub>j</sub> < 175 °C                                      | 20   | 22   | -    | V    |
| GSS                                | gate-source leakage current                     | $V_{GS}$ = ±10 V; $V_{DS}$ = 0 V                                                                 |      |      |      |      |
|                                    |                                                 | T <sub>j</sub> = 25 °C                                                                           | -    | 22   | 300  | nA   |
|                                    |                                                 | T <sub>j</sub> = 175 °C                                                                          | -    | -    | 10   | μA   |
| R <sub>DSon</sub>                  | drain-source on-state resistance                | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 50 A;<br>Figure 7 and 8                                 |      |      |      |      |
|                                    |                                                 | T <sub>j</sub> = 25 °C                                                                           | -    | 6    | 8    | mΩ   |
|                                    |                                                 | T <sub>j</sub> = 175 °C                                                                          | -    | -    | 15.2 | mΩ   |
| R <sub>D(Is)on</sub>               | drain-I <sub>sense</sub> on-state<br>resistance | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 25 mA;<br>Figure 16                                     |      |      |      |      |
|                                    |                                                 | T <sub>j</sub> = 25 °C                                                                           | 1.59 | 1.87 | 2.20 | Ω    |
|                                    |                                                 | T <sub>j</sub> = 175 °C                                                                          | 3.02 | 3.55 | 4.18 | Ω    |
| I <sub>D</sub> /I <sub>sense</sub> | ratio of drain current to sense current         | V <sub>GS</sub> > 10 V; R <sub>sense</sub> = 0 Ω;<br>–55 °C < T <sub>j</sub> < 175 °C            | 450  | 500  | 550  |      |
| Dynamic ch                         | aracteristics                                   |                                                                                                  |      |      |      |      |
| Q <sub>g(tot)</sub>                | total gate charge                               | V <sub>GS</sub> = 10 V; V <sub>DS</sub> = 32 V;<br>I <sub>D</sub> = 25 A; <mark>Figure 14</mark> | -    | 78   | 84   | nC   |
| Q <sub>gs</sub>                    | gate-source charge                              |                                                                                                  | -    | 14   | 16   | nC   |
| Q <sub>gd</sub>                    | gate-drain (Miller) charge                      |                                                                                                  | -    | 34   | 36   | nC   |
| C <sub>iss</sub>                   | input capacitance                               | $V_{GS} = 0 V; V_{DS} = 25 V;$                                                                   | -    | 2670 | 3140 | pF   |
| C <sub>oss</sub>                   | output capacitance                              | f = 1 MHz; Figure 12                                                                             | -    | 900  | 1053 | pF   |
| C <sub>rss</sub>                   | reverse transfer capacitance                    |                                                                                                  | -    | 560  | 653  | pF   |
| t <sub>d(on)</sub>                 | turn-on delay time                              | $V_{DS} = 30 \text{ V}; \text{ R}_{\text{L}} = 1.2 \Omega;$                                      | -    | 19   | -    | ns   |
| tr                                 | rise time                                       | $V_{GS}$ = 10 V; $R_{G}$ = 10 $\Omega$                                                           | -    | 76   | -    | ns   |
| t <sub>d(off)</sub>                | turn-off delay time                             |                                                                                                  | -    | 121  | -    | ns   |
| t <sub>f</sub>                     | fall time                                       |                                                                                                  | -    | 122  | -    | ns   |

### TrenchPLUS standard level FET

#### Table 5: Characteristics...continued

 $T_i = 25 \circ C$  unless otherwise specified.

| Symbol          | Parameter                               | Conditions                                                             | Min | Тур  | Max | Unit |
|-----------------|-----------------------------------------|------------------------------------------------------------------------|-----|------|-----|------|
| L <sub>d</sub>  | internal drain inductance               | measured from upper edge<br>of drain mounting base to<br>center of die | -   | 2.5  | -   | nH   |
| L <sub>s</sub>  | internal source inductance              | measured from source lead<br>to source bond pad; lead<br>length 6 mm   | -   | 7.5  | -   | nH   |
| Source-drai     | n diode                                 |                                                                        |     |      |     |      |
| V <sub>SD</sub> | source-drain (diode forward)<br>voltage | I <sub>S</sub> = 40 A; V <sub>GS</sub> = 0 V;<br>Figure 17             | -   | 0.85 | 1.2 | V    |
| t <sub>rr</sub> | reverse recovery time                   | $I_{S} = 20 \text{ A}; dI_{S}/dt = -100 \text{ A}/\mu \text{s}$        | -   | 55   | -   | ns   |
| Q <sub>r</sub>  | recovered charge                        | $V_{GS} = -10 \text{ V}; \text{ V}_{DS} = 30 \text{ V}$                | -   | 30   | -   | nC   |







## **Philips Semiconductors**

# BUK71/7908-40AIE



TrenchPLUS standard level FET

## 7. Package outline



#### Fig 18. SOT426 (D<sup>2</sup>-PAK).

#### **TrenchPLUS standard level FET**



#### Fig 19. SOT263B (TO-220).

9397 750 12086

TrenchPLUS standard level FET

## 8. Soldering



## 9. Revision history

| Table | 6: Revis | ion history |                                                              |
|-------|----------|-------------|--------------------------------------------------------------|
| Rev   | Date     | CPCN        | Description                                                  |
| 02    | 20031024 | -           | Product data; (9397 750 12086)                               |
|       |          |             | Modifications:                                               |
|       |          |             | <ul> <li>I<sub>GSS</sub> limit changed in Table 5</li> </ul> |
|       |          |             | <ul> <li>Section 3 "Ordering information" added</li> </ul>   |
|       |          |             | <ul> <li>Correction to title of Figure 19</li> </ul>         |
| 01    | 20030819 | -           | Product data; (9397 750 11695)                               |

## **10. Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips<br>Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| 111   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **11. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## **12. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## 13. Trademarks

TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.

## **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2003. All rights reserved.

9397 750 12086

### Contents

| 1   | Product profile 1             |
|-----|-------------------------------|
| 1.1 | Description 1                 |
| 1.2 | Features                      |
| 1.3 | Applications 1                |
| 1.4 | Quick reference data 1        |
| 2   | Pinning information 1         |
| 3   | Ordering information 2        |
| 4   | Limiting values 2             |
| 5   | Thermal characteristics 4     |
| 5.1 | Transient thermal impedance 4 |
| 6   | Characteristics 5             |
| 7   | Package outline 11            |
| 8   | Soldering 13                  |
| 9   | Revision history 14           |
| 10  | Data sheet status 15          |
| 11  | Definitions 15                |
| 12  | Disclaimers 15                |
| 13  | Trademarks 15                 |

#### © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



Let's make things better.