SDAS272A - NOVEMBER 1994 - REVISED JANUARY 2003 - 4.5-V to 5.5-V V<sub>CC</sub> Operation - Max t<sub>pd</sub> of 5.5 ns at 5 V SN54ALS245A . . . J OR W PACKAGE SN54AS245 . . . J PACKAGE SN74ALS245A . . . DB, DW, N, OR NS PACKAGE SN74AS245 . . . DW, N, OR NS PACKAGE > (TOP VIEW) 20 🛮 V<sub>C</sub>C DIR [ А1 [ 19 OE 18**∏** B1 A2 **∏**3 17 B2 A3 [ 16**∏** B3 А4 Г A5 [ 15**∏** B4 14**∏** B5 A6 [ 13**∏** B6 A7 **∏**8 A8 **∏**9 12 B7 GND [] 10 11 B8 3-State Outputs Drive Bus Lines Directly pnp Inputs Reduce dc Loading SN54ALS245A, SN54AS245 . . . FK PACKAGE (TOP VIEW) ## description/ordering information #### ORDERING INFORMATION | TA | SOIC – DW | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|---------------|--------------------------|---------------------| | | | | SN74ALS245A-1N | SN74ALS245A-1N | | | PDIP – N | Tube | SN74ALS245AN | SN74ALS245AN | | | | | SN74AS245N | SN74AS245N | | | | Tube | SN74ALS245ADW | ALS245A | | | | Tape and reel | SN74ALS245ADWR | AL3243A | | | SOIC - DW | Tube | SN74ALS245A-1DW | ALS245A-1 | | 0°C to 70°C | SOIC - DW | Tape and reel | SN74ALS245A-1DWR | AL3243A-1 | | | | Tube | SN74AS245DW | AS245 | | | | Tape and reel | SN74AS245DWR | A0240 | | | | Tape and reel | SN74ALS245ANSR | ALS245A | | | SOP – NS | Tape and reel | SN74ALS245A-1NSR | ALS245A-1 | | | | Tape and reel | SN74AS245NSR | 74AS245 | | | SSOP – DB | Tape and reel | SN74ALS245ADBR | G245A | | | CDIP – J | Tube | SNJ54ALS245AJ | SNJ54ALS245AJ | | | ODII - 3 | Tube | SNJ54AS245J | SNJ54AS245J | | –55°C to 125°C | CFP – W | Tube | SNJ54ALS245AW | SNJ54ALS245AW | | | LCCC – FK | Tube | SNJ54ALS245AFK | SNJ54ALS245AFK | | | LOGO - I K | Tube | SNJ54AS245FK | SNJ54AS245FK | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SDAS272A - NOVEMBER 1994 - REVISED JANUARY 2003 ### description/ordering information(continued) These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. The devices allow data transmission from the A bus to the B bus or from the B bus to the A bus, depending upon the logic level at the direction-control (DIR) input. The output-enable (OE) input can be used to disable the device so that the buses are effectively isolated. The -1 version of the SN74ALS245A is identical to the standard version, except that the recommended maximum I<sub>OL</sub> is increased to 48 mA. There is no -1 version of the SN54ALS245A. #### **FUNCTION TABLE** | INP | UTS | OPERATION | | | | | |-----|-----|-----------------|--|--|--|--| | ŌĒ | DIR | | | | | | | L | L | B data to A bus | | | | | | L | Н | A data to B bus | | | | | | Н | Χ | Isolation | | | | | ### logic diagram, each gate (positive logic) To Seven Other Channels ### absolute maximum ratings over operating free-air temperature range (SN54ALS245A, SN74ALS245A) (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | | 7 V | |--------------------------------------------------------|------------|----------------| | Input voltage, V <sub>I</sub> : All inputs | | 7 V | | | | | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | DB package | 70°C/W | | | DW package | 58°C/W | | | N package | 69°C/W | | | NS package | 60°C/W | | Storage temperature range | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. SDAS272A - NOVEMBER 1994 - REVISED JANUARY 2003 ### recommended operating conditions (see Note 2) | | | SN54ALS245A | | SN7 | UNIT | | | | |-----------------|--------------------------------|-------------|-----|-----|------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 0.8 | V | | ІОН | High-level output current | | | -12 | | | -15 | mA | | la. | Low lovel output ourrent | | | 12 | | | 24 | mA | | lOL | Low-level output current | | | | | | 48† | ША | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | $<sup>^\</sup>dagger$ Applies only to the -1 version and only if $V_{CC}$ is between 4.75 V and 5.25 V # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST COL | IDITIONS | SN5 | 4ALS24 | 5A | SN7 | UNIT | | | |---------------------------------------------------|----------------|---------------------------------------------|--------------------------------------|--------------------|------------------|------|--------------------|------|------|------| | | | TEST CON | IDITIONS | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP‡ | MAX | UNIT | | ٧ıĸ | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | ) | | | | \ <sub>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</sub> | | | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.2 | | 2.4 | 3.2 | | V | | ∨он | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -12 \text{ mA}$ | 2 | | | | | | V | | | | | $I_{OH} = -15 \text{ mA}$ | | | | 2 | | | | | | | | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | VOL | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | V | | | | | I <sub>OL</sub> = 48 mA <sup>†</sup> | | | | | 0.35 | 0.5 | | | 1. | Control inputs | V 55V | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ' | A or B ports | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | ША | | | Control inputs | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | V <sub>1</sub> = 2.7.V | | | 20 | | | 20 | ^ | | lΉ | A or B ports§ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | ī | Control inputs | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | V: 0.4.V | | | -0.1 | | | -0.1 | A | | lı∟ | A or B ports§ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | -0.1 | | -0.1 | | | -0.1 | mA | | Io¶ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | | | | Outputs high | | 30 | 48 | | 30 | 45 | | | Icc | | V <sub>CC</sub> = 5.5 V | Outputs low | | 36 | 60 | | 36 | 55 | mA | | | | | Outputs disabled | | 38 | 63 | | 38 | 58 | | $<sup>^\</sup>dagger$ Applies only to the -1 version and only if V<sub>CC</sub> is between 4.75 V and 5.25 V NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>‡</sup> All typical values are $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, Ios. SDAS272A - NOVEMBER 1994 - REVISED JANUARY 2003 ### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V(<br>C <sub>l</sub><br>R:<br>R:<br>T <sub>l</sub> | UNIT | | | | |------------------|-----------------|----------------|----------------------------------------------------|------|-------------|-----|-----| | | | | SN54ALS245A | | SN74ALS245A | | | | | | | MIN | MAX | MIN | MAX | | | tpLH | A or B | B or A | 1 | 19 | 3 | 10 | ns | | t <sub>PHL</sub> | AUID | | 1 | 14 | 3 | 10 | 115 | | <sup>t</sup> PZH | ŌĒ | A or B | 2 | 30 | 5 | 20 | ns | | t <sub>PZL</sub> | OE | AOIB | 2 | 29 | 5 | 20 | 115 | | <sup>t</sup> PHZ | ŌĒ | A or B | 2 | 14 | 2 | 10 | ns | | <sup>t</sup> PLZ | OE | A OI D | 2 | 30 | 4 | 15 | 113 | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ### absolute maximum ratings over operating free-air temperature range (SN54AS245, SN74AS245) (unless otherwise noted) | Supply voltage, V <sub>CC</sub> | | |--------------------------------------------------------|-------------------| | Input voltage, V <sub>I</sub> : All inputs | | | I/O ports | 5.5 V | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | DW package 58°C/W | | | N package 69°C/W | | | NS package 60°C/W | | Storage temperature range | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 2) | | | SN54AS245 | | .5 | SI | UNIT | | | |-----------------|--------------------------------|-----------|-----|-----|-----|------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | 0.8 | | | 0.8 | V | | I <sub>ОН</sub> | High-level output current | | | -12 | | | -15 | mA | | loL | Low-level output current | | | 48 | | | 64 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. SDAS272A - NOVEMBER 1994 - REVISED JANUARY 2003 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST COL | UDITIONS | AS . | 154AS24 | 15 | SI | N74AS24 | <b>.</b> 5 | LINUT | |-----------|---------------------------|---------------------------------------------|---------------------------|--------------------|------------------|------|--------------------|------------------|------------|-------| | | | TEST COI | TEST CONDITIONS | | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | ٧ıK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = –18 mA | | | -1.2 | | | -1.2 | V | | | 1 | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | I <sub>OH</sub> = −2 mA | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | 2 | | | | V | | | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.2 | | 2.4 | 3.2 | | V | | VOH | | $V_{CC} = 4.5 \text{ V}$ | $I_{OH} = -12 \text{ mA}$ | 2 | | | | | | V | | | | | $I_{OH} = -15 \text{ mA}$ | | | | 2 | | | | | Va. | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | 0.3 | 0.55 | | | | V | | VOL | | VCC = 4.5 V | $I_{OL} = 64 \text{ mA}$ | | | | | 0.35 | 0.55 | V | | ļ | Control inputs | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | li l | A or B ports | | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | IIIA | | ļ | Control inputs | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 50 | | | 20 | μΑ | | lН | A or B ports <sup>‡</sup> | VCC = 3.3 V, | V - 2.7 V | | | 70 | | | 70 | μΛ | | ļ.,, | Control inputs | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.5 | | | -0.5 | mA | | ΊL | A or B ports‡ | VCC = 5.5 V, | V = 0.4 V | | -0.75 | | | | -0.75 | ША | | ΙΟ§ | | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -50 | | -150 | -50 | | -150 | mA | | | | | Outputs high | | 62 | 97 | | 62 | 97 | | | ICC | | V <sub>CC</sub> = 5.5 V | Outputs low | | 95 | 143 | | 95 | 143 | mA | | | | | Outputs disabled | | 79 | 123 | | 79 | 123 | | # switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R1<br>R2<br>T <sub>A</sub> | UNIT | | | | |------------------|-----------------|----------------|----------------------------------------------------------------|------|-----------|-----|-----| | | | | SN54AS245 | | SN74AS245 | | | | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A or B | B or A | 2 | 9.5 | 2 | 7.5 | ns | | t <sub>PHL</sub> | AUID | | 2 | 9 | 2 | 7 | 115 | | <sup>t</sup> PZH | ŌĒ | A or B | 2 | 11 | 2 | 9 | ns | | <sup>t</sup> PZL | OE | | 2 | 10.5 | 2 | 8.5 | 115 | | <sup>t</sup> PHZ | ŌĒ | A or B | 2 | 7.5 | 2 | 5.5 | ns | | <sup>t</sup> PLZ | OE . | 7010 | 2 | 12 | 2 | 9.5 | 115 | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>†</sup> All typical values are V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. § The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, I<sub>OS</sub>. ### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms ### J (R-GDIP-T\*\*) #### 14 LEADS SHOWN ### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, and GDIP1-T20 ### W (R-GDFP-F20) #### **CERAMIC DUAL FLATPACK** 1 NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. ### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** ### **LEADLESS CERAMIC CHIP CARRIER** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ### N (R-PDIP-T\*\*) #### **16 PINS SHOWN** ### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A). The 20 pin end lead shoulder width is a vendor option, either half or full width. ### DW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **16 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MS-013 14-PIN SHOWN NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### DB (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE ### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated