

# PWM CONTROLLED - HIGH CURRENT DMOS UNIVERSAL MOTOR DRIVER

NOT FOR NEW DESIGN

#### 1 FEATURES

- ABLE TO DRIVE BOTH WINDINGS OF A BIPOLAR STEPPER MOTOR OR TWO DC MOTORS
- OUTPUT CURRENT UP TO 1.2A EACH WINDING
- WIDE VOLTAGE RANGE: 12V TO 40V
- FOUR QUADRANT CURRENT CONTROL, IDEAL FOR MICROSTEPPING AND DC MOTOR CONTROL
- PRECISION PWM CONTROL
- NO NEED FOR RECIRCULATION DIODES
- TTL/CMOS COMPATIBLE INPUTS
- CROSS CONDUCTION PROTECTION
- THERMAL SHUTDOW

#### 2 DESCRIPTION

L6258E is a dual full bridge for motor control applications realized in BCD technology, with the capability of driving both windings of a bipolar stepper motor or bidirectionally control two DC motors.

L6258E and a few external components form a com-

Figure 1. Package



**Table 1. Order Codes** 

| Part Number           | Package   |
|-----------------------|-----------|
| L6258E                | PowerSO36 |
| (Replaced by L6258EX) |           |

plete control and drive circuit. It has high efficiency phase shift chopping that allows a very low current ripple at the lowest current control levels, and makes this device ideal for steppers as well as for DC motors. The power stage is a dual DMOS full bridge capable of sustaining up to 40V, and includes the diodes for current recirculation. The output current capability is 1.2A per winding in continuous mode, with peak start-up current up to 1.5A. A thermal protection circuitry disables the outputs if the chip temperature exceeds the safe limits.

Figure 2. Block Diagram



September 2004 1/24

**Table 2. Absolute Maximum Ratings** 

| Symbol                               | Parameter                   | Value      | Unit |
|--------------------------------------|-----------------------------|------------|------|
| Vs                                   | Supply Voltage              | 45         | V    |
| V <sub>DD</sub>                      | Logic Supply Voltage        | 7          | V    |
| V <sub>ref1</sub> /V <sub>ref2</sub> | Reference Voltage           | 2.5        | V    |
| Io                                   | Output Current (peak)       | 1.5        | Α    |
| Io                                   | Output Current (continuous) | 1.2        | Α    |
| V <sub>in</sub>                      | Logic Input Voltage Range   | -0.3 to 7  | V    |
| V <sub>boot</sub>                    | Bootstrap Supply            | 60         | V    |
| V <sub>boot</sub> - V <sub>s</sub>   | Maximum Vgate applicable    | 15         | V    |
| Tj                                   | Junction Temperature        | 150        | °C   |
| T <sub>stg</sub>                     | Storage Temperature Range   | -55 to 150 | °C   |

Figure 3. Pin Connection (Top view)



**Table 3. Pins Function** 

| Pin#   | Name                                  | Description                                                                                                                                                                  |  |
|--------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 36  | PWR_GND                               | Ground connection (1). They also conduct heat from die to printed circuit copper.                                                                                            |  |
| 2, 17  | PH_1, PH_2                            | These TTL compatible logic inputs set the direction of current flow through the load. A high level causes current to flow from OUTPUT A to OUTPUT B.                         |  |
| 3      | I <sub>1_1</sub>                      | Logic input of the internal DAC (1). The output voltage of the DAC is a percentage of the Vref voltage applied according to the thruth table of page 7                       |  |
| 4      | I <sub>0_1</sub>                      | See pin 3                                                                                                                                                                    |  |
| 5      | OUT1A                                 | Bridge output connection (1)                                                                                                                                                 |  |
| 6      | DISABLE                               | Disables the bridges for additional safety during switching. When not connected the bridges are enabled                                                                      |  |
| 7      | TRI_cap                               | Triangular wave generation circuit capacitor. The value of this capacitor defines the output switching frequency                                                             |  |
| 8      | V <sub>DD</sub> (5V)                  | Supply Voltage Input for logic circuitry                                                                                                                                     |  |
| 9      | GND                                   | Power Ground connection of the internal charge pump circuit                                                                                                                  |  |
| 10     | V <sub>CP1</sub>                      | Charge pump oscillator output                                                                                                                                                |  |
| 11     | V <sub>CP2</sub>                      | Input for external charge pump capacitor                                                                                                                                     |  |
| 12     | V <sub>BOOT</sub>                     | Overvoltage input for driving of the upper DMOS                                                                                                                              |  |
| 13, 31 | Vs                                    | Supply voltage input for output stage. They are shorted internally                                                                                                           |  |
| 14     | OUT2A                                 | Bridge output connection (2)                                                                                                                                                 |  |
| 15     | I <sub>0_2</sub>                      | Logic input of the internal DAC (2). The output voltage of the DAC is a percentage of the VRef voltage applied according to the truth table of page 7                        |  |
| 16     | I <sub>1_2</sub>                      | See pin 15                                                                                                                                                                   |  |
| 18, 19 | PWR_GND                               | Ground connection. They also conduct heat from die to printed circuit copper                                                                                                 |  |
| 20, 35 | SENSE2,<br>SENSE1                     | Negative input of the transconductance input amplifier (2, 1)                                                                                                                |  |
| 21     | OUT2B                                 | Bridge output connection and positive input of the tranconductance (2)                                                                                                       |  |
| 22     | l <sub>3_2</sub>                      | See pin 15                                                                                                                                                                   |  |
| 23     | l <sub>2_2</sub>                      | See pin 15                                                                                                                                                                   |  |
| 24     | EA_OUT_2                              | Error amplifier output (2)                                                                                                                                                   |  |
| 25     | EA_IN_2                               | Negative input of error amplifier (2)                                                                                                                                        |  |
| 26, 28 | V <sub>REF2</sub> , V <sub>REF1</sub> | Reference voltages for the internal DACs, determining the output current value. Output current also depends on the logic inputs of the DAC and on the sensing resistor value |  |
| 27     | SIG_GND                               | Signal ground connection                                                                                                                                                     |  |
| 29     | EA_IN_1                               | Negative input of error amplifier (1)                                                                                                                                        |  |
| 30     | EA_OUT_1                              | Error amplifier output (1)                                                                                                                                                   |  |
| 32     | l <sub>2_1</sub>                      | See pin 3                                                                                                                                                                    |  |
| 33     | l <sub>3_1</sub>                      | See pin 3                                                                                                                                                                    |  |
| 34     | OUT1B                                 | Bridge output connection and positive input of the tranconductance (1)                                                                                                       |  |

Note: The number in parenthesis shows the relevant Power Bridge of the circuit. Pins 18, 19, 1 and 36 are connected together.



**Figure 4. Thermal Characteristics** 

| Conditions                                                              | Power Dissipated (W) | T Ambient<br>(°C) | Thermal J-A resistance<br>(°C/W) |
|-------------------------------------------------------------------------|----------------------|-------------------|----------------------------------|
| pad layout + ground layers + 16 via hol<br>PCB ref.: 4 LAYER cm 12 x 12 | 5.3                  | 70                | 15                               |
| pad layout + ground layers<br>PCB ref.: 4 LAYER cm 12 x 12              | 4.0                  | 70                | 20                               |
| pad layout + 6cm2 on board heat sink<br>PCB ref.: 2 LAYER cm 12 x 12    | 2.3                  | 70                | 35                               |

D02IN1370



**Table 4. Electrical Characteristics** ( $V_S = 40V$ ;  $V_{DD} = 5V$ ;  $T_j = 25^\circ$ ; unless otherwise specified.)

| Symbol                                    | Parameter                               | Test Condition                       | Min.              | Тур. | Max.                | Unit |
|-------------------------------------------|-----------------------------------------|--------------------------------------|-------------------|------|---------------------|------|
| Vs                                        | Supply Voltage                          |                                      | 12                |      | 40                  | V    |
| $V_{DD}$                                  | Logic Supply Voltage                    |                                      | 4.75              |      | 5.25                | V    |
| V <sub>BOOT</sub>                         | Storage Voltage                         | V <sub>S</sub> = 12 to 40V           | V <sub>S</sub> +6 |      | V <sub>S</sub> +12  | V    |
| V <sub>Sense</sub>                        | Max Drop Across Sense Resistor          |                                      |                   |      | 1.25                | V    |
| V <sub>S(off)</sub>                       | Power off Reset                         | Off Threshold                        | 6                 |      | 7.2                 | V    |
| V <sub>DD(off)</sub>                      | Power off Reset                         | Off Threshold                        | 3.3               |      | 4.1                 | V    |
| I <sub>S(on)</sub>                        | VS Quiescent Current                    | Both bridges ON, No Load             |                   |      | 15                  | mA   |
| I <sub>S(off)</sub>                       | VS Quiescent Current                    | Both bridges OFF                     |                   |      | 7                   | mA   |
| I <sub>DD</sub>                           | VDD Operative Current                   |                                      |                   |      | 15                  | mA   |
| $\Delta T_{SD-H}$                         | Shut Down Hysteresis                    |                                      |                   | 25   |                     | °C   |
| T <sub>SD</sub>                           | Thermal shutdown                        |                                      |                   | 150  |                     | °C   |
| f <sub>osc</sub>                          | Triangular Oscillator Frequency (*)     | C <sub>FREF</sub> = 1nF              | 12.5              | 15   | 18.5                | KHz  |
| TRANSIS                                   | TORS                                    |                                      |                   |      |                     |      |
| I <sub>DSS</sub>                          | Leakage Current                         | OFF State                            |                   |      | 500                 | μΑ   |
| R <sub>ds(on)</sub>                       | On Resistance                           | ON State                             |                   | 0.6  | 0.75                | Ω    |
| V <sub>f</sub>                            | Flywheel diode Voltage                  | If =1.0A                             |                   | 1    | 1.4                 | V    |
| CONTRO                                    | L LOGIC                                 |                                      |                   |      |                     |      |
| V <sub>in(H)</sub>                        | Input Voltage                           | All Inputs                           | 2                 |      | $V_{DD}$            | >    |
| V <sub>in(L)</sub>                        | Input Voltage                           | All Inputs                           | 0                 |      | 0.8                 | >    |
| l <sub>in</sub>                           | Input Current (Note 1)                  | 0 < V <sub>in</sub> < 5V             | -150              |      | +10                 | μΑ   |
| I <sub>dis</sub>                          | Disable Pin Input Current               |                                      | -10               |      | +150                | μΑ   |
| V <sub>ref1</sub> / <sub>ref2</sub>       | Reference Voltage                       | operating                            | 0                 |      | 2.5                 | V    |
| I <sub>ref</sub>                          | V <sub>ref</sub> Terminal Input Current | V <sub>ref</sub> = 1.25              | -2                |      | 5                   | μΑ   |
| FI = V <sub>ref</sub> /V <sub>sense</sub> | PWM Loop Transfer Ratio                 |                                      |                   | 2    |                     |      |
| V <sub>FS</sub>                           | DAC Full Scale Precision                | $V_{ref} = 2.5V I_0/I_1/I_2/I_3 = L$ | 1.23              |      | 1.34                | V    |
| V <sub>offset</sub>                       | Current Loop Offset                     | $V_{ref} = 2.5V I_0/I_1/I_2/I_3 = H$ | -30               |      | +30                 | mV   |
|                                           | DAC Factor Ratio                        | Normalized @ Full scale Value        | -2                |      | +2                  | %    |
| SENSE A                                   | SENSE AMPLIFIER                         |                                      |                   |      |                     |      |
| V <sub>cm</sub>                           | Input Common Mode Voltage Range         |                                      | -0.7              |      | V <sub>S</sub> +0.7 | >    |
| l <sub>inp</sub>                          | Input Bias                              | sense1/sense2                        | -200              |      | 0                   | μΑ   |
| ERROR A                                   | ERROR AMPLIFIER                         |                                      |                   |      |                     |      |
| G <sub>V</sub>                            | Open Loop Voltage Gain                  |                                      |                   | 70   |                     | dB   |
| SR                                        | Output Slew Rate                        | Open Loop                            |                   | 0.2  |                     | V/μs |
| GBW                                       | Gain Bandwidth Product                  |                                      |                   | 400  |                     | kHz  |

Note 1: This is true for all the logic inputs except the disable input. (\*) Chopping frequency is twice fosc value.



# 3 FUNCTIONAL DESCRIPTION

The circuit is intended to drive both windings of a bipolar stepper motor or two DC motors.

The current control is generated through a switch mode regulation.

With this system the direction and the amplitude of the load current are depending on the relation of phase and duty cycle between the two outputs of the current control loop.

The L6258E power stage is composed by power DMOS in bridge configuration as it is shown in figure 5, where the bridge outputs OUT\_A and OUT\_B are driven to  $V_s$  with an high level at the inputs IN\_A and IN\_B while are driven to ground with a low level at the same inputs.

The zero current condition is obtained by driving the two half bridge using signals IN\_A and IN\_B with the same phase and 50% of duty cycle.

In this case the outputs of the two half bridges are continuously switched between power supply (V<sub>s</sub>) and ground, but keeping the differential voltage across the load equal to zero.

In figure 5A is shown the timing diagram of the two outputs and the load current for this working condition.

Following we consider positive the current flowing into the load with a direction from OUT\_A to OUT\_B, while we consider negative the current flowing into load with a direction from OUT\_B to OUT\_A.

Now just increasing the duty cycle of the IN\_A signal and decreasing the duty cycle of IN\_B signal we drive positive current into the load.

In this way the two outputs are not in phase, and the current can flow into the load trough the diagonal bridge formed by T1 and T4 when the output OUT\_A is driven to  $V_s$  and the output OUT\_B is driven to ground, while there will be a current recirculation into the higher side of the bridge, through T1 and T2, when both the outputs are at Vs and a current recirculation into the lower side of the bridge, through T3 and T4, when both the outputs are connected to ground.

Since the voltage applied to the load for recirculation is low, the resulting current discharge time constant is higher than the current charging time constant during the period in which the current flows into the load through the diagonal bridge formed by T1 and T4. In this way the load current will be positive with an average amplitude depending on the difference in duty cycle of the two driving signals.

In figure 5B is shown the timing diagram in the case of positive load current

On the contrary, if we want to drive negative current into the load is necessary to decrease the duty cycle of the IN\_A signal and increase the duty cycle of the IN\_B signal. In this way we obtain a phase shift between the two outputs such to have current flowing into the diagonal bridge formed by T2 and T3 when the output OUT\_A is driven to ground and output OUT\_B is driven to Vs, while we will have the same current recirculation conditions of the previous case when both the outputs are driven to Vs or to ground.

So, in this case the load current will be negative with an average amplitude always depending by the difference in duty cycle of the two driving signals.

In figure 5C is shown the timing diagram in the case of negative load current .

Figure 6 shows the device block diagram of the complete current control loop.

#### 3.1 Reference Voltage

The voltage applied to VREF pin is the reference for the internal DAC and, together with the sense resistor value, defines the maximum current into the motor winding according to the following relation:

$$I_{MAX} = \frac{0.5 \cdot V_{REF}}{R_s} = \frac{1}{FI} \cdot \frac{V_{REF}}{R_s}$$

where  $R_s$  = sense resistor value

47/

Figure 5. Power Bridge Configuration



Figure 6. Current Control Loop Block Diagram



# 3.2 Input Logic (I<sub>0</sub> - I<sub>1</sub> - I<sub>2</sub> - I<sub>3</sub>)

The current level in the motor winding is selected according to this table:

Table 5.

| 13 | 12 | I1 | 10 | Current level<br>% of IMAX |
|----|----|----|----|----------------------------|
| Н  | Н  | Н  | Н  | No Current                 |
| Н  | Н  | Н  | L  | 9.5                        |
| Н  | Н  | L  | Н  | 19.1                       |
| Н  | Н  | L  | L  | 28.6                       |
| Н  | L  | Н  | Н  | 38.1                       |
| Н  | L  | Н  | L  | 47.6                       |
| Н  | L  | L  | Н  | 55.6                       |
| Н  | L  | L  | L  | 63.5                       |
| L  | Н  | Н  | Н  | 71.4                       |
| L  | Н  | Н  | L  | 77.8                       |
| L  | Н  | L  | Н  | 82.5                       |
| L  | Н  | L  | L  | 88.9                       |
| L  | L  | Н  | Н  | 92.1                       |
| L  | L  | Н  | L  | 95.2                       |
| L  | L  | L  | Н  | 98.4                       |
| L  | L  | L  | L  | 100                        |

# 3.3 Phase Input (PH)

The logic level applied to this input determines the direction of the current flowing in the winding of the motor.

High level on the phase input causes the motor current flowing from OUT A to OUT B through the load.

## 3.4 Triangular Generator

This circuit generates the two triangular waves TRI\_0 and TRI\_180 internally used to generate the duty cycle variation of the signals driving the output stage in bridge configuration.

The frequency of the triangular wave defines the switching frequency of the output, and can be adjusted by changing the capacitor connected at TR1\_CAP pin:

$$F_{ref} = \frac{K}{C}$$

where :  $K = 1.5 \times 10^{-5}$ 

## 3.5 Charge Pump Circuit

To ensure the correct driving of the high side drivers a voltage higher than Vs is supplied on the Vboot pin. This boostrap voltage is not needed for the low side power DMOS transistors because their sources terminals are grounded. To produce this voltage a charge pump method is used. It is made by using two external capacitors; one connected to the internal oscillator (CP) and the other (Cboot) to storage the overvoltage needed for the driving the gates of the high side DMOS. The value suggested for the capacitors are:

Table 6.

| C <sub>boot</sub> | Storage Capacitor | 100 | nF |
|-------------------|-------------------|-----|----|
| C <sub>P</sub>    | PumpCapacitor     | 10  | nF |

#### 3.6 Current Control LOOP

The current control loop is a transconductance amplifier working in PWM mode.

The motor current is a function of the programmed DAC voltage.

To keep under control the output current, the current control modulates the duty cycle of the two outputs OUT\_A and OUT\_B, and a sensing resistor Rs is connected in series with the motor winding in order to produce a voltage feedback compared with the programmed voltage of the DAC.

The duty cycle modulation of the two outputs is generated comparing the voltage at the outputs of the error amplifier, with the two triangular wave references.

In order to drive the output bridge with the duty cycle modulation explained before, the signals driving each output (OUTA & OUTB) are generated by the use of the two comparators having as reference two triangular wave signals Tri\_0 and Tri\_180 of the same amplitude, the same average value (in our case Vr), but with a 180° of phase shift each other.

The two triangular wave references are respectively applied to the inverting input of the first comparator and to the non inverting input of the second comparator.

The other two inputs of the comparators are connected together to the error amplifier output voltage resulting by the difference between the programmed DAC. The reset of the comparison between the mentioned signals is shown in fig. 7.

Figure 7. Output comparator waveforms



In the case of  $V_{DAC}$  equal to zero, the transconductance loop is balanced at the value of  $V_{r}$ , so the outputs of the two comparators are signals having the same phase and 50% of duty cycle .

As we have already mentioned, in this situation, the two outputs  $OUT_A$  and  $OUT_B$  are simultaneously driven from  $V_s$  to ground; and the differential voltage across the load in this case is zero and no current flows in the motor winding.

With a positive differential voltage on V<sub>DAC</sub> (see Fig 6, the transconductance loop will be positively unbalanced respected Vr.

In this case being the error amplifier output voltage greater than Vr, the output of the first comparator is a square wave with a duty cycle higher than 50%, while the output of the second comparator is a square wave with a duty cycle lower than 50%.

The variation in duty cycle obtained at the outputs of the two comparators is the same, but one is positive and the other is negative with respect to the 50% level.

The two driving signals, generated in this case, drive the two outputs in such a way to have switched current flowing from OUT\_A through the motor winding to OUT\_B.

With a negative differential voltage V<sub>DAC</sub>, the transconductance loop will be negatively unbalanced respected Vr.

In this case the output of the first comparator is a square wave with a duty cycle lower than 50%, while the output of the second comparator is a square wave with a duty cycle higher than 50%.

The variation in the duty cycle obtained at the outputs of the two comparators is always of the same.

The two driving signals, generated in this case, drive the two outputs in order to have the switched current flowing from OUT\_B through the motor winding to OUT\_A.

#### 3.7 Current Control Loop Compensation

In order to have a flexible system able to drive motors with different electrical characteristics, the non inverting input and the output of the error amplifier ( EA\_OUT ) are available.

Connecting at these pins an external RC compensation network it is possible to adjust the gain and the bandwidth of the current control loop.

4

# 4 PWM CURRENT CONTROL LOOP

#### 4.1 Open Loop Transfer Function Analysis

Block diagram: refer to Fig. 6.

#### Table 7. Application data:

| V <sub>S</sub> = 24V              | Gs transconductance gain = 1/Rb                            |  |
|-----------------------------------|------------------------------------------------------------|--|
| L <sub>L</sub> = 12mH             | Gin transconductance gain = 1/Ra                           |  |
| $R_L = 12\Omega$                  | Ampl. of the Tria_0_180 ref. = 1.6V (peak to peak)         |  |
| $R_S = 0.33\Omega$                | $R_a = 40K\Omega$                                          |  |
| R <sub>C</sub> = to be calculated | $R_b = 20K\Omega$                                          |  |
| C <sub>C</sub> = to be calculated | $V_r$ = Internal reference equal to $V_{DD}/2$ (Typ. 2.5V) |  |

these data refer to a typical application, and will be used as an example during the analysis of the stability of the current control loop.

The block diagram shows the schematics of the L6258E internal current control loop working in PWM mode; the current into the load is a function of the input control voltage  $V_{DAC}$ , and the relation between the two variables is given by the following formula:

$$\begin{split} &I_{load} \cdot R_S \cdot G_S = V_{DAC} \cdot G_{in} \\ &I_{LOAD} \cdot R_S \cdot \frac{1}{R_b} = V_{DAC} \cdot \frac{1}{R_a} \end{split}$$

$$I_{LOAD} = V_{DAC} \cdot \frac{R_b}{R_a \cdot R_s} = 0.5 \cdot \frac{V_{DAC}}{R_S}(A)$$

where:

V<sub>DAC</sub> is the control voltage defining the load current value G<sub>in</sub> is the gain of the input transconductance amplifier ( 1/Ra )

G<sub>s</sub> is the gain of the sense transconductance amplifier (1/Rb)

R<sub>s</sub> is the resistor connected in series to the output to sense the load current

In this configuration the input voltage is compared with the feedback voltage coming from the sense resistor, then the difference between this two signals is amplified by the error amplifier in order to have an error signal controlling the duty cycle of the output stage keeping the load current under control.

It is clear that to have a good performance of the current control loop, the error amplifier must have an high DC gain and a large bandwidth .

Gain and bandwidth must be chosen depending on many parameters of the application, like the characteristics of the load, power supply etc..., and most important is the stability of the system that must always be guaranteed.

To have a very flexible system and to have the possibility to adapt the system to any application, the error amplifier must be compensated using an RC network connected between the output and the negative input of the same.

For the evaluation of the stability of the system, we have to consider the open loop gain of the current control loop:

where AC... is the gain of the blocks that refers to the error, power and sense amplifier plus the attenuation of the load block.

The same formula in dB can be written in this way:

So now we can start to analyse the dynamic characteristics of each single block, with particular attention to the error amplifier.

#### 4.2 Power Amplifier

The power amplifier is not a linear amplifier, but is a circuit driving in PWM mode the output stage in full bridge configuration.

The output duty cycle variation is given by the comparison between the voltage of the error amplifier and two triangular wave references Tri\_0 and Tri\_180. Because all the current control loop is referred to the Vr reference, the result is that when the output voltage of the error amplifier is equal to the Vr voltage the two output Out\_A and Out\_B have the same phase and duty cycle at 50%; increasing the output voltage of the error amplifier above the Vr voltage, the duty cycle of the Out\_A increases and the duty cycle of the Out\_B decreases of the same percentage; on the contrary decreasing the voltage of the error amplifier below the Vr voltage, the duty cycle of the Out\_A decreases and the duty cycle of the Out\_B increases of the same percentage.

The gain of this block is defined by the amplitude of the two triangular wave references; more precisely the gain of the power amplifier block is a reversed proportion of the amplitude of the two references.

In fact a variation of the error amplifier output voltage produces a larger variation in duty cycle of the two outputs Out\_A and Out\_B in case of low amplitude of the two triangular wave references.

The duty cycle has the max value of 100% when the input voltage is equal to the amplitude of the two triangular references.

The transfer function of this block consist in the relation between the output duty cycle and the amplitude of the triangular references.

$$\label{eq:Vout} \begin{aligned} \text{Vout} &= 2 \cdot \text{V}_{S} \cdot (0.5 \text{ - DutyCycle}) \\ \text{ACpw}_{\text{dB}} &= 20 \cdot \text{log} \frac{\Delta \text{V}_{\text{out}}}{\Delta \text{V}_{\text{in}}} = \frac{2 \cdot \text{V}_{S}}{\text{Triangular Amplitude}} \end{aligned}$$

$$ACpw|_{dB} = 10 \cdot log \frac{2 \cdot 24}{1.6} = 29.5dB$$

Moreover, having the two references Tri\_0 and Tri\_180 a triangular shape it is clear that the transfer function of this block is a linear constant gain without poles and zeros.

#### 4.3 Load Attenuation

The load block is composed by the equivalent circuit of the motor winding (resistance and inductance) plus the sense resistor.

We will considered the effect of the Bemf voltage of the motor in the next chapter.

The input of this block is the PWM voltage of the power amplifier and as output we have the voltage across the sense resistor produced by the current flowing into the motor winding. The relation between the two variable is:

$$V_{\text{sense}} = \frac{V_{\text{out}}}{R_{\text{L}} + R_{\text{S}}} \cdot R_{\text{S}}$$

**57** 

so the gain of this block is:

$$ACload = \frac{V_{sense}}{v_{out}} = \frac{R_S}{R_L + R_S}$$

$$\mathsf{ACload}_{\mathsf{dB}} = 20 \cdot \mathsf{log} \frac{\mathsf{R}_{\mathsf{S}}}{\mathsf{R}_{\mathsf{L}} + \mathsf{R}_{\mathsf{S}}}$$

$$Aload_{dB} = 20 \cdot log \frac{0.33}{12 + 0.33} = -31.4dB$$

where:

R<sub>L</sub> = equivalent resistance of the motor winding

 $R_S$  = sense resistor

Because of the inductance of the motor L<sub>L</sub>, the load has a pole at the frequency :

Fpole = 
$$\frac{1}{2\pi \cdot \frac{L_L}{R_L + R_S}}$$
  
Fpole =  $\frac{1}{6.28 \cdot \frac{12 \cdot 10^{-3}}{12 + 0.33}}$  = 163Hz

Before analysing the error amplifier block and the sense transconductance block, we have to do this consideration:

 $Aloop_{dB} = Ax_{dB} + Bx_{dB}$ 

 $Ax|_{dB} = ACpw|_{dB} + ACload|_{dB}$ 

and

 $Bx|_{dB} = ACerr|_{dB} + ACsense|_{dB}$ 

this means that Ax|dB is the sum of the power amplifier and load blocks;

$$Ax|_{dB} = (29,5) + (-31.4) = -1.9dB$$

The BODE analysis of the transfer function of Ax is:

# Figure 8.



The Bode plot of the Ax|dB function shows a DC gain of -1.9dB and a pole at 163Hz.

It is clear now that (because of the negative gain of the Ax function), Bx function must have an high DC gain in

order to increment the total open loop gain increasing the bandwidth too.

## 4.4 Error Amplifier and Sense Amplifier

As explained before the gain of these two blocks is:

 $Bx_{dB} = ACerr_{dB} + ACsense_{dB}$ 

Being the voltage across the sense resistor the input of the Bx block and the error amplifier voltage the output of the same, the voltage gain is given by:

ib = Vsense · Gs = Vsense · 
$$\frac{1}{Rb}$$
  
Verr\_out = -(ic · Zc) so ic = -(Verr\_out ·  $\frac{1}{Zc}$ )

because ib = icwe have:

$$Vsense \cdot \frac{1}{Rb} = -(Verr\_out \cdot \frac{1}{Zc})$$

$$Bx = -\frac{Verr\_out}{Vsense} = -\frac{Zc}{Rb}$$

In the case of no external RC network is used to compensate the error amplifier, the typical open loop transfer function of the error plus the sense amplifier is something with a gain around 80dB and a unity gain bandwidth at 400kHz. In this case the situation of the total transfer function Aloop, given by the sum of the  $Ax_{dB}$  and  $Bx_{dB}$  is:

Figure 9.



The BODE diagram shows together the error amplifier open loop transfer function, the Ax function and the resultant total Aloop given by the following equation :

 $Aloop_{dB} = AxdB + Bx_{dB}$ 

The total Aloop has an high DC gain of 78.1dB with a bandwidth of 15KHz, but the problem in this case is the stability of the system; in fact the total Aloop cross the zero dB axis with a slope of -40dB/decade.

Now it is necessary to compensate the error amplifier in order to obtain a total Aloop with an high DC gain and a large bandwidth. Aloop must have enough phase margin to guarantee the stability of the system.

A method to reach the stability of the system, using the RC network showed in the block diagram, is to cancel the load pole with the zero given by the compensation of the error amplifier.

The transfer function of the Bx block with the compensation on the error amplifier is:

$$Bx = -\frac{Zc}{Rb} = -\frac{Rc - j\frac{1}{2\pi \cdot f \cdot Cc}}{Rb}$$

In this case the Bx block has a DC gain equal to the open loop and equal to zero at a frequency given by the following formula:

$$Fzero = \frac{1}{2\pi \cdot Rc \cdot Cc}$$

In order to cancel the pole of the load, the zero of the Bx block must be located at the same frequency of 163Hz; so now we have to find a compromise between the resistor and the capacitor of the compensation network.

Considering that the resistor value defines the gain of the Bx block at the zero frequency, it is clear that this parameter will influence the total bandwidth of the system because, annulling the load pole with the error amplifier zero, the slope of the total transfer function is -20dB/decade.

So the resistor value must be chosen in order to have an error amplifier gain enough to guarantee a desired total bandwidth .

In our example we fix at 35dB the gain of the Bx block at zero frequency, so from the formula:

$$Bx_{gain_{@ zero freq.}} = 20 \cdot log \frac{Rc}{Rb}$$

where:  $Rb = 20k\Omega$ we have:  $Rc = 1.1M\Omega$ 

Therefore we have the zero with a 163Hz the capacitor value :

$$Cc = \frac{1}{2\pi \cdot Fzero \cdot Rc} = \frac{1}{6.28 \cdot 163 \cdot 1.1 \cdot 10^{-6}} = 880pF$$

Now we have to analyse how the new Aloop transfer function with a compensation network on the error amplifier is.

The following bode diagram shows:

- the Ax function showing the position of the load pole
- the open loop transfer function of the Bx block
- the transfer function of the Bx with the RC compensation network on the error amplifier
- the total Aloop transfer function that is the sum of the Ax function plus the transfer function of the compensated Bx block.

Figure 10.



We can see that the effect of the load pole is cancelled by the zero of the Bx block; the total Aloop cross a the 0dB axis with a slope of -20dB/decade, having in this way a stable system with an high gain at low frequency and a bandwidth of around 8KHz.

To increase the bandwidth of the system, we should increase the gain of the Bx block, keeping the zero in the same position. In this way the result is a shift of the total Aloop transfer function up to a greater value.

#### 4.5 Effect of the Bernf of the stepper motor on the current control loop stability

In order to evaluate what is the effect of the Bemf voltage of the stepper motor we have to look at the load block:

Figure 11.



The schematic now shows the equivalent circuit of the stepper motor including a sine wave voltage generator of the Bemf. The Bemf voltage of the motor is not constant, its value changes depending on the speed of the motor.

Increasing the motor speed the Bemf voltage increases:

Bemf =  $Kt \cdot \omega$ 

where:

Kt is the motor constant

 $\omega$  is the motor speed in radiant per second

4

The formula defining the gain of the load considering the Bemf of the stepper motor becomes:

$$ACload = \frac{Vsense}{Vout} = \frac{(V_S - Bemf) \cdot \frac{R_S}{R_L + R_S}}{V_S}$$

$$Acload = \frac{V_S - Bemf}{V_S} \cdot \frac{R_S}{R_L + R_S}$$

$$ACload_{dB} = 20 \cdot log \left( \frac{V_S - Bemf}{V_S} \cdot \frac{R_S}{R_L + R_S} \right)$$

we can see that the Bemf influences only the gain of the load block and does not introduce any other additional pole or zero, so from the stability point of view the effect of the Bemf of the motor is not critical because the phase margin remains the same.

Practically the only effect of the Bemf is to limit the gain of the total Aloop with a consequent variation of the bandwidth of the system.

# 5 APPLICATION INFORMATION

A typical application circuit is shown in Fig.12.

Note: For avoid current spikes on falling edge of DISABLE a "DC feedback" would be added to the ERROR Amplifier. (R1-R2 on Fig. 12).

#### 5.1 Interference

Due to the fact that the circuit operates with switch mode current regulation, to reduce the effect of the wiring inductance a good capacitor (100nF) can be placed on the board near the package, between the power supply line (pin 13,31) and the power ground (pin 1,36,18,19) to absorb the small amount of inductive energy.

It should be noted that this capacitor is usually required in addition to an electrolytic capacitor, that has poor performance at the high frequencies, always located near the package, between power supply voltage (pin 13,31) and power ground (pin 1,36,18,19), just to have a current recirculation path during the fast current decay or during the phase change.

The range value of this capacitor is between few  $\mu F$  and  $100 \mu F$ , and it must be chosen depending on application parameters like the motor inductance and load current amplitude.

A decoupling capacitor of 100nF is suggested also between the logic supply and ground.

The EA\_IN1 and EA\_IN2 pins carry out high impedance lines and care must be taken to avoid coupled noise on this signals. The suggestion is to put the components connected to this pins close to the L6258E, to surround them with ground tracks and to keep as far as possible fast switching outputs of the device. Remember also an 1 Mohm resistor between EA\_INx and EA\_OUTx to avoid output current spike during supply startup/shutdown. A non inductive resistor is the best way to implement the sensing. Whether this is not possible, some metal film resistor of the same value can be paralleled.

The two inputs for the sensing of the winding motor current (SENSE\_A & SENSE\_B) should be connected directly on the sensing resistor Rs terminals, and the path lead between the Rs and the two sensing inputs should be as short as possible.



Figure 12. Typical Application Circuit.

#### 5.2 Motor Selection

Some stepper motor have such high core losses that they are not suitable for switch mode current regulation. Furthermore, some stepper motors are not designed for continuous operating at maximum current. Since the circuit can drive a constant current through the motor, its temperature might exceed, both at low and high speed operation.

#### 5.3 Unused Inputs

Unused inputs should be connected to the proper voltage levels in order to get the highest noise immunity.

# 5.4 Notes on PCB Design

We recommend to observe the following layout rules to avoid application problems with ground and anomalous recirculation current.

The by-pass capacitors for the power and logic supply must be kept as near as possible to the IC.

It's important to separate on the PCB board the logic and power grounds and the internal charge pump circuit ground avoiding that ground traces of the logic signals cross the ground traces of the power signals.

Because the IC uses the board as a heat sink, the dissipating copper area must be sized in accordance with the required value of  $R_{thj-amb}$ .

47/

# **6 OPERATION MODE TIME DIAGRAMS**

Figure 13. Full step operation mode timing diagram (Phase - DAC input and Motor Current)





Figure 14. Half step operation mode timing diagram (Phase - DAC input and Motor Current)



Position Micro Step Vector 4 8 12 16 20 24 28 32 36 40 44 48 52 56 60 64 5V Ph1 Phase 1 5V 0 Phase 5V 10\_1 Ph2 32 0 Ph2 DAC 1 Inputs 12\_1 0 Ph1 5V 13\_1 5V 10\_2 DAC 2 Inputs **Current level%** 11\_2 13 12 11 10 of I<sub>MAX</sub> 0 0 0 100 0 12\_2 0 0 1 98.4 0 0 0 1 0 95.2 0 0 1 1 92.1 13\_2 88.9 0 1 0 0 1 1 82.5 0 0 0 1 1 0 77.8 0 1 1 1 71.4 Motor drive 1 0 0 0 63.5 Current 1 1 0 0 1 55.6 47.6 0 1 0 1 1 0 1 1 38.1 1 1 0 0 28.6 1 1 0 1 19.1 Motor drive 0 1 1 1 0 9.5 Current 2 1 1 1 1 No Current D97IN628A

Figure 15. 4 bit microstep operation mode timing diagram (Phase - DAC input and Motor Current)



Figure 16. PowerSO36 Mechanical Data & Package Dimensions

| DIM.   | mm        |       | inch  |       |       |       |
|--------|-----------|-------|-------|-------|-------|-------|
| DIIVI. | MIN.      | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| Α      | 3.25      |       | 3.5   | 0.128 |       | 0.138 |
| A2     |           |       | 3.3   |       |       | 0.13  |
| A4     | 0.8       |       | 1     | 0.031 |       | 0.039 |
| A5     |           | 0.2   |       |       | 0.008 |       |
| a1     | 0         |       | 0.075 | 0     |       | 0.003 |
| b      | 0.22      |       | 0.38  | 0.008 |       | 0.015 |
| С      | 0.23      |       | 0.32  | 0.009 |       | 0.012 |
| D      | 15.8      |       | 16    | 0.622 |       | 0.630 |
| D1     | 9.4       |       | 9.8   | 0.37  |       | 0.38  |
| D2     |           | 1     |       |       | 0.039 |       |
| Е      | 13.9      |       | 14.5  | 0.547 |       | 0.57  |
| E1     | 10.9      |       | 11.1  | 0.429 |       | 0.437 |
| E2     |           |       | 2.9   |       |       | 0.114 |
| E3     | 5.8       |       | 6.2   | 0.228 |       | 0.244 |
| E4     | 2.9       |       | 3.2   | 0.114 |       | 1.259 |
| е      |           | 0.65  |       |       | 0.026 |       |
| e3     |           | 11.05 |       |       | 0.435 |       |
| G      | 0         |       | 0.075 | 0     |       | 0.003 |
| Н      | 15.5      |       | 15.9  | 0.61  |       | 0.625 |
| h      |           |       | 1.1   |       |       | 0.043 |
| L      | 0.8       |       | 1.1   | 0.031 |       | 0.043 |
| N      | 10° (max) |       |       |       |       |       |
| S      | 8° (max)  |       |       |       |       |       |

- Note: "D and E1" do not include mold flash or protusions.

   Mold flash or protusions shall not exceed 0.15mm (0.006")

   Critical dimensions are "a3", "E" and "G".

# **OUTLINE AND MECHANICAL DATA**





# **Table 8. Revision History**

| Date           | Revision | Description of Changes                                                                                                                                                                                                    |
|----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2004   | 5        | First Issue in EDOCS DMS                                                                                                                                                                                                  |
| May 2004       | 6        | Restyling of the graphic form, changed all V <sub>CC</sub> with V <sub>DD</sub> ; delete TSD parameter in the Electrical characteristic on the page 5/24. NOT FOR NEW DESIGN, it has been replaced by equivalent L6258EX. |
| September 2004 | 7        | Changed on the page 5 the f <sub>osc</sub> parameter max. value from 17.5 to 18.5kHz                                                                                                                                      |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2004 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

