June 1999 # LP3470 # **Tiny Power On Reset Circuit** ## **General Description** The LP3470 is a micropower CMOS voltage supervisory circuit designed to monitor power supplies in microprocessor (µP) and other digital systems. It provides maximum adjustability for power-on-reset (POR) and supervisory functions. It is available in the following six standard reset threshold voltage (V $_{\rm RTH}$ ) options: 2.63V, 2.93V, 3.08V, 4.00V, 4.38V, and 4.63V. If other voltage options between 2.4V and 5.0V are desired please contact your National Semiconductor representative. The LP3470 asserts a reset signal whenever the $\rm V_{CC}$ supply voltage falls below a reset threshold. The reset time-out period is adjustable using an external capacitor. Reset remains asserted for an interval (programmed by an external capacitor) after $\rm V_{CC}$ has risen above the threshold voltage. The device is available in the tiny SOT23-5 package. ### **Key Specifications** - ±1% Reset Threshold Accuracy Over Temperature - Standard Reset Threshold Voltages: 2.63V, 2.93V, 3.08V, 4.00V, 4.38V, and 4.63V - Custom Reset Threshold Voltages: For other voltages between 2.4V and 5.0V contact your National Semiconductor representative - Very Low Quiescent Current (16 µA typical) - Guaranteed Reset valid down to V<sub>CC</sub>=0.5V #### **Features** - Tiny SOT23-5 Package - Open Drain Reset Output - Programmable Reset Timeout Period Using an External Capacitor - Immune to Short V<sub>CC</sub> Transients ### **Applications** - Critical µP and µC Power Monitoring - Intelligent Instruments - Computers - Portable/Battery-Powered Equipments ## Pin Configuration and Basic Operating Circuit Top View See NS Package Number MA05B | Operating<br>Temperature<br>Range | Order<br>Number | Nominal<br>V <sub>RTH</sub> (V) | Package<br>Marking | Package<br>Type | Supplied As | |-----------------------------------|-----------------|---------------------------------|--------------------|-----------------|---------------------------| | | LP3470M5-2.63 | 2.63 | D25B | SOT23-5 | 250 Units on Tape and Ree | | | LP3470M5X-2.63 | 2.63 | D25B | SOT23-5 | 3k Units on Tape and Reel | | | LP3470M5-2.93 | 2.93 | D26B | SOT23-5 | 250 Units on Tape and Ree | | | LP3470M5X-2.93 | 2.93 | D26B | SOT23-5 | 3k Units on Tape and Reel | | | LP3470M5-3.08 | 3.08 | D28B | SOT23-5 | 250 Units on Tape and Rec | | −20°C to | LP3470M5X-3.08 | 3.08 | D28B | SOT23-5 | 3k Units on Tape and Reel | | +85°C | LP3470M5-4.00 | 4.00 | D29B | SOT23-5 | 250 Units on Tape and Ree | | | LP3470M5X-4.00 | 4.00 | D29B | SOT23-5 | 3k Units on Tape and Reel | | | LP3470M5-4.38 | 4.38 | D30B | SOT23-5 | 250 Units on Tape and Rea | | | LP3470M5X-4.38 | 4.38 | D30B | SOT23-5 | 3k Units on Tape and Reel | | | LP3470M5-4.63 | 4.63 | D31B | SOT23-5 | 250 Units on Tape and Re | | | LP3470M5X-4.63 | 4.63 | D31B | SOT23-5 | 3k Units on Tape and Reel | | | LP3470IM5-2.63 | 2.63 | D25C | SOT23-5 | 250 Units on Tape and Re | | | LP3470IM5X-2.63 | 2.63 | D25C | SOT23-5 | 3k Units on Tape and Reel | | | LP3470IM5-2.93 | 2.93 | D26C | SOT23-5 | 250 Units on Tape and Red | | | LP3470IM5X-2.93 | 2.93 | D26C | SOT23-5 | 3k Units on Tape and Reel | | | LP3470IM5-3.08 | 3.08 | D28C | SOT23-5 | 250 Units on Tape and Re | | −40°C to | LP3470IM5X-3.08 | 3.08 | D28C | SOT23-5 | 3k Units on Tape and Reel | | +85°C | LP3470IM5-4.00 | 4.00 | D29C | SOT23-5 | 250 Units on Tape and Re | | | LP3470IM5X-4.00 | 4.00 | D29C | SOT23-5 | 3k Units on Tape and Reel | | | LP3470IM5-4.38 | 4.38 | D30C | SOT23-5 | 250 Units on Tape and Ree | | | LP3470IM5X-4.38 | 4.38 | D30C | SOT23-5 | 3k Units on Tape and Reel | | | LP3470IM5-4.63 | 4.63 | D31C | SOT23-5 | 250 Units on Tape and Re | | | LP3470IM5X-4.63 | 4.63 | D31C | SOT23-5 | 3k Units on Tape and Reel | www.national.com #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. $\begin{array}{lll} \text{V}_{\text{CC}} \text{ Voltage} & -0.3 \text{V to } +6 \text{V} \\ \hline \text{Reset} \text{ Voltage} & -0.3 \text{V to } +6 \text{V} \\ \text{Output Current } (\overline{\text{Reset}}) & 10 \text{ mA} \\ \end{array}$ Operating Temperature Range $\begin{array}{lll} LP3470 & -20\,^{\circ}\text{C to } +85\,^{\circ}\text{C} \\ LP3470I & -40\,^{\circ}\text{C to } +85\,^{\circ}\text{C} \\ Junction Temperature (T_{Jmax}) & 125\,^{\circ}\text{C} \\ Power Dissipation (T_A = 25\,^{\circ}\text{C}) (Note & 300 \text{ mW} \\ \end{array}$ 2) A (Note 2) $\theta_{JA}$ (Note 2) 280°C/W Storage Temp. Range -65°C to +150°C Lead Temp. (Soldering, 5 sec) 260°C ESD Rating (Note 3) 2 kV ## **Electrical Characteristics** Limits in standard typeface are for $T_J = 25^{\circ}C$ , and limits in **boldface** type apply over the full operating temperature range, unless otherwise specified. $V_{CC} = +2.4V$ to +5.0V unless otherwise noted. | Symbol | Parameter | Conditions | Typ (Note 4) | Min (Note 5) | Max (Note 5) | Units | |-------------------|----------------------------------|------------------------------------------------------------|------------------|-------------------------------------------------------|-------------------------------------------------|-------| | V <sub>cc</sub> | Operating Voltage Range | | | 0.5 | 5.5 | V | | I <sub>cc</sub> | V <sub>CC</sub> Supply Current | V <sub>CC</sub> = 4.5V | 16 | | 30 | μΑ | | V <sub>RTH</sub> | Reset Threshold Voltage (Note 6) | LP3470 | V <sub>RTH</sub> | 0.99 V <sub>RTH</sub> | 1.01 V <sub>RTH</sub> 1.01 V <sub>RTH</sub> | V | | | | LP3470I | V <sub>RTH</sub> | 0.99 V <sub>RTH</sub><br><b>0.985 V<sub>RTH</sub></b> | 1.01 V <sub>RTH</sub><br>1.015 V <sub>RTH</sub> | V | | V <sub>HYST</sub> | Hysteresis Voltage (Note 7) | | 35 | 15 | 65 | mV | | t <sub>PD</sub> | V <sub>CC</sub> to Reset Delay | V <sub>CC</sub> falling at 1 mV/μs | 100 | | 300 | μs | | t <sub>RP</sub> | Reset Timeout Period (Note 8) | C <sub>1</sub> = 1 nF | 2 | 1.0 | 3.5 | ms | | V <sub>OL</sub> | Reset Output Voltage Low | $V_{CC} = 0.5V; I_{OL} = 30 \mu A$ | | | 0.1 | | | | | $V_{CC} = 1.0V; I_{OL} = 100 \mu A$ | | | 0.1 | V | | | | $V_{CC} = V_{RTH} - 100 \text{ mV}; I_{OL} = 4 \text{ mA}$ | | | 0.4 | | | R <sub>1</sub> | External Pull-up Resistor | | 20 | 0.68 | 68 | kΩ | | I <sub>LEAK</sub> | Reset Output Leakage<br>Current | | 0.15 | | 1<br>6 | μА | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Electrical specifications do not apply when operating the device beyond its operating conditions. - Note 3: The Human Body Model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. - Note 4: Typical numbers are at 25°C and represent the most likely parametric norm. - Note 5: Min. and Max. limits in standard typeface are 100% production tested at 25°C. Min. and Max. limits in boldface are guaranteed through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate National's Average Outgoing Quality Level (AOQL). - Note 6: Factory-trimmed reset thresholds are available in 50 mV increments from 2.4V to 5.0V. Contact your National Semiconductor representative. - Note 7: $V_{HYST}$ affects the relation between $V_{CC}$ and $\overline{Reset}$ as shown in the timing diagram. - Note 8: t<sub>RP</sub> is programmable by varying the value of the external capacitor (C<sub>1</sub>) connected to pin SRT. The equation is: t<sub>RP</sub> = 2000 x C<sub>1</sub> (C<sub>1</sub> in µF and t<sub>RP</sub> in ms). Note 2: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{Jmax}$ (Maximum Junction Temperature), $\theta_{JA}$ (Junction to Ambient Thermal Resistance), and $T_A$ (Ambient Temperature). The maximum allowable power dissipation at any temperature is $P_{Dmax} = (T_{Jmax} - T_A)/\theta_{JA}$ or the number given in the Absolute Maximum Ratings, whichever is lower. ## Typical Operating Characteristics $T_A = +25^{\circ}C$ , unless otherwise specified. I<sub>CC</sub> vs Temperture I<sub>CC</sub> vs V<sub>CC</sub> $V_{\text{CC}}$ to Reset Delay vs Temp Normalized $t_{\mbox{\scriptsize RP}}$ vs Temp. Normalized $V_{\rm RTH}$ vs Temp. Transient Rejection $V_{\rm HYST}$ vs $V_{\rm RTH}$ ${\rm V}_{\rm HYST}$ vs Temperature ## **Pin Description** | Pin | Name | Function | | | |-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | SRT | Set Reset Time-out Input. Connect a capacitor between this input and ground to select the Reset Time-out period ( $t_{RP}$ ). $t_{RP}$ = 2000 x C <sub>1</sub> (C <sub>1</sub> in $\mu$ F and $t_{RP}$ in ms). If no capacitor is connected, leave this pin floating. | | | | 2 | GND | Ground pin. | | | | 3 | V <sub>CC1</sub> | Always connect to pin V <sub>CC</sub> (Pin 4). | | | | 4 | V <sub>cc</sub> | Supply voltage, and reset threshold monitor input. | | | | 5 | Reset | Open-Drain, Active-Low reset output. Connect to an external pull-up resistor. Reset changes from high to low whenever the monitored voltage (V <sub>CC</sub> ) drops below the reset threshold voltage (V <sub>RTH</sub> ). Once V <sub>CC</sub> exceeds V <sub>RTH</sub> , Reset remains low for the reset timeout period (t <sub>RP</sub> ) and then goes high. | | | ### **Functional Block Diagram** ## **Application Information** #### **Reset Timeout Period** The Reset Timeout Period ( $t_{RP}$ ) is programmable using an external capacitor ( $C_1$ ) connected to pin SRT of LP3470. A Ceramic chip capacitor rated at or above 10V is sufficient. The Reset Timeout Period ( $t_{RP}$ ) can be calculated using the following formula: $$t_{RP}$$ (ms) = 2000 x $C_1$ ( $\mu F$ ). For example a $\rm C_1$ of 100 nF will achieve a $\rm t_{RP}$ of 200 ms. If no delay due to $\rm t_{RP}$ is needed in a certain application, the pin SRT should be left floating. #### **Reset Output** In applications like microprocessor ( $\mu P$ ) systems, errors might occur in system operation during power-up, power-down, or brownout conditions. It is imperative to monitor the power supply voltage in order to prevent these errors from occurring. The LP3470 asserts a reset signal whenever the $V_{CC}$ supply voltage is below a threshold ( $V_{RTH}$ ) voltage. Reset is guaranteed to be a logic low for $V_{CC} > 0.5$ V. Once $V_{CC}$ exceeds the reset threshold, the reset is kept asserted for a time period ( $t_{RP}$ ) programmed by an external capacitor ( $C_1$ ); after this interval Reset goes to logic high. If a brownout condition occurs (monitored voltage falls below the reset threshold minus a small hysteresis), Reset goes low. When $V_{CC}$ returns above the reset threshold, Reset remains low for a time period $t_{RP}$ before going to logic high. #### **Pull-up Resistor Selection** The LP3470's Reset output structure is a simple open-drain N-channel MOSFET switch. A pull-up resistor (R $_1$ ) should be connected to V $_{\rm CC}$ . $R_1$ should be large enough to limit the current through the output MOSFET $(Q_1)$ below 10 mA. A resistor value of more than $680\Omega$ guarantees this. $R_1$ should also be small enough to ensure a logic high while supplying all the leakage current through the Reset pin. A resistor value of less than $68k\Omega$ satisfies this condition. A typical pull-up resistor value of $20~k\Omega$ is sufficient in most applications. ### Negative-Going $V_{\text{CC}}$ Transients The LP3470 is relatively immune to short duration negative-going $V_{\rm CC}$ transients (glitches). The Typical Operating Characteristics show the Maximum Transient Duration vs. Negative Transient Amplitude (graph titled Transient Rejection), for which reset pulses are not generated. This graph shows the maximum pulse width a negative-going $V_{\rm CC}$ transient may typically have without causing a reset pulse to be issued. As the transient amplitude increases (i.e. goes farther below the reset threshold), the maximum allowable pulse width decreases. A 0.1 $\mu F$ bypass capacitor mounted close to $V_{\rm CC}$ provides additional transient immunity. # **Timing Diagram** # **Typical Application Circuit** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: NSPackage Number MA05B - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com #### National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 Fax: +49 (0) 1 80-530 85 86 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507