# DC Accurate, Clock-Tunable 5th Order Butterworth Lowpass Filter ### **FEATURES** - Clock-Tunable Cutoff Frequency - 1mV DC Offset (Typical) - 80dB CMRR (Typical) - Internal or External Clock - 50µV<sub>RMS</sub> Clock Feedthrough - 100:1 Clock-to-Cutoff Frequency Ratio - 95µV<sub>RMS</sub> Total Wideband Noise - 0.01% THD at 2V<sub>RMS</sub> Output Level - 50kHz Maximum Cutoff Frequency - Cascadable for Faster Roll-Off - Operates from ±2.375 to ±8V Power Supplies - Self-Clocking with 1 RC ### **APPLICATIONS** - Audio - Strain Gauge Amplifiers - Anti-Aliasing Filters - Low Level Filtering - Digital Voltmeters - 60Hz Lowpass Filters - Smoothing Filters - Reconstruction Filters ### DESCRIPTION The LTC1063 is the first monolithic filter providing both clock-tunability, low DC output offset and over 12-bit DC accuracy. The frequency response of the LTC1063 closely approximates a 5th order Butterworth polynomial. With appropriate PCB layout techniques the output DC offset is typically 1mV and is constant over a wide range of clock frequencies. With $\pm 5$ V supplies and $\pm 4$ V input voltage range, the CMR of the device is 80dB. The filter cutoff frequency is controlled either by an internal or external clock. The clock-to-cutoff frequency ratio is 100:1. The on-board clock is power supply independent, and it is programmed via an external RC. The $50\mu V_{RMS}$ clock feedthrough is considerably reduced over existing monolithic filters. The LTC1063 wideband noise is $95\mu V_{RMS}$ , and it can process large AC input signals with low distortion. With $\pm 7.5V$ supplies, for instance, the filter handles up to $4V_{RMS}$ (92dB S/N ratio) while the standard 1kHz THD is below 0.02%; 80dB dynamic ranges (S/N +THD) is obtained with input levels between $1V_{RMS}$ and $2.3V_{RMS}$ . The LTC1063 is available in 8-pin miniDIP and 16-pin SOL. For a linear phase response, see LTC1065 data sheet. # TYPICAL APPLICATION #### 2.5kHz 5th Order Lowpass Filter - \* SELF-CLOCKING SCHEME - \*\* IF THE INPUT VOLTAGE CAN EXCEED V<sup>+</sup>, CONNECT A SIGNAL DIODE BETWEEN PIN 1 AND V<sup>+</sup>. 1063 TA01 # **ABSOLUTE MAXIMUM RATINGS** | Total Supply Voltage (V + to V -) | 16.5V | |-----------------------------------------------------------|-----------------| | Power Dissipation | 400mW | | Voltage at Any Input $(V^ 0.3V) \le V_{IN} \le (V^ 0.3V)$ | $^{+} + 0.3V$ ) | | Burn-In Voltage | 16V | ## PACKAGE/ORDER INFORMATION # **ELECTRICAL CHARACTERISTICS** $V_S = \pm 5V$ , $f_{CLK} = 500$ kHz, $f_C = 5$ kHz, $R_L = 10$ k, $T_A = 25$ °C, unless otherwise specified. | PARAMETER | CONDITIONS | | | TYP | MAX | UNITS | |---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---|--------|---------|---------------------|-------| | Clock-to-Cutoff Frequency Ratio (f <sub>CLK</sub> /f <sub>C</sub> ) | $\pm 2.375 \text{V} \le \text{V}_{\text{S}} \le \pm 7.5 \text{V}$ | | | 100±0.5 | | | | Maximum Clock Frequency (Note 1) | $V_{S} = \pm 7.5 V$ | | | 5 | | MHz | | | $V_S = \pm 5V$ | | | 4 | | MHz | | | $V_{S} = \pm 2.5 V$ | | | 3 | | MHz | | Minimum Clock Frequency (Note 2) | $\pm 2.5 \text{V} \le \text{V}_{\text{S}} \le \pm 7.5 \text{V}, \text{T}_{\text{A}} < 85^{\circ}\text{C}$ | | | 30 | | Hz | | Input Frequency Range | | | 0 | | 0.9f <sub>CLK</sub> | | | Filter Gain | $V_S = \pm 5V$ , $f_{CLK} = 25$ kHz, $f_C = 250$ Hz | | | | | | | | f <sub>IN</sub> = 250Hz | | -3.5 | -3.0 | -2.5 | dB | | | | • | -3.6 | -3.0 | -2.4 | dB | | | $V_S = \pm 5V$ , $f_{CLK} = 500$ kHz, $f_C = 5$ kHz | | | | | | | | f <sub>IN</sub> = 100Hz | | | 0 | | dB | | | $f_{IN} = 1kHz = 0.2f_C$ | | -0.06 | -0.01 | 0.04 | dB | | | | • | -0.075 | -0.01 | 0.055 | dB | | | $f_{IN} = 2.5 \text{kHz} = 0.5 f_{C}$ | | -0.09 | 0.16 | 0.41 | dB | | | | • | -0.14 | 0.16 | 0.46 | dB | | | $f_{IN} = 4kHz = 0.8f_C$ | | -0.5 | -0.2 | 0.1 | dB | | | | • | -0.6 | -0.2 | 0.2 | dB | | | $f_{IN} = 5kHz = f_C$ | | -3.5 | -3.0 | -2.5 | dB | | | | • | -3.6 | -3.0 | -2.4 | dB | | | $f_{IN} = 20kHz = 4f_C$ | | -57.5 | -60.0 | -62.0 | dB | | | | • | -57.0 | -60.0 | -62.5 | dB | # **ELECTRICAL CHARACTERISTICS** $V_S=\pm 5V,\, f_{CLK}=500 kHz,\, f_C=5 kHz,\, R_L=10 k,\, T_A=25^{\circ}C,\, unless$ otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | |---------------------------------------------|---------------------------------------------------------|--------------------------------|-----|----------|----------|----------|----------------| | Filter Gain | $V_S = \pm 2.375V$ , $f_{CLK} = 500$ kHz, $f_C = 5$ kHz | | | | | | | | | | $f_{IN} = 1kHz$ | | -0.066 | 0.004 | 0.074 | dB | | | | | • | -0.081 | 0.004 | 0.089 | dB | | | | $f_{IN} = 2.5kHz$ | | -0.24 | 0.16 | 0.56 | dB | | | | | • | -0.29 | 0.16 | 0.61 | dB | | | | $f_{IN} = 4kHz$ | | -0.6 | -0.2 | 0.2 | dB | | | | | • | - 0.7 | -0.2 | 0.3 | dB | | | | $f_{IN} = 5kHz$ | | -3.5 | -3.0 | -2.5 | dB | | | | | • | -3.6 | -3.0 | -2.4 | dB | | Clock Feedthrough | $\pm 2.375 \le V_S \le \pm 7.5V$ | | | | 50 | | $\mu V_{RMS}$ | | Wideband Noise (Note 3) | $\pm 2.375 \le V_S \le \pm 7.5V$ | | | | 100 | | $\mu V_{RMS}$ | | THD + Wideband Noise (Note 4) | $V_S = \pm 7.5 V$ , $f_C = 20 kI$ | | | | -80 | | dB | | | $1V_{RMS} \le V_{IN} \le 2.3V_{R}$ | MS | | | | | | | Filter Output ± DC Swing | $V_S = \pm 2.375V$ | | | 1.6/-2.0 | 1.7/-2.2 | | V | | | | | • | 1.4/-1.8 | | | V | | | $V_S = \pm 5V$ | | | 4.0/-4.5 | 4.3/-4.8 | | V | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | • | 3.8/-4.3 | 0.07.7.0 | | V | | | $V_{S} = \pm 7.5V$ | | | 6.5/-7.0 | 6.8/-7.3 | | V | | Innut Bigg Current | | | • | 6.3/-6.8 | 10 | | V | | Input Bias Current | | | | | | | nA | | Dynamic Input Impedance | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | 800 | | MΩ | | Output DC Offset (Note 5) | $V_S = \pm 2.375V$ | | | | 2 | | mV | | | $V_S = \pm 5V$<br>$V_S = \pm 7.5V$ | | | | 0<br>-4 | ±5 | mV<br>mV | | Output DC Offset Drift | $V_S = \pm 7.3V$<br>$V_S = \pm 2.375V$ | | | | 10 | | μV/°C | | Output DC Offset Drift | $V_S = \pm 2.375V$<br>$V_S = \pm 5V$ | | | | 20 | | μν/°C<br>μV/°C | | | $V_{S} = \pm 3V$<br>$V_{S} = \pm 7.5V$ | | | | 25 | | μν/ C<br>μV/°C | | Self-Clocking Frequency (f <sub>OSC</sub> ) | | C (Pin 5 to GND) = 470pF | | | 20 | | μν/ Ο | | our diodking Frequency (1056) | $V_S = \pm 2.375V$ | 0 (1 111 0 to and) = 47 opi | | 99 | 105 | 112 | kHz | | | 10 ==.0.01 | LTC1063CN, CS, CJ | • | 95 | 103 | 111 | kHz | | | | LTC1063MJ | • | 92 | 100 | 108 | kHz | | | $V_S = \pm 5V$ | | | 102 | 108 | 114 | kHz | | | | LTC1063CN, CS, CJ | • | 98 | 106 | 114 | kHz | | | | LTC1063MJ | • | 97 | 105 | 114 | kHz | | | $V_{S} = \pm 7.5V$ | | | 104 | 110 | 116 | kHz | | | | LTC1063CN, CS, CJ | • | 101 | 109 | 116 | kHz | | | | LTC1063MJ | • | 100 | 108 | 116 | kHz | | External CLK Pin Logic Thresholds | $V_S = \pm 2.375V$ | Min Logical "1" | | | 1.43 | | V | | | | Max Logical "0" | | | 0.47 | | V | | | $V_S = \pm 5V$ | Min Logical "1" | | | 3 | | V | | | 14 . 7 5 14 | Max Logical "0" | | | 1 | | V | | | $V_{S} = \pm 7.5V$ | Min Logical "1" | | | 4.5 | | V | | Developed to Comment | 1/ +0.0751/ 6 | Max Logical "0" | | | 1.5 | 4.0 | V | | Power Supply Current | $V_S = \pm 2.375V$ , $f_{CLK} =$ | | | | 2.7 | 4.0 | mA | | | | LTC1063CN, CS, CJ<br>LTC1063MJ | | | | 5.5 | mA | | | $V_S = \pm 5V$ , $f_{CLK} = 500$ | | • | | 5.5 | 6.0<br>8 | mA<br>mA | | | $v_S = \pm 3v$ , ICLK = 300 | LTC1063CN, CS, CJ | | | 5.5 | o<br>11 | mA | | | | LTC1063MJ | | | | 12 | mA | | | $V_S = \pm 7.5 V$ , $f_{CLK} = 50$ | | + | | 7.0 | 11 | mA | | | VS - ±1.0 V, ICLK - 3C | LTC1063CN, CS, CJ | | | 1.0 | 14.5 | mA | | | | LTC1063MJ | | | | 16.0 | mA | | | | _101000WI0 | | | | 10.0 | 11171 | # **ELECTRICAL CHARACTERISTICS** The ● denotes specifications which apply over the full operating temperature range. **Note 1:** The maximum clock frequency criterion is arbitrarily defined as: The frequency at which the filter AC response exhibits $\geq 1 dB$ of gain peaking. **Note 2:** At limited temperature ranges (i.e., $T_A \le 50^{\circ}$ C) the minimum clock frequency can be as low as 10Hz. The minimum clock frequency is arbitrarily defined as: the clock frequency at which the output DC offset changes by more than 1mV. **Note 3:** The wideband noise specification does not include the clock feedthrough. **Note 4:** To properly evaluate the filter's harmonic distortion an inverting output buffer is recommended as shown in the Test Circuit. An output buffer is not necessarily needed when measuring output DC offset or wideband noise. **Note 5:** The output DC offset is optimized for $\pm 5V$ supply. The output DC offset shifts when the power supplies change; however this phenomenon is repeatable and predictable. ### TYPICAL PERFORMANCE CHARACTERISTICS # TYPICAL PERFORMANCE CHARACTERISTICS THD vs Frequency; $V_S = Single 5V$ THD + Noise vs Input Voltage; THD vs Frequency; $V_S = \pm 5V$ THD + Noise vs Input Voltage; $V_S = \pm 7.5V$ THD vs Frequency; $V_S = \pm 7.5V$ Passband Gain and Phase vs Input Frequency **Phase Matching** Power Supply Current vs Power Supply Voltage ### TYPICAL PERFORMANCE CHARACTERISTICS #### **Transient Response** HORIZONTAL: 0.1ms/DIV, VERTICAL: 2V/DIV $V_S = \pm 5V, f_C = 10$ kHz, $V_{IN} = 1$ kHz $\pm 3V_P$ SQUARE WAVE 1063 G16 ### PIN FUNCTIONS #### Power Supply Pins (Pins 6, 3, N Package) The positive and negative supply pin should be bypassed with a high quality $0.1\mu F$ ceramic capacitor. In applications where the clock pin (5) is externally swept to provide several cutoff frequencies, the output DC offset variation is minimized by connecting an additional $1\mu F$ solid tantalum capacitor in parallel with the $0.1\mu F$ disc ceramic. This technique was used to generate the graphs of the output DC offset variation versus clock; they are illustrated in the Typical Performance Characteristics section. When the power supply voltage exceeds $\pm 7V$ , and when $V^-$ is applied before $V^+$ , if $V^+$ is allowed to go below ground, connect a signal diode between the positive supply pin and ground to prevent latch-up (see Typical Applications). ### Ground Pin (Pin 2, N Package) The ground pin merges the internal analog and digital ground paths. The potential of the ground pin is the reference for the internal switched-capacitor resistors, and the reference for the external clock. The positive input of the internal op amp is also tied to the ground pin. For dual supply operation, the ground pin should be connected to a high quality AC and DC ground. A ground plane, if possible, should be used. A poor ground will degrade DC offset and it will increase clock feedthrough, noise and distortion. A small amount of AC current flows out of the ground pin whether or not the internal oscillator is used. The fre- quency of the ground current equals the frequency of the internal or external clock. The average value of this current is approximately $55\mu A$ , $110\mu A$ , $170\mu A$ for $\pm 2.5 V$ , $\pm 5 V$ and $\pm 7.5 V$ supplies respectively. For single supply operation, the ground pin should be preferably biased at half supply (see Typical Applications). #### V<sub>OS</sub> Adjust Pin (Pin 8, N Package) The $V_{OS}$ adjust pin can be used to trim any small amount of output DC offset voltage or to introduce a desired output DC level. The DC gain from the $V_{OS}$ adjust pin to the filter output pin equals two. Any DC voltage applied to this pin will reflect at the output pin of the filter multiplied by two. If the $V_{OS}$ adjust pin is not used, it should be shorted to the ground pin. The DC bias current flowing into the $V_{OS}$ adjust pin is typically 10pA. Pin 8 should always be connected to an AC ground; AC signals applied to this pin will degrade the filter response. #### Input Pin (Pin 1, N Package) Pin 1 is the filter input and it is connected to an internal switched-capacitor resistor. If the input pin is left floating, the filter output will saturate. The DC input impedance of pin 1 is very high; with $\pm 5 V$ supplies and 1MHz clock, the DC input impedance is typically $1 G \Omega$ . A resistor, $R_{IN}$ , in series, with the input pin will not alter the value of the ### PIN FUNCTIONS filter's DC output offset (Figure 1). $R_{\text{IN}}$ should, however, be limited to a maximum value (Table 1), otherwise the filter's passband flatness will be affected. Refer to the Applications Information section for more details. Table 1. R<sub>IN(MAX)</sub> vs Clock and Power Supply | | | R <sub>IN(MAX)</sub> | | | | |---------------------------|------------------|----------------------|-------------------|--|--| | | $V_S = \pm 7.5V$ | $V_S = \pm 5V$ | $V_S = \pm 2.5 V$ | | | | f <sub>CLK</sub> = 4MHz | 2.2k | _ | - | | | | f <sub>CLK</sub> = 3MHz | 3.4k | 2.9k | - | | | | f <sub>CLK</sub> = 2MHz | 5.5k | 5k | 2.7k | | | | $f_{CLK} = 1MHz$ | 11k | 11k | 9.2k | | | | $f_{CLK} = 500kHz$ | 24k | 23k | 21k | | | | f <sub>CLK</sub> = 100kHz | 120k | 120k | 110k | | | #### Output Pin (Pin 7, N Package) Pin 7 is the filter output. This pin can typically source over 20mA and sink 2mA. Pin 7 should not drive long coax cables, otherwise the filter's total harmonic distortion will degrade. ### Clock Input Pin (Pin 5, N Package) An external clock when applied to pin 5 tunes the filter cutoff frequency. The clock-to-cutoff frequency ratio is 100:1. The high ( $V_{HIGH}$ ) and low ( $V_{LOW}$ ) clock logic threshold levels are illustrated in Table 2. Square wave clocks with duty cycles between 30% and 50% are strongly recommended. Sinewave clocks are not recommended. Table 2. Clock Pin Threshold Levels | POWER SUPPLY | V <sub>HIGH</sub> | V <sub>LOW</sub> | |---------------------------|-------------------|------------------| | $V_S = \pm 2.5V$ | 1.5V | 0.5V | | $V_S = \pm 5V$ | 3V | 1V | | $V_S = \pm 7.5V$ | 4.5V | 1.5V | | $\overline{V_S = \pm 8V}$ | 4.8V | 1.6V | | $\overline{V_S = 5V, 0V}$ | 4V | 3V | | $V_S = 12, 0V$ | 9.6V | 7.2V | | V <sub>S</sub> =15V, 0V | 12V | 9V | #### Clock Output Pin (Pin 4, N Package) Any external clock applied to the clock input pin appears at the clock output pin. The duty cycle of the clock output equals the duty cycle of the external clock applied to the clock input pin. The clock output pin swings to the power supply rails. When the LTC1063 is used in a self-clocking mode, the clock of the internal oscillator appears at the clock output pin with a 30% duty cycle. The clock output pin can be used to drive other LTC1063s or other ICs. The maximum capacitance, $C_{L(MAX)}$ , the clock output pin can drive is illustrated in Figure 3. Figure 3. Maximum Load Capacitance at the Clock Output Pin ### **TEST CIRCUIT** Figure 2. Test Circuit for THD #### **Self-Clocking Operation** The LTC1063 features an internal oscillator which can be tuned via an external RC. The LTC1063's internal oscillator is primarily intended for generation of clock frequencies below 500kHz. The first curve of the Typical Performance Characteristics section shows how to quickly choose the value of the RC for a given frequency. More precisely, the frequency of the internal oscillator is equal to: $$f_{CLK} = K/RC$$ For clock frequencies ( $f_{CLK}$ ) below 100kHz, K equals 1.07. Figure 4b shows the variation of the parameter K versus clock frequency and power supply. First choose the desired clock frequency, ( $f_{CLK} < 500$ kHz), then through Figure 4b pick the right value of K, set C = 200pF and solve for R. Example 1: $f_{CUTOFF}$ = 2kHz, $f_{CLK}$ = 200kHz, $V_S$ = $\pm 5V$ , $T_\Delta$ = 25°C, K = 1.0, C = 200pF then, $R = (1.0)/(200kHz \times 204pF) = 24.5k$ . Figure 4a. Figure 4b. f<sub>CLK</sub> vs K Note a 4pF parasitic capacitance is assumed in parallel with the external 200pF timing capacitor. Figure 5 shows the clock frequency variation from $-40^{\circ}$ C to $85^{\circ}$ C. The 200kHz clock of Example 1 will change by -1.75% at $85^{\circ}$ C. Figure 5. f<sub>CLK</sub> vs Temperature For a very limited temperature range, the internal oscillator of the LTC1063 can be used to generate clock frequencies above 500kHz (Figures 6 and 7). The data of Figure 6 is derived from several devices. For a given external (RC) value, the observed device-to-device clock frequency variation was $\pm 1\%$ ( $V_S = \pm 5V$ ), and $\pm 1.25\%$ for $V_S = \pm 2.5V$ . Example 2: $f_{CUTOFF} = 20kHz$ , $f_{CLK} = 2MHz$ , $V_S = \pm 7.5V$ , $T_A = 25^{\circ}C$ , C = 10pF from Figure 6, K = 0.575, and, $R = (0.575)/(2MHz \times 14pF) = 20.5k$ . Figure 6. f<sub>CLK</sub> vs K Figure 7. fclk vs K A 4pF parasitic capacitance is assumed in parallel with the external 10pF capacitor. A $\pm 1\%$ clock frequency variation from device to device can be expected. The 2MHz clock frequency designed above will typically drift to 1.74MHz at 70°C (Figure 7). The internal clock of the LTC1063 can be overridden by an external clock provided that the external clock source can drive the timing capacitor, C, which is connected from the clock input pin to ground. #### **Output Offset** The DC output offset of the LTC1063 is trimmed to typically less than $\pm 1 mV$ . The trimming is done at $V_S=\pm 5 V$ . To obtain optimum DC offset performance, appropriate PC layout techniques should be used and the filter IC should be soldered to the PC board. A socket will degrade the output DC offset by typically 1 mV. The output DC offset is sensitive to the coupling of the clock output pin 4 (N package) to the negative power supply pin 3 (N package). The negative supply pin should be well decoupled. When the surface mount package is used, all the unused pins should be grounded. When the power supplies are fixed, the output DC offset should not change by more than $\pm 100\mu V$ over 10Hz to 1MHz clock frequency variation. When the filter clock frequency is fixed, the output DC offset will typically change by -4mV (2mV) when the power supply varies from $\pm 5V$ to $\pm 7.5V$ ( $\pm 2.5V$ ). See Typical Performance Characteristics. #### **Common-Mode Rejection Ratio** The common-mode rejection ratio is defined as the change of the output DC offset with respect to the DC change of the input voltage applied to the filter. CMRR = $20\log (\Delta V_{OS OUT}/\Delta V_{IN})(dB)$ Table 3 illustrates the common-mode rejection for three power supplies and three temperatures. The common-mode rejection improves if the output offset is adjusted to approximately OV. The output offset can be adjusted via pin 8 (N package) (see Typical Applications). Table 3. CMRR Data, f<sub>CLK</sub> = 100kHz | POWER SUPPLY | ΔV <sub>IN</sub> | -40°C | 25°C | 85°C | 25°C<br>(V <sub>OS</sub> Nulled) | |--------------|------------------|-------|------|------|----------------------------------| | ±2.5V | ±1.8V | 76dB | 78dB | 76dB | 85dB | | ±5V | ±4V | 74dB | 79dB | 75dB | 82dB | | ±7.5V | ±6V | 70dB | 72dB | 74dB | 76dB | The above data is valid for clock frequencies up to 800kHz, 900kHz, 1MHz, for $V_S = \pm 2.5V, \pm 5V, \pm 7.5V$ respectively. #### **Clock Feedthrough** Clock feedthrough is defined as the RMS value of the clock frequency and its harmonics which are present at the filter's output pin. The clock feedthrough is tested with the filter input grounded and it depends on the quality of the PC board layout and power supply decoupling. Any parasitic switching transients, during the rise and fall of the incoming clock, are not part of the clock feedthrough specifications; their amplitude strongly depends on scope probing techniques as well as ground quality and power supply bypassing. For a power supply $V_S = \pm 5V$ , the clock feedthrough of the LTC1063 is $50\mu V_{RMS}$ ; for $V_S = \pm 7.5V$ , the clock feedthrough approaches 75µV<sub>RMS</sub>. Figure 8 shows a typical scope photo of the LTC1063 output pin when the input pin is grounded. The filter cutoff frequency was 1kHz, while scope bandwidth was chosen to be 1MHz such as switching transients above the 100kHz clock frequency will show. #### Wideband Noise The wideband noise of the filter is the RMS value of the device's output noise spectral density. The wideband noise data is used to determine the operating signal-to- noise ratio at a given distortion level. The wideband noise $(\mu V_{RMS})$ is nearly independent of the value of the clock frequency and excludes the clock feedthrough. The LTC1063's typical wideband noise is $95\mu V_{RMS}$ . Figure 9 shows the same scope photo as Figure 8 but with a more sensitive vertical scale: The clock feedthrough is imbedded in the filter's wideband noise. The peak-to-peak wideband noise of the filter can be clearly seen; it is approximately $500\mu V_{P-P}$ . Note that $500\mu V_{P-P}$ equals the $95\mu V_{RMS}$ wideband noise of the part, multiplied by a crest factor or 5.25. Figure 8. LTC1063 Output Clock Feedthrough + Noise Figure 9. LTC1063 Output Clock Feedthrough + Noise #### **Aliasing** Aliasing is an inherent phenomenon of sampled data filters and it primarily occurs when the frequency of an input signal approaches the sampling frequency. For the LTC1063, an input signal whose frequency is in the range of $f_{CLK} \pm 6\%$ will generate an alias signal into the filter's passband and stopband. Table 4 shows details. Example: LTC1063, $$f_{CLK} = 20kHz$$ , $f_{C} = 200kHz$ , $f_{IN} = (19.6kHz, 100mV_{RMS})$ $f_{ALIAS} = (400Hz, 3.16mV_{RMS})$ An input RC can be used to attenuate incoming signals close to the filter clock frequency (Figure 10). A Butterworth passband response will be maintained if the value of the input resistor follows Table 1. **Table 4. Aliasing Data** | OUTPUT FREQUENCY | OUTPUT AMPLITUDE<br>REFERENCED TO<br>INPUT SIGNAL | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.0005 f <sub>CLK</sub> | 0 dB | | 0.005 f <sub>CLK</sub> | 0 dB | | 0.01 f <sub>CLK</sub> | -3 dB | | 0.0125 f <sub>CLK</sub> | -10.2 dB | | 0.015 f <sub>CLK</sub> | -17.7 dB | | 0.0175 f <sub>CLK</sub> | -24.3 dB | | 0.02 f <sub>CLK</sub> | -30 dB | | 0.025 f <sub>CLK</sub> | -40 dB | | 0.03 f <sub>CLK</sub> | -48 dB | | 0.035 f <sub>CLK</sub> | -54.5 dB | | 0.04 f <sub>CLK</sub> | -60.4 dB | | 0.045 f <sub>CLK</sub> | -65.5 dB | | 0.05 f <sub>CLK</sub> | -70.16 dB | | 0.06 f <sub>CLK</sub> | −78.25 dB | | 0.07 f <sub>CLK</sub> | -85.3 dB | | 0.1 f <sub>CLK</sub> | -100.3 dB | | | 0.0005 f <sub>CLK</sub> 0.005 f <sub>CLK</sub> 0.01 f <sub>CLK</sub> 0.0125 f <sub>CLK</sub> 0.015 f <sub>CLK</sub> 0.0175 f <sub>CLK</sub> 0.02 f <sub>CLK</sub> 0.025 f <sub>CLK</sub> 0.03 f <sub>CLK</sub> 0.04 f <sub>CLK</sub> 0.045 f <sub>CLK</sub> 0.05 f <sub>CLK</sub> 0.075 f <sub>CLK</sub> | Figure 10. Adding an Input Anti-Aliasing RC ### **Group Delay** The group delay of the LTC1063 closely approximates the delay of an ideal 5-pole Butterworth lowpass filter (Figure 11, Curve A). To linearize the group delay of the LTC1063 (Figure 11, Curve B), use an input resistor about six times higher than the maximum value of $R_{\text{IN}}$ , shown in Table 1. The passband response of the group delay corrected filter approximates a 5-pole Bessel response while its transition band rolls off like a Butterworth. Figure 11. Group Delay ### TYPICAL APPLICATIONS #### Single 5V Supply Operation ( $f_C = 3.4kHz$ ) ### Cascading Two LTC1063s for Steeper Roll-Off \* IF THE INPUT VOLTAGE CAN EXCEED V<sup>+</sup>, CONNECT A SIGNAL DIODE BETWEEN PIN 1 AND V<sup>+</sup>. 1063 TA04 #### **Sharing Clock for Multichannel Applications** \* IF THE INPUT VOLTAGE CAN EXCEED V<sup>+</sup>, CONNECT A SIGNAL DIODE BETWEEN PIN 1 AND V<sup>+</sup>. 1068 TAG ### TYPICAL APPLICATIONS #### Low Noise DC Accurate Clock-Tunable Notch # PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. NOTE: LEAD DIMENSIONS APPLY TO SOLDER DIP OR TIN PLATE LEADS. #### N8 Package, 8-Lead Plastic DIP S Package, 16-Lead SOL NOTE. THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS. THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS.