## INTEGRATED CIRCUITS # DATA SHEET # TDA8376; TDA8376A I<sup>2</sup>C-bus controlled PAL/NTSC TV processors Objective specification File under Integrated Circuits, IC02 1996 Jan 26 # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## **CONTENTS** | 1 | FEATURES | |----------------|-------------------------------------------------------| | 2 | GENERAL DESCRIPTION | | 3 | QUICK REFERENCE DATA | | 4 | ORDERING INFORMATION | | 5 | BLOCK DIAGRAM | | 6 | PINNING | | 7 | FUNCTIONAL DESCRIPTION | | 7.1 | Video switches | | 7.2 | Integrated video filters, peaking and black stretcher | | 7.3 | Synchronization circuit | | 7.4 | Colour decoder | | 7.5 | RGB output circuit and black-current stabilization | | 8 | I <sup>2</sup> C-BUS SPECIFICATION | | 8.1 | Start-up procedure | | 8.2 | Inputs | | 8.2.1 | Input control bits | | 8.2.2 | Output control bits | | 9 | LIMITING VALUES | | 10 | THERMAL CHARACTERISTICS | | 11 | QUALITY SPECIFICATION | | 11.1 | Latch-up | | 12 | CHARACTERISTICS | | 13 | TEST AND APPLICATION INFORMATION | | 13.1 | East-West output stage | | 13.2 | Adjustment of geometry control parameters | | 14 | PACKAGE OUTLINES | | 15 | SOLDERING | | 15.1 | Introduction | | 15.2 | SDIP | | 15.2.1 | Soldering by dipping or by wave | | 15.2.2 | Repairing soldered joints | | 15.3<br>15.3.1 | QFP Reflow soldering | | 15.3.1 | Wave soldering | | 15.3.3 | Repairing soldered joints | | 16 | DEFINITIONS | | 17 | LIFE SUPPORT APPLICATIONS | | 18 | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS | | - | | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A #### 1 FEATURES - Source selection with 2 CVBS inputs and a Y/C (or extra CVBS) input - Output signals of the video switch circuit for the teletext decoder and a Picture-In-Picture (PIP) processor - Video identification circuit which is independent of the synchronization for stable On Screen Display (OSD) under 'no-signal' conditions - Integrated chrominance trap with pre-shoot compensation and bandpass filters (automatically calibrated) - Integrated luminance delay line - Asymmetrical peaking in the luminance channel with a (defeatable) noise coring function - · Black stretcher circuit in the luminance channel - PAL/NTSC colour decoder with automatic search system - Easy interfacing with the TDA8395 (SECAM decoder) for multistandard applications - RGB control circuit with black-current stabilization and white point adjustment; to obtain a good grey scale tracking the black-current ratio of the 3 guns depends on the white point adjustment - · Two linear RGB inputs and fast blanking - Horizontal synchronization with two control loops and alignment-free horizontal oscillator - · Vertical count-down circuit - Geometry correction by modulation of the vertical and E-W drive - Vertical and horizontal zoom possibility for 16: 9 applications (TDA8376A only) - I<sup>2</sup>C-bus control of various functions - Low dissipation (700 mW) - Small amount of peripheral components compared with competition ICs - Y, U and V inputs and outputs. #### 2 GENERAL DESCRIPTION The TDA8376 and TDA8376A are alignment-free I²C-bus controlled video processors which contain a PAL/NTSC colour decoder, luminance processor, sync processor, RGB-control and deflection processor. The circuits have been designed for use with the baseband chrominance delay line TDA4665 and for DC-coupled vertical and East-West (E-W) output stages. Both ICs are pin compatible. The TDA8376A has a flexible horizontal and vertical zoom possibility for 16: 9 applications. The supply voltage for the ICs is 8 V. The ICs are available in an SDIP package with 52 pins and in a QFP package with 64 pins (see Chapter 4). The pin numbers indicated in this document are referenced to the SDIP52; SOT247-1 package; unless otherwise indicated. # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 3 QUICK REFERENCE DATA | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |----------------------------|------------------------------------------------------------------------|----------|------|------|------| | Supply | | • | • | • | | | V <sub>P</sub> | supply voltage | _ | 8.0 | _ | V | | I <sub>P</sub> | supply current | 1- | 75 | _ | mA | | Input voltage | s | • | | | | | V <sub>9,13(p-p)</sub> | CVBS input voltage (peak-to-peak value) | <u> </u> | 1.0 | _ | V | | V <sub>27(p-p)</sub> | S-VHS luminance input voltage (peak-to-peak value) | _ | 1.0 | _ | V | | V <sub>6(p-p)</sub> | S-VHS chrominance input voltage (burst amplitude) (peak-to-peak value) | _ | 0.3 | _ | V | | V <sub>i(p-p)</sub> | RGB input voltage (peak-to-peak value) | - | 0.7 | _ | V | | Output voltag | ges | • | | • | | | V <sub>38(p-p)</sub> | TXT output voltage (peak-to-peak value) | <u> </u> | 1.0 | _ | V | | V <sub>11(p-p)</sub> | PIP output voltage (peak-to-peak value) | _ | 1.0 | _ | V | | V <sub>30(p-p)</sub> | -(R-Y) output voltage (peak-to-peak value) | - | 525 | _ | mV | | V <sub>29(p-p)</sub> | -(B-Y) output voltage (peak-to-peak value) | _ | 675 | _ | mV | | V <sub>19,20,21(p-p)</sub> | RGB output signal voltage amplitudes (peak-to-peak value) | Ī- | 2.0 | _ | V | | Output curre | nts | | | | | | I <sub>40</sub> | horizontal output current | 10 | _ | _ | mA | | I <sub>47,48</sub> | vertical output current | 1 | _ | _ | mA | | I <sub>46</sub> | E-W drive output current | 0.5 | _ | _ | mA | ## 4 ORDERING INFORMATION | TYPE | PACKAGE | | | | | |-----------|---------|----------------------------------------------------------------------------------------------|----------|--|--| | NUMBER | NAME | DESCRIPTION | VERSION | | | | TDA8376 | SDIP52 | plastic shrink dual in-line package; 52 leads (600 mil) | SOT247-1 | | | | TDA8376AH | QFP64 | plastic quad flat package; 64 leads (lead length 1.95 mm); body $14 \times 20 \times 2.8$ mm | SOT319-2 | | | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 6 PINNING | PIN | | IN | DECODIFICAL | |---------------------|--------|-------|-----------------------------------------------| | SYMBOL | SDIP52 | QFP64 | DESCRIPTION | | DEC <sub>DIG</sub> | 1 | 11 | decoupling digital supply | | C <sub>BLK</sub> | 2 | 12 | black peak hold capacitor | | SCL | 3 | 13 | I <sup>2</sup> C-bus serial clock input | | SDA | 4 | 14 | I <sup>2</sup> C-bus serial data input/output | | DEC <sub>BG</sub> | 5 | 16 | band gap decoupling | | CHROMA | 6 | 17 | chrominance input (S-VHS) | | CVBS/Y | 7 | 18 | external CVBS/Y input | | V <sub>P1</sub> | 8 | 20 | main supply voltage (+8 V) | | CVBS <sub>INT</sub> | 9 | 22 | internal CVBS input | | GND1 | 10 | 23 | ground 1 | | PIPO | 11 | 25 | picture-in-picture output | | DEC <sub>FT</sub> | 12 | 26 | decoupling filter tuning | | CVBS <sub>EXT</sub> | 13 | 27 | external CVBS input | | RGBIN2 | 14 | 28 | RGB insertion input 2 | | RI2 | 15 | 29 | red input 2 | | GI2 | 16 | 30 | green input 2 | | BI2 | 17 | 31 | blue input 2 | | BLKIN | 18 | 32 | black-current input | | во | 19 | 34 | blue output | | GO | 20 | 35 | green output | | RO | 21 | 36 | red output | | BCLIN | 22 | 37 | beam current limiter input | | RI1 | 23 | 38 | red input 1 | | GI1 | 24 | 39 | green input 1 | | BI1 | 25 | 40 | blue input 1 | | RGBIN1 | 26 | 41 | RGB insertion input 1 | | LUMIN | 27 | 42 | luminance input | | LUMOUT | 28 | 43 | luminance output | | BYO | 29 | 44 | –(B–Y) signal output | | RYO | 30 | 45 | -(R-Y) signal output | | BYI | 31 | 46 | –(B–Y) signal input | | RYI | 32 | 47 | -(R-Y) signal input | | XTAL1 | 33 | 49 | 3.58 MHz crystal connection | | XTAL2 | 34 | 51 | 4.43/3.58 MHz crystal connection | | DET | 35 | 53 | loop filter phase detector | | SEC <sub>ref</sub> | 36 | 54 | SECAM reference output | | V <sub>P2</sub> | 37 | 55 | horizontal oscillator supply voltage (+8 V) | | CVBS/TXT | 38 | 56 | CVBS/TXT output | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | 0)/440.01 | PIN | | DECORPORTION | |--------------------|--------|-------|----------------------------------| | SYMBOL | SDIP52 | QFP64 | DESCRIPTION | | SCO | 39 | 57 | sandcastle output | | HOUT | 40 | 58 | horizontal output | | FBI | 41 | 59 | flyback input | | GND2 | 42 | 24 | ground 2 | | PH2LF | 43 | 62 | phase-2 filter | | PH1LF | 44 | 63 | phase-1 filter | | GND3 | 45 | 60 | ground 3 | | EWD | 46 | 1 | east-west drive output | | VDR <sub>(p)</sub> | 47 | 3 | vertical drive 1 positive output | | VDR <sub>(n)</sub> | 48 | 4 | vertical drive 2 negative output | | EHTO | 49 | 5 | EHT/overvoltage protection input | | VSC | 50 | 7 | vertical sawtooth capacitor | | I <sub>ref</sub> | 51 | 8 | reference current input | | n.c. | 52 | 2 | not connected | | n.c. | _ | 6 | not connected | | n.c. | _ | 9 | not connected | | n.c. | _ | 10 | not connected | | n.c. | _ | 15 | not connected | | n.c. | _ | 19 | not connected | | n.c. | _ | 33 | not connected | | n.c. | _ | 48 | not connected | | n.c. | _ | 50 | not connected | | n.c. | _ | 52 | not connected | | V <sub>P3</sub> | _ | 21 | supply voltage 3 (+8 V) | | GND4 | _ | 61 | ground 4 | | GND5 | _ | 64 | ground 5 | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A #### 7 FUNCTIONAL DESCRIPTION #### 7.1 Video switches The circuit has two CVBS inputs and a Super-Video Home System (S-VHS) input. The input can be chosen by the I<sup>2</sup>C-bus. The input selector also has a position in which CVBS<sub>EXT</sub> is processed, unless there is a signal on the S-VHS input. When the input selector is in this position it switches to the S-VHS input if the S-VHS detector detects sync pulses on the S-VHS luminance input. The S-VHS detector output can be read by the I<sup>2</sup>C-bus. When the S-VHS option is not used the luminance input can be used as a second input for external CVBS signals. The choice is made via the CVS bit (see Table 1). The video switch circuit has two outputs which can be programmed in a different way. The input signal for the decoder is also available on the TXT output. Therefore this signal can be used to drive the teletext decoder and the SECAM add-on decoder. The signal on the PIP output can be chosen independent of the TXT output. If S-VHS is selected for one of the outputs the luminance and chrominance signals are added so that a CVBS signal is obtained again. The circuit contains a video identification circuit which checks whether a video signal is available at the selected video input. This circuit is independent of the synchronization circuit. The information of this identification circuit can also be used to switch the phase-1 $(\phi_1)$ loop to a low gain when no signal is received so that a stable OSD display is obtained. The video identification circuit can be switched on and off via the $l^2C\text{-bus}.$ # 7.2 Integrated video filters, peaking and black stretcher The circuit contains a chrominance bandpass and trap circuit. The chrominance trap filter in the luminance path is designed for a symmetrical step response behaviour. The filters are realized by gyrator circuits and they are automatically tuned by comparing the tuning frequency with the crystal frequency of the decoder. The luminance delay line and the delay for the peaking circuit are also realized by gyrator circuits. During SECAM reception the centre frequency of the chrominance trap is set to a value of approximately 4.2 MHz to obtain a better suppression of the SECAM carrier frequencies. The peaking function is achieved by two luminance delay cells each with a delay of 165 ns. The resulting peaking frequency is 3 MHz. The peaking is asymmetrical so that the overshoots in the direction of 'black' are approximately two times higher than those in the direction of 'white'. This provides a better picture impression than a symmetrical peaking. The circuit contains a coring circuit to prevent the noise content of the video signal being amplified by the peaking circuit. This coring circuit can be switched-off when required. It is possible to connect a Colour Transient Improvement (CTI) or Picture Signal Improvement (PSI) IC to the TDA8376. The luminance signal which has passed the filter and delay line circuit is available externally. The output signal of the transient improvement circuit must be applied to the luminance input circuit. When the CTI function is not required the two pins must be AC-coupled. The luminance signal below 50 IRE can be stretched in accordance with the difference between the peak black level and the blanking level of the back-porch of the video signal. The black level stretcher can be switched-off by connecting pin 2 to the positive supply line. ## 7.3 Synchronization circuit The sync separator is preceded by a controlled amplifier which adjusts the sync pulse amplitude to a fixed level. These pulses are fed to the slicing stage which is operating at 50% of the amplitude. The separated sync pulses are fed to the first phase detector and to the coincidence detector. This coincidence detector is only used to detect whether the line oscillator is synchronized and not for transmitter identification. The first Phase-Locked Loop (PLL) has a very high-statical steepness so that the phase of the picture is independent of the line frequency. To prevent the horizontal synchronization being disturbed by anti-copy signals such as Macrovision the phase detector is gated during the vertical retrace period so that pulses during scan have no effect on the output voltage. The position of this pulse is asymmetrical and the width is approximately 22 $\mu s$ . The horizontal output signal is generated by an oscillator which operates at twice the line frequency. Its frequency is divided-by-two to lock the first control loop to the incoming signal. The time-constant of the loop can be forced by the I<sup>2</sup>C-bus (fast or slow). If required the IC can select the time-constant depending on the noise content of the incoming video signal. The free-running frequency of the oscillator is determined by a digital control circuit which is locked to the reference signal of the colour decoder. When the IC is switched on the horizontal output signal is suppressed and the oscillator is calibrated as soon as all subaddress bytes have been sent. When the frequency of the oscillator is correct the horizontal drive signal is switched on. ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A To obtain a smooth switching-on and switching-off behaviour of the horizontal output stage the horizontal output frequency is doubled during switch-on and switch-off (slow start/stop). During that time the duty factor of the output pulse has such a value that maximum safety is obtained for the output stage To protect the horizontal output transistor the horizontal drive is switched off when a power-on reset is detected. The drive signal is switched on again when the normal switch-on procedure is followed, i.e. all sub-address bytes must be sent and, after calibration, the horizontal drive signal will be released again via the slow start procedure. When the coincidence detector indicates an out-of-lock situation the calibration procedure is repeated. The circuit has a second control loop to generate the drive pulses for the horizontal driver stage. To prevent the horizontal output transistor being switched on during flyback the horizontal drive output is gated with the flyback pulse. The vertical sawtooth generator drives the vertical output and E-W correction drive circuits. The geometry processing circuits provide control of horizontal shift, E-W width, E-W parabola/width ratio, E-W corner/parabola ratio, trapezium correction, vertical shift, vertical slope, vertical amplitude, and the S-correction. All these controls can be set via the I<sup>2</sup>C-bus. The geometry processor has a differential current output for the vertical drive signal and a single-ended output for the E-W drive. Both the vertical drive and the E-W drive outputs can be modulated for EHT compensation. The EHT compensation pin is also used for overvoltage protection. The TDA8376A geometry processor also offers the possibility for a flexible vertical and horizontal zoom mode for 16: 9 applications. Because of this feature an additional control can be added on the remote control so that the viewer can adjust the picture. In addition the de-interlace of the vertical output can be set via the $I^2$ C-bus. To avoid damage of the picture tube when the vertical deflection fails, the guard output current of the TDA8350 can be supplied to the sandcastle output. When a failure is detected the RGB-outputs are blanked and a bit is set (NDF) in the status byte of the I<sup>2</sup>C-bus. When no vertical deflection output stage is connected this guard circuit will also blank the output signals. This can be overruled by the EVG bit of subaddress 0A (see Table 1). #### 7.4 Colour decoder The colour decoder contains an alignment-free crystal oscillator, a killer circuit and the colour difference demodulators. The 90° phase shift for the reference signal is made internally. The demodulation angle and gain ratio for the colour difference signals for PAL and NTSC are adapted to the standard. The colour decoder is very flexible. Together with the SECAM decoder TDA8395 an automatic multistandard decoder can be designed. In the automatic mode the SECAM identification is accepted only when the vertical frequency is 50 Hz. In the forced mode the system can also identify signals with a vertical frequency of 60 Hz. Which standard the IC can decode depends on the external crystals. If a 4.4 MHz and a 3.5 MHz crystal are used PAL 4.4, NTSC 4.4, NTSC 3.5 and PAL 3.5 can be decoded. If two 3.5 MHz crystals are used PAL N and M can be decoded. If one crystal is connected only PAL/NTSC 4.4 or PAL/NTSC 3.5 can be decoded. The crystal frequency of the decoder is used to tune the line oscillator. Therefore the value of the crystal frequency must be given to the IC via the I<sup>2</sup>C-bus. For a reliable calibration of the horizontal oscillator it is very important that the crystal indication bits (XA and XB) are not corrupted (see Table 6). For this reason the crystal bits (SXA and SXB) can be read in the output bytes so that the software can check the I<sup>2</sup>C-bus transmissions (see Table 38). # 7.5 RGB output circuit and black-current stabilization The colour-difference signals are matrixed with the luminance signal to obtain the RGB-signals. For the RGB-inputs linear amplifiers have been chosen so that the circuit is suited for signals coming from the SCART connector. The RGB2 inputs (pins 14 to 17) have priority over the RGB1 inputs (pins 23 to 26). Both fast blanking inputs can be blocked by I<sup>2</sup>C-bus controls. The contrast and brightness controls operate on internal and external signals. 1996 Jan 26 ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A The output signal has an amplitude of approximately 2 V black-to-white at nominal input signals and nominal settings of the controls. The black current stabilization is realized by feedback from the video output amplifiers to the RGB control circuit. The 'black current' of the 3 guns of the picture tube is internally measured and stabilized. The black level control is active during 4 lines at the end of the vertical blanking. During the first line the leakage current is measured and the following 3 lines the 3 guns are adjusted to the required level. The maximum acceptable leakage current is $\pm 100~\mu\text{A}$ . The nominal value of the 'black current' is $10~\mu A$ . The ratio of the currents for the various guns automatically tracks with the white point adjustment so that the background colour is the same as the adjusted white point. The input impedance of the 'black-current' measuring pin is 15 k $\Omega$ . Therefore the beam current during scan will cause the input voltage to exceed the supply voltage. The internal protection will start conducting so that the excessive current is bypassed. When the TV receiver is switched on the black current stabilization circuit is not active, the RGB outputs are blanked and beam current limiting input pin is short-circuited. Only during the measuring lines will the outputs supply a voltage of 5 V to the video output stage so that it can be detected if the picture tube is warming up. These pulses are switched on after a waiting time of approximately 0.5 s. This ensures that the vertical deflection is activated so that the measuring pulses are not visible on the screen. As soon as the current supplied to the measuring input exceeds a value of 190 $\mu$ A the stabilization circuit is activated. After a waiting time of approximately 0.8 s the blanking and the beam current limiting input pin are released. The remaining switch-on behaviour of the picture is determined by the external time constant of the beam current limiting network. #### 8 I<sup>2</sup>C-BUS SPECIFICATION Valid subaddresses: 00 to 13 (TDA8376) or 00 to 16 (TDA8376A); subaddress FE is reserved for test purposes. Auto-increment mode is available for subaddresses. ## 8.1 Start-up procedure Read the status bytes until POR = 0 and send all subaddress bytes. The horizontal output signal is switched on when the oscillator is calibrated. Each time before the data in the IC is refreshed, the status bytes must be read. If POR = 1, the procedure previously mentioned must be carried out to restart the IC. When this procedure is not followed the horizontal frequency may be incorrect after power-up or after a power dip. 1996 Jan 26 # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 8.2 Inputs Table 1 Input status bits | FUNCTION | SUBADDRESS | DATA BYTE | | | | | | | | |--------------------------|------------|--------------------|-------------------|-----|-----|-----|-----|-----|-----| | FUNCTION | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Source select | 00 | INA | INB | INC | IND | FOA | FOB | XA | XB | | Decoder mode | 01 | FORF | FORS | DL | STB | POC | CM2 | CM1 | CM0 | | Hue | 02 | 0 | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | Horizontal shift (HS) | 03 | 0 | 0 | A5 | A4 | A3 | A2 | A1 | A0 | | E-W width (E-W) | 04 | 0 | 0 | A5 | A4 | A3 | A2 | A1 | A0 | | E-W parabola/width (PW) | 05 | 0 | 0 | A5 | A4 | A3 | A2 | A1 | A0 | | E-W corner parabola (CP) | 06 | 0 | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | E-W trapezium (TC) | 07 | 0 | 0 | A5 | A4 | A3 | A2 | A1 | A0 | | Vertical slope (VS) | 08 | NCIN | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | Vertical amplitude (VA) | 09 | VID | LBM | A5 | A4 | А3 | A2 | A1 | A0 | | S-correction (SC) | 0A | HCO | EVG | A5 | A4 | A3 | A2 | A1 | A0 | | Vertical shift (VSH) | 0B | SBL | PRD | A5 | A4 | А3 | A2 | A1 | A0 | | White point R | 0C | EXP <sup>(1)</sup> | CL <sup>(1)</sup> | A5 | A4 | A3 | A2 | A1 | A0 | | White point G | 0D | 0 | CVS | A5 | A4 | А3 | A2 | A1 | A0 | | White point B | 0E | MAT | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | Peaking | 0F | YD3 | YD2 | YD1 | YD0 | А3 | A2 | A1 | A0 | | Brightness | 10 | RBL | COR | A5 | A4 | А3 | A2 | A1 | A0 | | Saturation | 11 | IE1 | IE2 | A5 | A4 | А3 | A2 | A1 | A0 | | Contrast | 12 | 0 | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | Spare | 13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Spare | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Spare | 15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Vertical zoom (VX, 76A) | 16 | 0 | 0 | A5 | A4 | A3 | A2 | A1 | A0 | ## Note Table 2 Output status bits | FUNCTION | SUBADDRESS | DATA BYTE | | | | | | | | |---------------------|------------|------------------|-----|-----|-----|-----|------------------|-----|-----| | FONCTION | (HEX) | D7 D6 D5 D4 D3 D | | | | D2 | D1 | D0 | | | Output status bytes | 00 | POR | FSI | STS | SL | XPR | CD2 | CD1 | CD0 | | | 01 | NDF | IN1 | IN2 | IFI | AFA | X <sup>(1)</sup> | SXA | SXB | ## Note 1. X = don't care. <sup>1.</sup> The bits EXP and CL in subaddress 0C are only valid for the TDA8376. For the TDA8376A these two bits must be set to logic 0. # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 8.2.1 INPUT CONTROL BITS Table 3 Source select 1 | INA | INB | DECODER AND TXT | |-----|-----|------------------------------| | 0 | 0 | CVBS <sub>INT</sub> | | 0 | 1 | CVBS <sub>EXT</sub> | | 1 | 0 | S-VHS | | 1 | 1 | S-VHS (CVBS <sub>EXT</sub> ) | Table 4 Source select 2 | INC | IND | PIP | |-----|-----|------------------------------| | 0 | 0 | CVBS <sub>INT</sub> | | 0 | 1 | CVBS <sub>EXT</sub> | | 1 | 0 | S-VHS | | 1 | 1 | S-VHS (CVBS <sub>EXT</sub> ) | **Table 5** Phase 1 ( $\phi_1$ ) time constant | FOA | FOB | MODE | |-----|------------------|--------| | 0 | 0 | normal | | 0 | 1 | slow | | 1 | X <sup>(1)</sup> | fast | ## Note 1. X = don't care. Table 6 Crystal indication XA and XB | XA | ХВ | CRYSTAL | |----|----|----------------------| | 0 | 0 | two 3.6 MHz | | 0 | 1 | one 3.6 MHz (pin 33) | | 1 | 0 | one 4.4 MHz (pin 34) | | 1 | 1 | 3.6 MHz (pin 33) and | | | | 4.4 MHz (pin 34) | Table 7 Forced field frequency | FORF | FORS | FIELD FREQUENCY | |------|------|--------------------------------------------| | 0 | 0 | auto (60 Hz when line not synchronized) | | 0 | 1 | 60 Hz; note 1 | | 1 | 0 | 50 Hz; note 1 | | 1 | 1 | auto<br>(50 Hz when line not synchronized) | ## Note When the forced mode is selected the divider will only switch to that position when the horizontal oscillator is not synchronized. Table 8 Interlace | DL | STATUS | | | |----|--------------|--|--| | 0 | interlace | | | | 1 | de-interlace | | | Table 9 Standby | STB | MODE | | |-----|---------|--| | 0 | standby | | | 1 | normal | | Table 10 Synchronization mode | POC | MODE | | | |-----|------------|--|--| | 0 | active | | | | 1 | not active | | | Table 11 Colour decoder mode | CM2 | CM1 | СМО | DECODER MODE | |-----|-----|-----|------------------------------| | 0 | 0 | 0 | not forced, own intelligence | | 0 | 0 | 1 | forced NTSC 3.6 MHz | | 0 | 1 | 0 | forced PAL 4.4 MHz | | 0 | 1 | 1 | forced SECAM | | 1 | 0 | 0 | forced NTSC 4.4 MHz | | 1 | 0 | 1 | forced PAL 3.6 MHz (pin 33) | | 1 | 1 | 0 | forced PAL 3.6 MHz (pin 34) | | 1 | 1 | 1 | no function | 1996 Jan 26 ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A Table 12 Vertical divider mode | NCIN | VERTICAL DIVIDER MODE | | |------|---------------------------|--| | 0 | normal operation | | | 1 | switched to search window | | Table 13 Video identification mode | VID | VIDEO IDENTIFICATION MODE | | |-----|-----------------------------------------|--| | 0 | φ <sub>1</sub> loop switched on and off | | | 1 | not active | | Table 14 Long blanking mode | LBM | BLANKING MODE | | |-----|-----------------------------------------|--| | 0 | adapted to standard (50 or 60 Hz) | | | 1 | fixed in accordance with 50 Hz standard | | Table 15 EHT tracking mode | нсо | TRACKING MODE | | |-----|----------------------------------|--| | 0 | EHT tracking only on vertical | | | 1 | EHT tracking on vertical and E-W | | Table 16 Enable vertical guard (RGB blanking) | EVG | VERTICAL GUARD MODE | | |-----|---------------------|--| | 0 | not active | | | 1 | active | | Table 17 Service blanking | SBL | SERVICE BLANKING MODE | |-----|-----------------------| | 0 | off | | 1 | on | Table 18 Overvoltage input mode | PRD | OVERVOLTAGE MODE | | |-----|------------------|--| | 0 | detection mode | | | 1 | protection mode | | Table 19 Vertical deflection mode (TDA8376 only) | EXP | CL | VERTICAL DEFLECTION MODE | |-----|----|--------------------------| | 0 | 0 | normal | | 0 | 1 | compress | | 1 | 0 | expand | | 1 | 1 | expand and lift | Table 20 Condition Y/C input | cvs | Y-INPUT MODE | |-----|-----------------------| | 0 | switched to Y/C mode | | 1 | switched to CVBS mode | Table 21 PAL/NTSC matrix | MAT | MATRIX | |-----|---------------------| | 0 | adapted to standard | | 1 | PAL | Table 22 Y-delay adjustment; note 1 | YD0 to YD3 | Y-DELAY | |------------|----------------| | YD3 | YD3 × 160 ns + | | YD2 | YD2 × 80 ns + | | YD1 | YD1 × 40 ns + | | YD0 | YD0 × 40 ns | ## Note For an equal delay of the luminance and chrominance signal the delay must be set at a value of 160 ns. This is only valid for a CVBS signal without group delay distortions. Table 23 RGB blanking | RBL | RGB BLANKING | |-----|--------------| | 0 | not active | | 1 | active | Table 24 Noise coring (peaking) | COR | NOISE CORING | |-----|--------------| | 0 | off | | 1 | on | Table 25 Enable fast blanking RGB1 | IE1 | FAST BLANKING | |-----|---------------| | 0 | not active | | 1 | active | Table 26 Enable fast blanking RGB2 | IE2 | FAST BLANKING | |-----|---------------| | 0 | not active | | 1 | active | 1996 Jan 26 # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 8.2.2 OUTPUT CONTROL BITS ## Table 27 Power-on reset | POR | MODE | |-----|------------| | 0 | normal | | 1 | power-down | ## Table 28 Field frequency indication | FSI | FREQUENCY | |-----|-----------| | 0 | 50 Hz | | 1 | 60 Hz | ## Table 29 S-VHS status | STS | S-VHS INPUT | |-----|-------------| | 0 | no signal | | 1 | signal | Table 30 Phase 1 $(\phi_1)$ lock indication | SL | INDICATION | |----|------------| | 0 | not locked | | 1 | locked | ## Table 31 X-ray protection | XPR | OVERVOLTAGE | |-----|-------------------------| | 0 | no overvoltage detected | | 1 | overvoltage detected | Table 32 Colour decoder mode | CD2 | CD1 | CD0 | STANDARD | |-----|-----|-----|-------------------------------| | 0 | 0 | 0 | no colour standard identified | | 0 | 0 | 1 | NTSC 3.6 MHz | | 0 | 1 | 0 | PAL 4.4 MHz | | 0 | 1 | 1 | SECAM | | 1 | 0 | 0 | NTSC 4.4 MHz | | 1 | 0 | 1 | PAL 3.6 MHz (pin 33) | | 1 | 1 | 0 | PAL 3.6 MHz (pin 34) | | 1 | 1 | 1 | spare | Table 33 Output vertical guard | NDF | VERTICAL OUTPUT STAGE | | | | |-----|-----------------------|--|--|--| | 0 | OK | | | | | 1 | failure | | | | Table 34 Indication RGB1 insertion | IN1 | RGB INSERTION | | | | |-----|-------------------|--|--|--| | 0 | no (pin 26 LOW) | | | | | 1 | yes (pin 26 HIGH) | | | | Table 35 Indication RGB2 insertion | IN2 | RGB INSERTION | | | | |-----|-------------------|--|--|--| | 0 | no (pin 14 LOW) | | | | | 1 | yes (pin 14 HIGH) | | | | Table 36 Output video identification | IFI | VIDEO SIGNAL | | | | |-----|----------------------------|--|--|--| | 0 | no video signal identified | | | | | 1 | video signal identified | | | | ## Table 37 IC version indication | AFA | IC | |-----|----------| | 0 | TDA8376 | | 1 | TDA8376A | Table 38 Crystal indication SXA and SXB | SXA | SXB | CRYSTAL | |-----|-----|-----------------| | 0 | 0 | two 3.6 MHz | | 0 | 1 | one 3.6 MHz | | 1 | 0 | one 4.4 MHz | | 1 | 1 | 3.6 and 4.4 MHz | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 9 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|--------------------------------|-------------------------|-------|-------|------| | V <sub>P</sub> | supply voltage | | _ | 9.0 | V | | T <sub>stg</sub> | storage temperature | | -25 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature | | 0 | 70 | °C | | T <sub>sol</sub> | soldering temperature | for 5 s | _ | 260 | °C | | Tj | operating junction temperature | | _ | 150 | °C | | V <sub>es</sub> | electrostatic handling | all pins; notes 1 and 2 | -2000 | +2000 | V | | | | all pins; notes 1 and 3 | -200 | +200 | V | #### **Notes** - 1. All pins are protected against ESD by means of internal clamping diodes. - 2. Human Body Model (HBM): $R = 1.5 \text{ k}\Omega$ ; C = 100 pF. - 3. Machine Model (MM): $R = 0 \Omega$ ; C = 200 pF. ## 10 THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | VALUE | UNIT | |---------------------|---------------------------------------------------------|-------|------| | R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | | | | | SDIP52 | 40 | K/W | | | QFP64 | 50 | K/W | ## 11 QUALITY SPECIFICATION In accordance with "SNW-FQ-611E". The number of the quality specification can be found in the "Quality Reference Handbook". The handbook can be ordered using the code 9398 510 63011. ## 11.1 Latch-up At $T_{amb} = 70$ °C all pins meet the following specification. - I<sub>trigger</sub> ≥ 100 mA or ≥1.5V<sub>DD(max)</sub> - $I_{trigger} \le -100 \text{ mA or } \le -0.5 V_{DD(max)}$ . # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 12 CHARACTERISTICS $V_P$ = 8 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|------------------------------------------------------------------------|---------------|------|------|------|------| | Supplies | | | • | • | • | • | | MAIN SUPPLY | (PIN 8) | | | | | | | V <sub>P1</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | I <sub>P1</sub> | supply current | | _ | 75 | - | mA | | P <sub>tot</sub> | total power dissipation | | _ | 650 | _ | W | | HORIZONTAL ( | OSCILLATOR SUPPLY (PIN 37) | | | | | | | V <sub>P2</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | I <sub>P2</sub> | supply current | | _ | 6 | _ | mA | | CVBS and S | -VHS input switch | | | | | | | INTERNAL AND | EXTERNAL CVBS INPUTS (PINS 9 AND 1 | 13) | | | | | | V <sub>9(p-p)</sub> | CVBS input voltage (peak-to-peak value) | note 1 | - | 1.0 | 1.4 | V | | I <sub>9</sub> | CVBS input current | | _ | 4 | _ | μΑ | | SS <sub>CVBS</sub> | suppression of non-selected CVBS input signal | notes 2 and 3 | 50 | _ | _ | dB | | S-VHS INPUT | (PINS 6 AND 7) | | | | | • | | V <sub>7(p-p)</sub> | luminance input voltage (peak-to-peak value) | | - | 1.0 | 1.4 | V | | I <sub>7(p-p)</sub> | luminance input current | | _ | 4 | _ | μΑ | | V <sub>6(p-p)</sub> | chrominance input voltage<br>(burst amplitude)<br>(peak-to-peak value) | note 4 | _ | 0.3 | 0.45 | V | | Zi | chrominance input impedance | | _ | 50 | _ | kΩ | | TXT AND PIP | OUTPUT SIGNALS (PINS 38 AND 11) | | • | | | • | | V <sub>o(p-p)</sub> | output signal voltage amplitude (peak-to-peak value) | | - | 1.0 | _ | V | | Z <sub>o</sub> | output impedance | | _ | _ | 250 | Ω | | V <sub>TS</sub> | top sync voltage level | | _ | tbf | _ | V | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|------| | RGB inputs | , colour difference inputs, luminance | inputs and outputs | • | • | • | • | | RGB INPUTS | (PINS 15 TO 17 AND 23 TO 25); note 5 | | | | | | | $V_{i(p-p)}$ | input signal voltage amplitude for an output signal of 2 V (black-to-white) at nominal controls (peak-to-peak value) | note 6 | _ | 0.7 | 0.8 | V | | $V_{i(p-p)}$ | input signal voltage amplitude<br>before clipping occurs<br>(peak-to-peak value) | note 2 | 1.0 | _ | _ | V | | $\Delta V_o$ | difference between black level of internal and external signals at the outputs | | _ | _ | 20 | mV | | l <sub>i</sub> | input currents | no clamping; note 7 | _ | 0.1 | _ | μΑ | | $\Delta t_{d}$ | delay difference for the three channels | note 2 | _ | 0 | 20 | ns | | FAST BLANKIN | NG (PINS 14 AND 26) | | | | | | | Vi | input voltage | no data insertion | _ | _ | 0.4 | V | | | | data insertion | 0.9 | _ | _ | V | | V <sub>14,26(max)</sub> | maximum input pulse | data insertion | _ | _ | 3.0 | V | | t <sub>d</sub> | delay time from RGB input to RGB output | data insertion; note 5 | _ | 100 | _ | ns | | $\Delta t_d$ | delay difference between data insertion to RGB output and RGB input to RGB output | data insertion; note 5 | - | 50 | - | ns | | I <sub>14,26</sub> | input current | | _ | - | 0.2 | mA | | SS <sub>int</sub> | suppression of internal RGB signals | notes 1 and 2; data insertion; f <sub>i</sub> = 0 to 5 MHz | 55 | _ | _ | dB | | SS <sub>ext</sub> | suppression of external RGB signals | notes 1 and 2; no data insertion; f <sub>i</sub> = 0 to 5 MHz | 55 | _ | _ | dB | | V <sub>14</sub> | input voltage to insert black level at<br>the RGB outputs to facilitate OSD<br>signals being applied to the outputs | | 4 | _ | _ | V | | COLOUR DIFF | ERENCE INPUT SIGNALS (PINS 31 AND 32) | | | | | | | V <sub>32(p-p)</sub> | input signal amplitude –(R–Y) (peak-to-peak value) | note 7 | _ | 1.05 | _ | V | | V <sub>31(p-p)</sub> | input signal amplitude –(B–Y) (peak-to-peak value) | note 7 | _ | 1.35 | _ | V | | I <sub>31,32</sub> | input current for both inputs | note 7 | _ | 0.1 | 1.0 | μΑ | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|------------------------------------------------------|-------------------------------------------------|------|------------------|----------|------| | LUMINANCE I | NPUTS AND OUTPUTS (PINS 27 AND 28) | | ' | • | ' | ! | | V <sub>28(p-p)</sub> | output signal voltage amplitude (peak-to-peak value) | top sync to white | _ | 0.45 | 0.63 | V | | V <sub>TS</sub> | top sync voltage level | | _ | 2.5 | _ | V | | Z <sub>o</sub> | output impedance | | _ | 250 | _ | Ω | | V <sub>27(p-p)</sub> | input signal voltage amplitude (peak-to-peak value) | | _ | 0.45 | _ | V | | I <sub>clamp</sub> | clamping current during burst key pulse | | _ | 200 | _ | μА | | l <sub>i</sub> | input current | no clamping | _ | _ | 0.5 | μΑ | | Chrominan | ce filters | | | • | | | | CHROMINANO | CE TRAP CIRCUIT | | | | | | | f <sub>trap</sub> | trap frequency | | _ | f <sub>osc</sub> | _ | MHz | | | | during SECAM reception | _ | 4.2 | _ | MHz | | QF | trap quality factor | note 8 | _ | 2 | _ | | | SR | colour subcarrier rejection | | 20 | _ | _ | dB | | CHROMINANO | CE BAND-PASS CIRCUIT | | | • | | | | f <sub>c</sub> | centre frequency | | _ | f <sub>osc</sub> | _ | MHz | | QBP | band-pass quality factor | | _ | 3 | _ | | | Delay line, ¡ | peaking circuit and black stretcher | | | | • | • | | Y DELAY LINE | <u> </u> | | | | | | | t <sub>d</sub> | delay time | note 2 | _ | 480 | <u> </u> | ns | | t <sub>d1</sub> | tuning range delay time | 8 steps | -160 | _ | +160 | ns | | В | bandwidth of internal delay line | note 2 | 5 | _ | _ | MHz | | PEAKING CON | NTROL; note 9 | | ' | ! | | | | f <sub>c(p)</sub> | peaking centre frequency | | _ | 3 | _ | MHz | | t <sub>W</sub> | width of preshoot or overshoot | at 50% of pulse; note 2 | _ | 160 | _ | ns | | OS | overshoot | positive | _ | 20 | _ | % | | | | negative | _ | 36 | _ | % | | | peaking control curve | 16 steps | | see Fig.5 | 5 | | | G <sub>W</sub> | wave gain | negative half wave gain positive half wave gain | _ | 1.8 | _ | | | CORING STAC | GE | ! | | 1 | -1 | 1 | | S | coring range | | _ | 15 | _ | IRE | | BLACK LEVEL | STRETCHER (PIN 2); note 10 | • | • | • | • | • | | BLS <sub>max</sub> | maximum black level shift | | 15 | 21 | 27 | IRE | | LSH | level shift | 100% of peak-white | -1 | 0 | +1 | IRE | | | | 50% of peak-white | -1 | _ | +3 | IRE | | | | 15% of peak-white | 6 | 8 | 10 | IRE | # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|------|--------------------|----------------|-------| | Horizontal s | synchronization circuits | | • | | ' | • | | SYNC VIDEO | INPUTS (PINS 7, 9 AND 13) | | | | | | | V <sub>7,9,13</sub> | sync pulse voltage amplitude | note 7 | 50 | 300 | _ | mV | | SL <sub>HS</sub> | slicing level for horizontal sync | note 11 | - | 50 | _ | % | | SL <sub>VS</sub> | slicing level for vertical sync | | 1- | 30 | _ | % | | HORIZONTAL | OSCILLATOR | | 1 | 1 | | | | f <sub>fr</sub> | free running frequency | | _ | 15625 | _ | Hz | | $\Delta f_{fr}$ | spread of free running frequency | | - | _ | ±2 | % | | $\Delta f/\Delta V_P$ | frequency variation with respect to the supply voltage | V <sub>P</sub> = 8 V ±10%; note 2 | _ | 0.2 | 0.5 | % | | $\Delta f_{(max)}$ | maximum frequency variation with temperature | T <sub>amb</sub> = 0 to 70 °C; note 2 | - | - | 80 | Hz | | FIRST CONTR | OL LOOP (FILTER CONNECTED TO PIN 44); | note 12 | • | | • | ' | | f <sub>HR</sub> | frequency holding range PLL | | _ | ±0.9 | ±1.2 | kHz | | f <sub>CR</sub> | frequency catching range PLL | note 2 | ±0.6 | ±0.9 | _ | kHz | | S/N | signal-to-noise ratio of the video input signal at which the time constant is switched | | - | 20 | - | dB | | HYS | hysteresis at the switching point | | _ | 1 | _ | dB | | SECOND CON | ITROL LOOP (CAPACITOR CONNECTED TO F | PIN 43) | • | | | • | | $\Delta\phi_{\text{i}}/\Delta\phi_{\text{o}}$ | control sensitivity | | _ | 150 | _ | μs/μs | | t <sub>cr</sub> | control range from start of horizontal output to flyback at nominal shift position | | 11 | 12 | - | μs | | t <sub>shift</sub> | horizontal shift range | 63 steps | ±2 | _ | _ | μs | | Φdync | control sensitivity for dynamic compensation | | _ | 5.3 | - | μs/V | | V <sub>43</sub> | voltage to switch on the 'flash' protection | note 13 | 6 | - | _ | V | | I <sub>43</sub> | input current during protection | | _ | _ | 1 | mA | | HORIZONTAL | OUTPUT (PIN 40); note 14 | | | | | | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 10 mA | _ | _ | 0.3 | V | | I <sub>O(max)</sub> | maximum allowed output current | | 10 | _ | _ | mA | | V <sub>O(max)</sub> | maximum allowed output voltage | | Ī- | _ | V <sub>P</sub> | V | | δ | duty factor | note 2 | _ | 50 | _ | % | | | | note 2; V <sub>HOUT</sub> = high;<br>during switch-on/switch-off | _ | 75 | _ | % | | f <sub>switch</sub> | frequency during switch-on and switch-off | | _ | 2f <sub>HOUT</sub> | _ | Hz | | t <sub>switch(on)</sub> | switch-on time | | | 50 | _ | ms | | t <sub>switch(off)</sub> | switch-off time | RGB drive maximum | _ | 100 | _ | ms | | | | RGB drive minimum | T- | 50 | _ | ms | # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------|----------------------------|-------------------------|----------------------------------| | FLYBACK PUL | SE INPUT (PIN 41) | | ! | ! | | | | V <sub>HSW</sub> | switching voltage level for horizontal blanking | | _ | 0.4 | - | V | | V <sub>φ2(SW)</sub> | switching level for phase-2 loop | | _ | 4.0 | _ | ٧ | | V <sub>41(max)</sub> | maximum input voltage | note 7 | _ | 8.0 | _ | V | | Z <sub>i</sub> | input impedance | note 7 | _ | 10 | _ | МΩ | | SANDCASTLE | PULSE OUTPUT (PIN 39) | | <b>-</b> | 1 | | | | V <sub>39</sub> | output voltage | during burst key | 4.8 | 5.3 | 5.8 | V | | | | during blanking | 1.8 | 2.0 | 2.2 | V | | t <sub>W</sub> | pulse width | burst key pulse | 3.3 | 3.5 | 3.7 | μs | | | | vertical blanking (50 Hz) | _ | 25 | _ | lines | | | | vertical blanking (60 Hz) | | 21 | _ | lines | | V <sub>clamp</sub> | clamping voltage level for vertical guard detection | | _ | 2.7 | _ | V | | I <sub>39(min)</sub> | minimum input current to activate guard detection | | _ | - | 0.5 | mA | | I <sub>39(max)</sub> | maximum allowable input current | | 2.5 | _ | _ | mA | | t <sub>d</sub> | delay of start of burst key to start of sync | | _ | 5.4 | _ | μs | | | chronization and geometry corrections: | ··· | | | | | | f <sub>fr</sub> | free running frequency | | _ | 50/60 | _ | Hz | | f <sub>lock</sub> | locking frequency range | | 45 | _ | 64.5 | Hz | | - IOON | divider value not locked | | | 625/525 | _ | lines | | LR | locking range | | 488 | _ | 722 | | | VERTICAL RA | | | | | 122 | lines/<br>frame | | | MP GENERATOR (PIN 50) | | | | 122 | lines/ | | V <sub>50(p-p)</sub> | sawtooth voltage amplitude | VS = 1FH;<br>C = 100 nF; R = 39 kΩ | | 3.5 | _ | lines/ | | | · · · · · · | | | 3.5 | | lines/<br>frame | | V <sub>50(p-p)</sub> I <sub>dis</sub> I <sub>charge</sub> | sawtooth voltage amplitude (peak-to-peak value) | | | | _ | lines/<br>frame | | I <sub>dis</sub> | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external | C = 100 nF; R = 39 kΩ | | 1 | _ | lines/<br>frame<br>V<br>mA | | I <sub>dis</sub> | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external resistor | $C = 100 \text{ nF}; R = 39 \text{ k}\Omega$<br>note 16 | _<br> | 1 19 | -<br>-<br>- | lines/<br>frame<br>V<br>mA<br>μA | | I <sub>dis</sub> I <sub>charge</sub> VS ΔI <sub>50</sub> | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external resistor vertical slope control range | $C = 100 \text{ nF}; R = 39 \text{ k}\Omega$ note 16 63 steps | _<br> | 1<br>19<br>- | -<br>-<br>- | lines/<br>frame V mA µA | | $I_{dis}$ $I_{charge}$ $VS$ $\Delta I_{50}$ $V_{50L}$ | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external resistor vertical slope control range charge current increase | $C = 100 \text{ nF}; R = 39 \text{ k}\Omega$ note 16 63 steps | -<br>-<br>-20<br>- | 1<br>19<br>-<br>20 | -<br>-<br>-<br>+20 | lines/<br>frame V mA μA % | | $I_{dis}$ $I_{charge}$ $VS$ $\Delta I_{50}$ $V_{50L}$ | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external resistor vertical slope control range charge current increase LOW level voltage of ramp | $C = 100 \text{ nF}; R = 39 \text{ k}\Omega$ note 16 63 steps | -<br>-<br>-20<br>- | 1<br>19<br>-<br>20 | -<br>-<br>-<br>+20 | lines/<br>frame V mA μA % | | $I_{dis}$ $I_{charge}$ $VS$ $\Delta I_{50}$ $V_{50L}$ $VERTICAL DR$ | sawtooth voltage amplitude (peak-to-peak value) discharge current charge current set by external resistor vertical slope control range charge current increase LOW level voltage of ramp IVE OUTPUTS (PINS 47 AND 48) differential output current | $C = 100 \text{ nF}; R = 39 \text{ k}\Omega$ note 16 63 steps $f = 60 \text{ Hz}$ | -<br>-<br>-20<br>- | 1<br>19<br>-<br>20<br>2.07 | -<br>-<br>-<br>+20<br>- | lines/<br>frame V mA μA % V | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|----------------------------------------------------------------------------|---------------------|------------|------|------|------| | EHT TRACKII | NG/OVERVOLTAGE PROTECTION (PIN 49); | note 13 | <b> </b> | | | 1 | | V <sub>49</sub> | input voltage | | 1.2 | _ | 2.8 | V | | SMR | scan modulation range | | <b>-</b> 5 | _ | +5 | % | | φ <sub>vert</sub> | vertical sensitivity | | _ | 6.3 | _ | %/V | | ΦEW | E-W sensitivity | when switched-on | _ | -6.3 | _ | %/V | | I <sub>eq</sub> | E-W equivalent output current | | +100 | _ | -100 | μΑ | | V <sub>49</sub> | overvoltage detection level | | _ | 3.9 | _ | V | | DE-INTERLAC | E | | · | • | • | | | | first field delay | | _ | 0.5H | _ | | | E-W WIDTH; | note 17 | 1 | l . | | | | | CR | control range | 63 steps | | | | | | | TDA8376 | · | 100 | _ | 80 | % | | | TDA8376A | | 100 | _ | 65 | % | | I <sub>eq</sub> | equivalent output current | | | | | | | , | TDA8376 | | 0 | _ | 400 | μΑ | | | TDA8376A | | 0 | _ | 700 | μΑ | | V <sub>o</sub> | E-W output voltage range | | 1.0 | _ | 8.0 | V | | Io | E-W output current range | | | | | | | | TDA8376 | | 0 | _ | 900 | μΑ | | | TDA8376A | | 0 | _ | 1200 | μΑ | | E-W PARABO | DLA/WIDTH | | • | • | | | | CR | control range | 63 steps | 0 | _ | 22 | % | | I <sub>eq</sub> | equivalent output current | E-W = 3FH; CP = 00H | 0 | _ | 440 | μΑ | | E-W CORNER | R/PARABOLA | | | • | | | | CR | control range | 63 steps | -43 | _ | 0 | % | | I <sub>eq</sub> | equivalent output current | PW = 3FH; E-W = 3FH | -190 | _ | 0 | μΑ | | E-W TRAPEZ | IUM | | ' | • | • | | | CR | control range | 63 steps | -5 | _ | +5 | % | | I <sub>eq</sub> | equivalent output current | | -100 | _ | +100 | μΑ | | VERTICAL AM | IPLITUDE | | <b>L</b> | | | 1. | | CR | control range | 63 steps | 80 | _ | 120 | % | | I <sub>eqdiff(p-p)</sub> | equivalent differential vertical drive output current (peak-to-peak value) | SC = 00H | 760 | _ | 1140 | μΑ | | VERTICAL SH | IFT | | <b>!</b> | | | 1 | | CR | control range | 63 steps | <b>-</b> 5 | _ | +5 | % | | I <sub>eqdiff(p-p)</sub> | equivalent differential vertical drive output current (peak-to-peak value) | | -50 | _ | +50 | μΑ | | S-CORRECTION | <u> </u> | 1 | I | 1 | 1 | - | | CR | control range | 63 steps | 0 | _ | 30 | % | # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|-----------------------------------------------------------------|--------------------------------------------------|------|------|----------|----------| | VERTICAL EX | PANSION (ZOOM) MODE (TDA8376A ONL | Y); note 18 | ! | · | <u>'</u> | -! | | Output curre | ent variation compared with nominal sc | an: | | | | | | VEF | vertical expansion factor | | 0.75 | _ | 1.38 | % | | | output current limiting and RGB blanking | | _ | 1.06 | _ | % | | Colour dem | odulation part | | • | • | | <u>'</u> | | CHROMINANO | E AMPLIFIER | | | | | | | ACC <sub>cr</sub> | ACC control range | note 19 | 26 | _ | _ | dB | | ΔV | variation in amplitude of the output signals over the ACC range | | _ | _ | 2 | dB | | THR <sub>on</sub> | threshold colour killer ON | | -23 | -26 | -29 | dB | | HYS <sub>off</sub> | hysteresis colour killer OFF | strong signal conditions;<br>S/N ≥ 40 dB; note 2 | _ | +3 | _ | dB | | | | noisy input signals; note 2 | - | +1 | _ | dB | | REFERENCE | PART | | • | , | | | | Phase-locke | d loop; note 20 | | | | | | | f <sub>CR</sub> | frequency catching range | | ±360 | ±600 | _ | Hz | | Δφ | phase shift for a ±400 Hz deviation of the oscillator frequency | note 2 | _ | _ | 2 | deg | | Oscillator | | | • | | | | | TC <sub>osc</sub> | temperature coefficient of the oscillator frequency | note 2 | _ | - | tbf | Hz/K | | $\Delta f_{OSC}$ | oscillator frequency deviation with respect to the supply | note 2; V <sub>P</sub> = 8 V ±10% | - | - | tbf | Hz | | R <sub>i(min)</sub> | minimum negative input resistance | | - | _ | 1 | kΩ | | C <sub>L(max)</sub> | maximum load capacitance | | _ | _ | 15 | pF | | HUE CONTRO | | | | | | · · · | | HUE <sub>cr</sub> | hue control range | 63 steps; see Fig.6 | ±35 | ±40 | _ | deg | | ΔHUE | hue variation for ±10% V <sub>P</sub> | note 2 | _ | 0 | _ | deg | | ΔΗUΕ/ΔΤ | hue variation with temperature | $T_{amb} = 0$ to 70 °C; note 2 | _ | 0 | _ | deg | # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-----------------------------------------------------------|---------------------------------|----------|---------------|---------|------| | DEMODULATOR | RS (PINS 29 AND 30) | | ! | | | | | V <sub>30(p-p)</sub> | -(R-Y) output voltage amplitude (peak-to-peak value) | note 21 | _ | 0.525 | _ | V | | V <sub>29(p-p)</sub> | -(B-Y) output voltage amplitude (peak-to-peak value) | note 21 | _ | 0.675 | _ | V | | G | gain ratio between both demodulators G(B-Y) and G(R-Y) | | 1.60 | 1.78 | 1.96 | | | ΔV | spread of voltage amplitude ratio PAL/NTSC | note 2 | -1 | _ | +1 | dB | | Z <sub>o</sub> | output impedance –(R–Y)/–(B–Y) output | note 2 | _ | 500 | _ | Ω | | В | bandwidth of demodulators | -3 dB; notes 7 and 21 | _ | 650 | _ | kHz | | V <sub>29,30(p-p)</sub> | residual carrier output | $f = f_{osc}$ ; $-(R-Y)$ output | _ | _ | 5 | mV | | | (peak-to-peak value) | $f = f_{osc}$ ; $-(B-Y)$ output | _ | _ | 5 | mV | | | | $f = 2f_{osc}; -(R-Y)$ output | _ | _ | 5 | mV | | | | $f = 2f_{osc}; -(B-Y)$ output | _ | _ | 5 | mV | | V <sub>30(p-p)</sub> | H/2 ripple at –(R–Y) output (peak-to-peak value) | | _ | _ | 25 | mV | | $\Delta V_o/\Delta T$ | variation of output voltage amplitude with temperature | note 2 | _ | 0.1 | _ | %/K | | $\Delta V_0/\Delta V_P$ | variation of output voltage amplitude with supply voltage | note 2 | _ | _ | ±0.1 | dB | | φ <sub>е</sub> | phase error in the demodulated signals | | _ | _ | ±5 | deg | | COLOUR DIFFE | ERENCE MATRICES IN CONTROL CIRCUIT | | | | | | | PAL or (SEC) | AM mode with TDA8395); –(R–Y) and | −(B−Y) not affected | | | | | | (G-Y)/(R-Y) | ratio of demodulated signals | | _ | -0.51<br>±10% | _ | | | (G-Y)/(B-Y) | ratio of demodulated signals | | _ | -0.19<br>±25% | _ | | | NTSC mode; | the colour-difference matrix results in | the following signals (nominal | hue sett | ing) | • | • | | -(B-Y) | -(B-Y) signal | | | -(B-Y) | | | | -(R-Y) | -(R-Y) signal | | 1.39(1 | R-Y) - 0.0 | 7(B-Y) | | | -(G-Y) | -(G-Y) signal | | -0.46( | (R-Y) - 0. | 15(B-Y) | | | | 1 | | | | | | # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL PARAMETER CONDI | | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------------|------| | REFERENCE S | BIGNAL OUTPUT FOR TDA8395 (PIN 36); I | note 22 | • | • | | -1 | | f <sub>ref</sub> | reference frequency | | _ | 4.43 | _ | MHz | | V <sub>36(p-p)</sub> | output voltage amplitude (peak-to-peak value) | | 0.2 | 0.25 | 0.3 | V | | Vo | output voltage level | PAL/NTSC identified | _ | 1.5 | _ | V | | | | no PAL/NTSC identified;<br>SECAM (by TDA8395)<br>identified | _ | 5.0 | - | V | | I <sub>36</sub> | required current to stop PAL/NTSC identification circuit during SECAM | | 150 | - | _ | μΑ | | Control part | i e | | | | | | | SATURATION ( | CONTROL; note 6 | | | | | | | SAT <sub>CR</sub> | saturation control range | 63 steps; see Fig.7 | 52 | _ | _ | dB | | CONTRAST CO | ONTROL; note 6 | | | ' | <b>-</b> ' | ! | | CON <sub>CR</sub> | contrast control range | 63 steps | _ | 20 | _ | dB | | | tracking between the three channels over a control range of 10 dB | see Fig.8 | _ | - | 0.5 | dB | | BRIGHTNESS | CONTROL | | | | | | | BRI <sub>CR</sub> | brightness control range | 63 steps; see Fig.9 | _ | ±0.7 | _ | V | | RGB OUTPUT | SIGNALS (PINS 19, 20 AND 21) | | | | | | | V <sub>19,20,21(p-p)</sub> | output voltage amplitude<br>(peak-to-peak value) | at nominal luminance input<br>signal, nominal contrast<br>and white-point<br>adjustment; note 6 | tbf | 2.0 | tbf | V | | | | at maximum white point setting | _ | 3.0 | _ | V | | V <sub>BWmax(p-p)</sub> | maximum voltage amplitude | note 23 | _ | 2.6 | _ | V | | | (black-to-white) | at maximum white point setting | _ | 3.6 | _ | V | | V <sub>RED(p-p)</sub> | output voltage amplitude for the 'red' channel (peak-to-peak value) | at nominal settings for<br>contrast and saturation<br>control and no luminance<br>signal to the input (R–Y,<br>PAL) | tbf | 2.1 | tbf | V | | V <sub>blank</sub> | blanking level at the RGB outputs | | 0.7 | 0.8 | 0.9 | V | | I <sub>bias</sub> | internal bias current of NPN emitter follower output transistor | | _ | 1.5 | - | mA | | Io | available output current | | _ | 5 | _ | mA | | Z <sub>o</sub> | output impedance | | _ | 150 | _ | Ω | | CR <sub>bl</sub> | control range of the black-current stabilization | nominal brightness and white-point adjustment (with respect to the measuring pulse); V <sub>blk</sub> = 2.5 V | _ | _ | ±1 | V | # $I^2C$ -bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------|----------|------|------|------| | V <sub>bl</sub> | black level shift with picture content | note 2 | _ | _ | 20 | mV | | Vo | output voltage of the 4-L pulse after switch-on | | _ | 4.2 | - | V | | Δbl/ΔΤ | variation of black level with temperature | note 2 | _ | 1.0 | _ | mV/K | | Δbl | relative variation in black level between the three channels during variations of | note 2 | | | | | | | supply voltage (±10%) | nominal controls | - | _ | tbf | mV | | | saturation (50 dB) | nominal contrast | _ | _ | tbf | mV | | | contrast (20 dB) | nominal saturation | _ | _ | tbf | mV | | | brightness (±0.5 V) | nominal controls | _ | _ | tbf | mV | | | temperature (range 40 °C) | | _ | _ | tbf | mV | | S/N | signal-to-noise ratio of the output | RGB input; note 24 | 60 | _ | _ | dB | | | signals | CVBS input; note 24 | 50 | _ | _ | dB | | V <sub>res(p-p)</sub> | residual voltage at the RGB outputs | at f <sub>osc</sub> | <u> </u> | _ | 15 | mV | | | (peak-to-peak value) | at 2f <sub>osc</sub> plus higher<br>harmonics in RGB outputs | _ | _ | 15 | mV | | В | bandwidth of output signals | RGB input; at –3 dB | 8 | _ | _ | MHz | | | | CVBS input; at –3 dB;<br>f <sub>osc</sub> = 3.58 MHz | _ | 2.8 | - | MHz | | | | CVBS input; at –3 dB;<br>f <sub>osc</sub> = 4.43 MHz | _ | 3.5 | - | MHz | | | | S-VHS input; at -3 dB | 5 | _ | _ | MHz | | WHITE-POINT | ADJUSTMENT | • | | | | • | | | I <sup>2</sup> C-bus setting for nominal gain | HEX code | _ | 20H | _ | | | G <sub>inc(max)</sub> | maximum increase of the gain | HEX code 3FH | 40 | 50 | 60 | % | | G <sub>dec(max)</sub> | maximum decrease of the gain | HEX code 00H | 40 | 50 | 60 | % | | , | ENT STABILIZATION (PIN 18); note 25 | 1 | - | | | - | | I <sub>bias</sub> | bias current for the picture tube cathode | nominal white point setting | - | 10 | - | μΑ | | I <sub>leak</sub> | acceptable leakage current | | 1- | 100 | _ | μΑ | | I <sub>scan(max)</sub> | maximum current during scan | | - | 0.3 | _ | mA | | | • | 1 | | | - | | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|--------------------------------------------------|------------|------|------|------|------| | BEAM CURREN | NT LIMITING (PIN 22); note 23 | | • | | • | • | | V <sub>CR</sub> | contrast reduction starting voltage | | _ | 3.5 | _ | V | | V <sub>diffCR</sub> | voltage difference for full contrast reduction | | _ | 2.0 | _ | V | | V <sub>BR</sub> | brightness reduction starting voltage | | _ | 2.5 | _ | V | | V <sub>diffBR</sub> | voltage difference for full brightness reduction | | _ | 1.0 | _ | V | | V <sub>bias</sub> | internal bias voltage | | _ | 4.5 | _ | V | | I <sub>ch(int)</sub> | internal charge current | | _ | 25 | _ | μΑ | | I <sub>disch</sub> | discharge current due to 'peak-white limiting' | | _ | 200 | _ | μΑ | #### **Notes** - 1. Signal with negative-going sync. Amplitude includes sync pulse amplitude. - 2. This parameter is not tested during production but is guaranteed by the design and qualified by means of matrix batches which are made in the pilot production period. - 3. This parameter is measured at nominal settings of the various controls. - 4. Indicated is a signal for a colour bar with 75% saturation (chrominance: burst ratio = 2.2:1). - 5. The RGB1 inputs (pins 14 to 17) have priority over the RGB2 inputs (pins 23 to 25). - 6. Nominal contrast is specified with the DAC in position 20H. Nominal saturation as maximum –10 dB. In the nominal brightness setting the black level at the outputs is identical to the level of the black-current measuring pulses. - 7. This parameter is not tested during production and is just given as application information for the designer of the television receiver. - 8. The -3 dB bandwidth of the circuit can be calculated by means of the following equation: $$f_{-3 \text{ dB}} = f_{\text{osc}} \left( 1 - \frac{1}{20} \right)$$ - 9. Valid for a signal amplitude on the Y-input of 0.7 V black-to-white (100 IRE) with a rise time (10% to 90%) of 70 ns and the video switch in the Y/C mode. During production the peaking function is not tested by measuring the overshoots but by measuring the frequency response of the Y output. - 10. For video signals with a black level which deviates from the back-porch blanking level the signal is 'stretched' to the blanking level. The amount of correction depends on the IRE value of the signal (see Fig.10). The black level is detected by the capacitor connected to pin 2. The black level stretcher can be made inoperative by connecting pin 2 to the positive supply line. The values given are valid only when the luminance input signal (pins 7, 9 and 13) has a value of 1 V (p-p). - 11. The slicing level is independent of sync pulse amplitude. The given percentage is the distance between the slicing level and the black level (back porch). ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A 12. To obtain a good performance for both weak signal and VCR playback the time constant of the first control loop is switched depending on the input signal condition and the condition of the I<sup>2</sup>C-bus. Therefore the circuit contains a noise detector and the time constant is switched to 'slow' when too much noise is present in the signal. In the 'fast' mode during the vertical retrace time the phase detector current is increased 50% so that phase errors due to head-switching of the VCR are corrected as soon as possible. Switching between the two modes can be automatically or overruled by the I<sup>2</sup>C-bus. The circuit contains a video identification circuit which is independent of first loop. This identification circuit can be used to close or open the first control loop when a video signal is present or not present on the input. This enables a stable On Screen Display (OSD) when just noise is present at the input. The coupling of the video identification circuit with the first loop can be defeated via the I<sup>2</sup>C-bus. To prevent that the horizontal synchronization being disturbed by anti-copy guard signals like Macrovision the phase detector is gated during the vertical retrace period so that pulses during scan have no effect on the output voltage. The width of the gate pulse is approximately 22 $\mu$ s, the phase position around the sync pulse is asymmetrical. During weak signal conditions (noise detector active) the gating is active during the complete scan period and the width of the gate pulse is reduced to 5.7 $\mu$ s so that the effect of the noise is reduced to a minimum. The output current of the phase detector in the various conditions are shown in Table 39. - 13. The ICs have two protection inputs. The protection on pin 43 is intended to be used as 'flash' protection. When this protection is activated the horizontal drive pulse is switched-off immediately and then switched on again via the slow start procedure. The protection on pin 49 is intended for overvoltage (X-ray) protection. When this protection is activated the horizontal drive can be switched-off (via the slow stop procedure). It is also possible to continue the horizontal drive and to set the protection bit (XPR) in the output bytes of the I<sup>2</sup>C-bus. The choice between the two modes of operation is made via the PRD bit. - 14. During switch-on the horizontal output starts with the double frequency and with a duty factor of 75% (V<sub>HOUT</sub> = high). After approximately 50 ms the frequency is changed to the normal value. Because of the high frequency the peak currents in the horizontal output transistor are limited. Also during switch-off the frequency is switched to the double value and the RGB drive is set to maximum so that the EHT capacitor is discharged. After approximately 100 ms the RGB drive is set to minimum and 50 ms later the horizontal drive is switched-off. - 15. The timing pulses for the vertical ramp generator are obtained from the horizontal oscillator via a divider circuit. This divider circuit has 3 modes of operation: - a) Search mode 'large window'. This mode is switched on when the circuit is not synchronized or when a non-standard signal (number of lines per frame in the 50 Hz mode is between 311 and 314 and in the 60 Hz mode between 261 and 264). In the search mode the divider can be triggered between line 244 and line 361 (approximately 45 to 64.5 Hz). b) Standard mode 'narrow window'. This mode is switched on when more than 15 successive vertical sync pulses are detected in the narrow window. When the circuit is in the standard mode and a vertical sync pulse is missing the retrace of the vertical ramp generator is started at the end of the window. Consequently, the disturbance of the picture is very small. The circuit will switch back to the search window when, for 6 successive vertical periods, no sync pulses are found within the window. c) Standard TV-norm (divider ratio 525 (60 Hz) or 625 (50 Hz). When the system is switched to the narrow window it is checked whether the incoming vertical sync pulses are in accordance with the TV-norm. When 15 standard TV-norm pulses are counted the divider system is switched to the standard divider ratio mode. In this mode the divider is always reset at the standard value even if the vertical sync pulse is missing. When 3 vertical sync pulses are missed the system switches back to the narrow window and when also in this window no sync pulses are found (condition 3 missing pulses) the system switches over to the search window. The vertical divider requires some waiting time during channel-switching of the tuner. When a fast reaction of the divider is required during channel-switching the system can be forced to the search window by means of the NCIN bit in subaddress 08. ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A - 16. Conditions: frequency is 50 Hz; normal mode; VS = 1FH. - 17. The E-W output current range of the TDA8376A is higher than that of the TDA8376 because of the horizontal zoom function of the TDA8376A. The output range percentages mentioned for E-W control parameters are based on the assumption that 400 μA variation in E-W output current is equivalent to 20% variation in picture width. - 18. The TDA8376A has a zoom adjustment possibility for the vertical and horizontal deflection. For this reason an extra DAC has been added in the vertical amplitude control which controls the vertical scan amplitude between 75 to 138% of the nominal scan. At an amplitude of 106% of the nominal scan the output current is limited and the blanking of he RGB outputs is activated. This is illustrated in Fig.21. In addition to the variation of the vertical amplitude the vertical slope control range is also increased. This allows variation of the position of the bottom part of the picture independent of the upper part. The nominal scan height must be adjusted at a position of 19H of the vertical 'zoom' DAC. - 19. At a chrominance input voltage of 660 mV (p-p) [colour bar with 75% saturation i.e. burst signal amplitude 300 mV (p-p)] the dynamic range of the ACC is +6 and –20 dB. - 20. All frequency variations are referenced to a 3.58 or 4.43 MHz carrier frequency. All oscillator specifications are measured with the Philips crystal series 9922 520 with a series capacitance of 18 pF. The oscillator circuit is rather insensitive to the spurious responses of the crystal. Provided the resonance resistance of the third overtone is higher than that of the fundamental frequency the oscillator will operate at the correct frequency. The typical crystal parameters for the crystals are: - a) load resonance frequency $f_0$ ( $C_L = 20 \text{ pF}$ ) = 4.433619 or 3.579545 MHz - b) motional capacitance $C_M = 20.6$ fF (4.43 MHz crystal) or 14.7 fF (3.58 MHz crystal) - c) parallel capacitance $C_0 = 5$ pF for both crystals. The minimum detuning range can only be specified if both the IC and the crystal tolerances are known and the figures given in are therefore valid for the specified crystal series. In this, tolerances of the crystal with respect to nominal frequency, motional capacitance and ageing have been taken into account and have been counted for by gaussic addition. Whenever different typical crystal parameters are used the following equation might be helpful for calculating the impact on the detuning capabilities: Detuning range: $$\frac{C_{M}}{\left(1 + \frac{C_{0}}{C_{I}}\right)^{2}}$$ The resulting detuning range should be corrected for temperature shift and supply deviation of both the IC and the crystal. The actual series capacitance in the application should be $C_L = 18 \text{ pF}$ to account for parasitic capacitances on and off chip. For 3-normal applications with two crystals connected to one pin the maximum parasitic capacitance of the crystal pin should not exceed 15 pF. - 21. The -(R-Y) and -(B-Y) signals are demodulated with a phase difference of the reference carrier of $90^{\circ}$ and a gain ratio $\frac{-(B-Y)}{-(R-Y)} = 1.78$ . The matrixing to the required signals is achieved in the control part. - 22. The subcarrier output signal can be supplied to the TDA8395 but it can also be used as drive signal for external comb filters. For this reason the signal is continuously available at the output. Only when SECAM has been identified the subcarrier signal is available only during the vertical retrace time. This is to avoid cross-talk between the SECAM input signal and the subcarrier signal. An external DC load on this pin is not allowed because this current will disturb the reliability of the communication between the TDA8376/TDA8376A and the TDA8395. - 23. At nominal setting of the gain control. When this amplitude is exceeded the peak-white limiting circuit will reduce the contrast. The control voltage is generated via the external capacitor connected to the beam-current limiting input. - 24. Signal-to-noise ratio (S/N) is specified as peak-to-peak signal with respect to RMS noise (bandwidth 5 MHz). - 25. This is a current input. The indicated value of the nominal bias current is obtained at the nominal setting of the gain (white point) control. The actual value of the bias current depends on the gain control setting of each channel. As a result the 'black-current' of each gun is adapted to the white point setting so that the background colour will follow the white point adjustment. # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A Table 39 Output current of the phase detector in the various conditions | I | <sup>2</sup> C-BUS C | OMMANDS | 8 | IC CONDITIONS | | | φ-1 CURRENT/MODE | | | | | |-----|----------------------|---------|-----|---------------|------|-------|------------------|--------|--------------------|------|--| | VID | POC | FOA | FOB | IDENT | COIN | NOISE | SCAN | V-RETR | GATING | MODE | | | _ | 0 | 0 | 0 | yes | yes | yes | 30 | 30 | yes <sup>(1)</sup> | auto | | | _ | 0 | 0 | 0 | yes | no | no | 180 | 270 | no | auto | | | _ | 0 | 0 | 1 | yes | yes | yes | 30 | 30 | yes | slow | | | _ | 0 | 0 | 1 | yes | yes | no | 180 | 270 | yes | fast | | | _ | 0 | 1 | _ | yes | _ | _ | 180 | 270 | no | fast | | | 0 | 0 | _ | _ | no | _ | _ | 6 | 6 | no | OSD | | | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | off | | #### Note 1. Only during vertical retrace, pulse width 22 $\mu$ s. In other conditions the pulse width is 5.7 $\mu$ s and the gating is continuous. # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors ## TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors ## TDA8376; TDA8376A #### 13 TEST AND APPLICATION INFORMATION ## 13.1 East-West output stage In order to obtain correct tracking of the vertical and horizontal EHT-correction, the E-W output stage should be dimensioned as illustrated in Fig.12. Resistor $R_{\text{EW}}$ determines the gain of the E-W output stage. Resistor $R_{\text{c}}$ determines the reference current for both the vertical sawtooth generator and the geometry processor. The preferred value of $R_c$ is 39 $k\Omega$ which results in a reference current of 100 $\mu A$ (V $_{ref}$ = 3.9 V The value of R<sub>EW</sub> must be: $$R_{EW} = R_c \times \frac{V_{scan}}{18 \times V_{ref}}$$ Example: With V $_{ref}$ = 3.9 V $R_c$ = 39 $k\Omega$ and V $_{scan}$ = 120 V then $R_{EW}$ = 68 $k\Omega.$ # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors ## TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors ## TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors ## TDA8376; TDA8376A ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 13.2 Adjustment of geometry control parameters The deflection processor of the TDA8376/TDA8376A offers nine control parameters for picture alignment: - · Vertical picture alignment - S-correction - vertical amplitude - vertical slope - vertical shift - · Horizontal picture alignment - horizontal shift - E-W width - E-W parabola/width - E-W corner/parabola - E-W trapezium correction. It is important to notice that the TDA8376/ TDA8376A is designed for use with a DC-coupled vertical deflection stage. This is the reason why a vertical linearity alignment is not necessary (and therefore not available). For a particular combination of picture tube type, vertical output stage and E-W output stage it is determined which are the required values for the settings of S-correction, E-W parabola/width ratio and E-W corner/parabola ratio. These parameters can be preset via the I<sup>2</sup>C-bus, and do not need any additional adjustment. The remainder of the parameters are preset with the mid-value of their control range (i.e. 1FH), or with the values obtained by previous TV-set adjustments. The vertical shift control is intended for compensation of off-sets in the external vertical output stage or in the picture tube. It can be shown that without compensation these off-sets will result in a certain linearity error, especially with picture tubes that need large S-correction. The total linearity error is in first order approximation proportional to the value of the off-set, and to the square of the S-correction required. The necessity to use the vertical shift alignment depends on the expected off-sets in vertical output stage and picture tube, on the required value of the S-correction, and on the demands upon vertical linearity. For adjustment of the vertical shift and vertical slope independent of each other, a special service blanking mode can be entered by setting the SB-bit HIGH. In this mode the RGB-outputs are blanked during the second half of the picture. There are two different methods for alignment of the picture in vertical direction. Both methods make use of the service blanking mode. The first method is recommended for picture tubes that have a marking for the middle of the screen. With the vertical shift control the last line of the visible picture is positioned exactly in the middle of the screen. After this adjustment the vertical shift should not be changed. The top of the picture is placed by adjustment of the vertical amplitude, and the bottom by adjustment of the vertical slope. The second method is recommended for picture tubes that have no marking for the middle of the screen. For this method a video signal is required in which the middle of the picture is indicated (e.g. the white line in the circle test pattern). With the vertical slope control the beginning of the blanking is positioned exactly on the middle of the picture. Then the top and bottom of the picture are placed symmetrical with respect to the middle of the screen by adjustment of the vertical amplitude and vertical shift. After this adjustment the vertical shift has the correct setting and should not be changed. If the vertical shift alignment is not required VSH should be set to its mid-value (i.e. VSH = 1FH). Then the top of the picture is placed by adjustment of the vertical amplitude and the bottom by adjustment of the vertical slope. After the vertical picture alignment the picture is positioned in the horizontal direction by adjustment of the E-W width and the horizontal shift. Finally (if necessary) the left and right-hand sides of the picture are aligned in parallel by adjusting the E-W trapezium control. To obtain the full range of the vertical zoom function of the TDA8376A the adjustment of the vertical geometry should be carried out at a nominal setting of the zoom DAC at position 19H. # I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## 14 PACKAGE OUTLINES SDIP52: plastic shrink dual in-line package; 52 leads (600 mil) SOT247-1 ## **DIMENSIONS (mm are the original dimensions)** | | ( | | | | , | | | | | | | | | | | |------|-----------|------------------------|------------------------|------------|----------------|--------------|------------------|--------------|-------|----------------|------------|----------------|----------------|------|--------------------------| | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E (1) | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | | mm | 5.08 | 0.51 | 4.0 | 1.3<br>0.8 | 0.53<br>0.40 | 0.32<br>0.23 | 47.9<br>47.1 | 14.0<br>13.7 | 1.778 | 15.24 | 3.2<br>2.8 | 15.80<br>15.24 | 17.15<br>15.90 | 0.18 | 1.73 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |---------|----------|-------|----------|------------|--|------------|----------------------------------| | | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1330E DATE | | | SOT247-1 | | | | | | <del>-90-01-22</del><br>95-03-11 | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A ## QFP64: plastic quad flat package; 64 leads (lead length 1.95 mm); body 14 x 20 x 2.8 mm SOT319-2 #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | |----------|------------|-------|------|--|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT319-2 | | | | | | <del>95-02-04</del><br>97-08-01 | ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A #### 15 SOLDERING #### 15.1 Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). #### 15.2 SDIP #### 15.2.1 SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg max</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ## 15.2.2 REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. ## 15.3 QFP ## 15.3.1 REFLOW SOLDERING Reflow soldering techniques are suitable for all QFP packages. The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192). Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary from 50 to 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheat for 45 minutes at 45 °C. #### 15.3.2 WAVE SOLDERING Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners. Even with these conditions, do not consider wave soldering the following packages: QFP52 (SOT379-1), QFP100 (SOT317-1), QFP100 (SOT317-2), QFP100 (SOT382-1) or QFP160 (SOT322-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ## 15.3.3 REPAIRING SOLDERED JOINTS Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. ## I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A #### 16 DEFINITIONS | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limiting values | | ## **Limiting values** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ## **Application information** Where application information is given, it is advisory and does not form part of the specification. #### 17 LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. ## 18 PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips $I^2C$ components conveys a license under the Philips' $I^2C$ patent to use the components in the $I^2C$ system provided the system conforms to the $I^2C$ specification defined by Philips. This specification can be ordered using the code 9398 393 40011. I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A **NOTES** I<sup>2</sup>C-bus controlled PAL/NTSC TV processors TDA8376; TDA8376A **NOTES** ## Philips Semiconductors – a worldwide company Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 **Australia:** 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40-2783749, Fax. (31)40-2788399 Brazil: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil, P.O. Box 7383 (01064-970), Tel. (011)821-2333, Fax. (011)829-1849 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Ävenue, Kowloon Tong, HONG KONG, Tel. (852)2319 7888, Fax. (852)2319 7700 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (45)32 88 26 36, Fax. (45)31 57 19 49 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (358)0-615 800, Fax. (358)0-61580 920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: P.O. Box 10 51 40, 20035 HAMBURG, Tel. (040)23 53 60, Fax. (040)23 53 63 00 Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)7640 000, Fax. (01)7640 200 Italy: PHILIPS SEMICONDUCTORS S.r.I. Piazza IV Novembre 3, 20124 MILANO Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557 Japan: Philips Bldg 13-37, Kohnan2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5130, Fax. (03)3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)709-1412, Fax. (02)709-1415 **Malaysia:** No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 **Mexico:** 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB. Tel. (040)2783749, Fax. (040)2788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341 Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546 Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (63) 2 816 6380, Fax. (63) 2 817 3474 Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd. 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430, Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494 Spain: Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30 **Taiwan:** PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (886) 2 382 4443, Fax. (886) 2 382 4444 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (66) 2 745-4090, Fax. (66) 2 398-0793 **Turkey:** Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 27 70, Fax. (0212)282 67 07 Ukraine: Philips UKRAINE, 2A Akademika Koroleva str., Office 165. 252148 KIEV, Tel. 380-44-4760297, Fax. 380-44-4766991 United Kingdom: Philips Semiconductors LTD. 276 Bath Road, Hayes, MIDDLESEX UB3 5BX Tel. (0181)730-5000, Fax. (0181)754-8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601 Internet: http://www.semiconductors.philips.com/ps/ For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-2724825 SCDS47 © Philips Electronics N.V. 1996 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 537021/1100/01/pp44 Document order number: Date of release: 1996 Jan 26 9397 750 00592 Let's make things better.