### SN74LVC1G66 SINGLE BILATERAL ANALOG SWITCH SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 0.8 ns at 3.3 V - **High On-Off Output Voltage Ratio** - **High Degree of Linearity** - High Speed, Typically 0.5 ns $(V_{CC} = 3 V, C_{L} = 50 pF)$ - Low On-State Resistance, Typically $\approx$ 5.5 $\Omega$ $(V_{CC} = 4.5 \text{ V})$ - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## **DBV OR DCK PACKAGE** (TOP VIEW) 5 V<sub>CC</sub> В **GND** YEA, YEP, YZA, OR YZP PACKAGE (BOTTOM VIEW) #### description/ordering information This single analog switch is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. The SN74LVC1G66 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING <sup>‡</sup> | | |---------------|----------------------------------------------------------------|--------------------------|----------------------------------|------| | | NanoStar™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YEA | | SN74LVC1G66YEAR | | | 4000 / 0500 | NanoFree™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YZA (Pb-free) | D 1 (0000 | SN74LVC1G66YZAR | 00 | | -40°C to 85°C | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Reel of 3000 | SN74LVC1G66YEPR | C6_ | | | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | | SN74LVC1G66YZPR | | | | 007 (007 00) | Reel of 3000 | SN74LVC1G66DBVR | 000 | | –40°C to 85°C | SOT (SOT-23) – DBV | Reel of 250 | SN74LVC1G66DBVT | C66_ | | | SOT (SC-70) - DCK | Reel of 3000 | SN74LVC1G66DCKR | C6 | | | 301 (30-70) - DCK | Reel of 250 | SN74LVC1G66DCKT | C0_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. DBV/DCK: The actual top-side marking has one additional character that designates the assembly/test site. YEA/YZA, YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, • = Pb-free). Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoStar and NanoFree are trademarks of Texas Instruments. SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 #### description/ordering information (continued) NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### **FUNCTION TABLE** | TOROLION INDEE | | | | | | | |-------------------------|--------|--|--|--|--|--| | CONTROL<br>INPUT<br>(C) | SWITCH | | | | | | | L | OFF | | | | | | | Н | ON | | | | | | #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Switch I/O voltage range, $V_{I/O}$ (see Notes 1, 2, and 3) | |-------------------------------------------------------------| | Storage temperature range, T <sub>stg</sub> –65°C to 150° | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground, unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. This value is limited to 5.5 V maximum. - 4. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Note 5) | | | | MIN | MAX | UNIT | | |------------------|--------------------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | Vcc | Supply voltage | 1.65 | 5.5 | V | | | | V <sub>I/O</sub> | I/O port voltage | | 0 | VCC | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | V <sub>CC</sub> × 0.65 | | | | | | I Pale Level Secret colleges and sector Property | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> ×0.7 | | ., | | | VIH | High-level input voltage, control input | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> ×0.7 | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> ×0.7 | | | | | | Low-level input voltage, control input | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | V <sub>CC</sub> × 0.35 | | | | Mari | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | V | | | VIL | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | ٧ <sub>I</sub> | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | 44/4 | lands transition via a Mall time | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | 0/ | | | Δt/Δv | Input transition rise/fall time | V <sub>CC</sub> = 3 V to 3.6 V | | 10 | ns/V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 10 | | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | VCC | MIN TYPT | MAX | UNIT | | |----------------------|----------------------------------|----------------------------------------------------------------------------------------|------------------------|--------|----------|-------------------|------|--| | V <sub>1</sub> = V | | | $I_S = 4 \text{ mA}$ | 1.65 V | 12 | 30 | | | | _ | On state with maintain | $V_I = V_{CC}$ or GND, | $I_S = 8 \text{ mA}$ | 2.3 V | 9 | 20 | 0 | | | ron | On-state switch resistance | VC = VIH<br>(see Figures 1 and 2) | I <sub>S</sub> = 24 mA | 3 V | 7.5 | 15 | Ω | | | | | (*** 9*** ** , | I <sub>S</sub> = 32 mA | 4.5 V | 5.5 | 10 | | | | | | | I <sub>S</sub> = 4 mA | 1.65 V | 74.5 | 100 | | | | <b>.</b> | Dook on registeres | $V_I = V_{CC}$ to GND, | I <sub>S</sub> = 8 mA | 2.3 V | 20 | 30 | 0 | | | ron(p) | Peak on resistance | VC = VIH<br>(see Figures 1 and 2) | I <sub>S</sub> = 24 mA | 3 V | 11.5 | 20 | Ω | | | | | , | $I_S = 32 \text{ mA}$ | 4.5 V | 7.5 | 15 | | | | | | $V_I = V_{CC}$ and $V_O = GI$ | | | | ±1 | | | | IS(off) | Off-state switch leakage current | urrent $V_I = GND \text{ and } V_O = V_{CC},$<br>$V_C = V_{IL} \text{ (see Figure 3)}$ | | 5.5 V | | ±0.1 <sup>†</sup> | μΑ | | | I <sub>S(on)</sub> | On-state switch leakage current | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , $V_O = Open$ (see Figure 4) | | 5.5 V | | ±1<br>±0.1† | μΑ | | | 1 <sub>1</sub> | Control input current | V <sub>C</sub> = V <sub>CC</sub> or GND | | 5.5 V | | ±1<br>±0.1† | μА | | | Icc | Supply current | V <sub>C</sub> = V <sub>CC</sub> or GND | | 5.5 V | | 10<br>1† | μΑ | | | Δlcc | Supply current change | $V_C = V_{CC} - 0.6 V$ | | 5.5 V | | 500 | μΑ | | | C <sub>ic</sub> | Control input capacitance | | | 5 V | 2 | | pF | | | C <sub>io(off)</sub> | Switch input/output capacitance | | | 5 V | 6 | | pF | | | C <sub>io(on)</sub> | Switch input/output capacitance | | | 5 V | 13 | | рF | | $<sup>^{\</sup>dagger}T_{A} = 25^{\circ}C$ SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | UNIT | |--------------------|-----------------|----------------|-------------------------------------|-----|-----|-----|-------------------|-----|-------------------|-----|-------------------|--|------| | | (INFOT) | (001F01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | t <sub>pd</sub> † | A or B | B or A | | 2 | | 1.2 | | 0.8 | | 0.6 | ns | | | | t <sub>en</sub> ‡ | С | A or B | 2.5 | 12 | 1.9 | 6.5 | 1.8 | 5 | 1.5 | 4.2 | ns | | | | t <sub>dis</sub> § | С | A or B | 2.2 | 10 | 1.4 | 6.9 | 2 | 6.5 | 1.4 | 5 | ns | | | <sup>†</sup> tPLH and tPHL are the same as tpd. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). ### analog switch characteristics, T<sub>A</sub> = 25°C | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | v <sub>cc</sub> | TYP | UNIT | |----------------------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------|-----------------|-------|--------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | Frequency response¶ | A D | D an A | (SSS Figure S) | 4.5 V | 195 | N41.1- | | (switch ON) | A or B | B or A | | 1.65 V | >300 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | >300 | | | | | | (see Figure 5) | 4.5 V | >300 | | | | | | | 1.65 V | 35 | | | Crosstalk | 0 | A == D | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 50 | / | | (control input to signal output) | С | A or B | f <sub>in</sub> = 1 MHz (square wave)<br>(see Figure 7) | 3 V | 70 | mV | | | | | (See Figure 1) | 4.5 V | 100 | | | | A or B | B or A | | 1.65 V | -58 | dB | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{\text{in}} = 1 \text{ MHz (sine wave)}$<br>(see Figure 8) | 2.3 V | -58 | | | | | | | 3 V | -58 | | | Feed-through attenuation# | | | <u> </u> | 4.5 V | -58 | | | (switch OFF) | | BULA | | 1.65 V | -42 | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -42 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 8) | 3 V | -42 | | | | | | (*** <b>9</b> * * *) | 4.5 V | -42 | | | | | | | 1.65 V | 0.1 | | | | | | $C_L$ = 50 pF, $R_L$ = 10 kΩ,<br>$f_{in}$ = 1 kHz (sine wave) | 2.3 V | 0.025 | | | | | | (see Figure 9) | 3 V | 0.015 | | | Sine-wave distortion | A or B | B or A | | 4.5 V | 0.01 | % | | Sine-wave distortion | AUID | DUIA | | 1.65 V | 0.15 | % | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015 | | | | | | 3 , | 4.5 V | 0.01 | | Adjust fin voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads –3 dB. $<sup>\</sup>ddagger$ tp\_L and tp\_H are the same as ten. \$ tp\_Lz and tpHz are the same as tdis. <sup>#</sup> Adjust fin voltage to obtain 0 dBm at input. ## SN74LVC1G66 SINGLE BILATERAL ANALOG SWITCH SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | LINUT | | |-----------------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|-------|--| | | FARAMETER | TEST CONDITIONS | TYP | TYP | TYP | TYP | UNIT | | | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 8 | 9 | 9 | 11 | pF | | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Input Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Leakage-Current Test Circuit | TEST | S1 | |------------------------------------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | <sup>t</sup> PHZ <sup>/t</sup> PZH | GND | | LOAD | CIRCUIT | |------|---------| | | | | W | INPUTS | | | V | 0. | D. | V | |--------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V $\pm$ 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×VCC | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V | | 5 V $\pm$ 0.5 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | - NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>Ω</sub> = 50 Ω. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch ON) Figure 7. Crosstalk (Control Input – Switch Output) Figure 8. Feed-Through (Switch OFF) Figure 9. Sine-Wave Distortion # DBV (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - C. Body dimensions do not include mold fla D. Falls within JEDEC MO—178 Variation AA. Body dimensions do not include mold flash or protrusion. ### DCK (R-PDSO-G5) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion. D. Falls within JEDEC MO-203 # YEA (R-XBGA-N5) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar $\mathbf{M}$ package configuration. - D. Package complies to JEDEC MO-211 variation EA. - E. This package is tin-lead (SnPb). Refer to the 5 YZA package (drawing 4204151) for lead-free. NanoStar is a trademark of Texas Instruments. # YZA (R-XBGA-N5) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree $^{\text{TM}}$ package configuration. - D. Package complies to JEDEC MO-211 variation EA. - E. This package is lead-free. Refer to the 5 YEA package (drawing 4203167) for tin-lead (SnPb). NanoFree is a trademark of Texas Instruments. # YZP (R-XBGA-N5) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree $^{\text{TM}}$ package configuration. - D. This package is lead-free. Refer to the 5 YEP package (drawing 4204725) for tin-lead (SnPb). NanoFree is a trademark of Texas Instruments. # YEP (R-XBGA-N5) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar $\mathbf{M}$ package configuration. - D. This package is tin-lead (SnPb). Refer to the 5 YZP package (drawing 4204741) for lead-free. NanoStar is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated