# PIC16C712/716 # 8-Bit CMOS Microcontrollers with A/D Converter and Capture/Compare/PWM #### **Devices included in this Data Sheet:** PIC16C712 PIC16C716 #### Microcontroller Core Features: - · High-performance RISC CPU - Only 35 single word instructions to learn - All single cycle instructions except for program branches which are two cycle - Operating speed: DC 20 MHz clock input DC - 200 ns instruction cycle | Device | Program<br>Memory | Data Memory | |-----------|-------------------|-------------| | PIC16C712 | 1K | 128 | | PIC16C716 | 2K | 128 | - Interrupt capability (up to 7 internal/external interrupt sources) - · Eight level deep hardware stack - · Direct, indirect and relative addressing modes - Power-on Reset (POR) - Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) - Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation - Brown-out detection circuitry for Brown-out Reset (BOR) - Programmable code-protection - Power saving SLEEP mode - · Selectable oscillator options - Low-power, high-speed CMOS EPROM technology - Fully static design - In-Circuit Serial Programming™ (ICSP) - Wide operating voltage range: 2.5V to 5.5V - High Sink/Source Current 25/25 mA - Commercial, Industrial and Extended temperature ranges - Low-power consumption: - < 2 mA @ 5V, 4 MHz</li> - 22.5 μA typical @ 3V, 32 kHz - < 1 μA typical standby current ### **Pin Diagrams** #### **Peripheral Features:** - Timer0: 8-bit timer/counter with 8-bit prescaler - Timer1: 16-bit timer/counter with prescaler can be incremented during sleep via external crystal/clock - Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler - Capture, Compare, PWM module - Capture is 16-bit, max. resolution is 12.5 ns, Compare is 16-bit, max. resolution is 200 ns, PWM maximum resolution is 10-bit - 8-bit multi-channel Analog-to-Digital converter | Key Features<br>PICmicro <sup>™</sup> Mid-Range Reference Manual<br>(DS33023) | PIC16C712 | PIC16C716 | |-------------------------------------------------------------------------------|----------------------|----------------------| | Operating Frequency | DC - 20 MHz | DC - 20 MHz | | Resets (and Delays) | POR, BOR (PWRT, OST) | POR, BOR (PWRT, OST) | | Program Memory (14-bit words) | 1K | 2K | | Data Memory (bytes) | 128 | 128 | | Interrupts | 7 | 7 | | I/O Ports | Ports A,B | Ports A,B | | Timers | 3 | 3 | | Capture/Compare/PWM modules | 1 | 1 | | 8-bit Analog-to-Digital Module | 4 input channels | 4 input channels | # PIC16C7XX FAMILY OF DEVICES | | | PIC16C710 | PIC16C71 | PIC16C711 | PIC16C712 | PIC16C715 | PIC16C716 | PIC16C72A | PIC16C73B | |-------------|-------------------------------------------------|-------------------------------------|---------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|----------------------------|--------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | | Memory | EPROM Program<br>Memory<br>(x14 words) | 512 | 1K | 1K | 1K | 2K | 2K | 2K | 4K | | | Data Memory (bytes) | 36 | 36 | 68 | 128 | 128 | 128 | 128 | 192 | | | Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0<br>TMR1<br>TMR2 | TMR0 | TMR0<br>TMR1<br>TMR2 | TMR0<br>TMR1<br>TMR2 | TMR0<br>TMR1<br>TMR2 | | Peripherals | Capture/Compare/<br>PWM Module(s) | _ | _ | _ | 1 | _ | 1 | 1 | 2 | | | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | _ | _ | _ | _ | _ | _ | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C,<br>USART | | | A/D Converter (8-bit)<br>Channels | 4 | 4 | 4 | 4 | 4 | 4 | 5 | 5 | | | Interrupt Sources | 4 | 4 | 4 | 7 | 4 | 7 | 8 | 11 | | | I/O Pins | 13 | 13 | 13 | 13 | 13 | 13 | 22 | 22 | | | Voltage Range (Volts) | 2.5-6.0 | 3.0-6.0 | 2.5-6.0 | 2.5-5.5 | 2.5-5.5 | 2.5-5.5 | 2.5-5.5 | 2.5-5.5 | | Features | In-Circuit Serial<br>Programming | Yes | | Brown-out Reset | Yes | _ | Yes | Yes | Yes | Yes | Yes | Yes | | | Packages | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC | #### **Table of Contents** | 1.0 | Device Overview | 5 | |--------|---------------------------------------------|-----| | 2.0 | Device Overview Memory Organization | 9 | | 3.0 | I/O Ports | 21 | | 4.0 | Timer0 Module | 29 | | 5.0 | Timer1 Module | | | 6.0 | Timer2 Module | 36 | | 7.0 | Capture/Compare/PWM (CCP) Module(s) | | | 3.0 | Analog-to-Digital Converter (A/D) Module | 45 | | 9.0 | Special Features of the CPU | 51 | | 10.0 | Instruction Set Summary | 67 | | 11.0 | Development Support | 69 | | 12.0 | Electrical Characteristics | 75 | | 13.0 | DC and AC Characteristics Graphs and Tables | 91 | | 14.0 | Packaging Information | 93 | | | ion History | | | Conve | ersion Considerations | 99 | | Migrat | tion from Base-line to Mid-Range Devices | 99 | | | - | | | On-Lir | ne Support | 105 | | Reade | er Response | 106 | | PIC16 | SC712/716 Product Identification System | 107 | #### To Our Valued Customers #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000. #### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. #### Errata An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Corrections to this Data Sheet** We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please: - · Fill out and mail in the reader response form in the back of this data sheet. - E-mail us at webmaster@microchip.com. We appreciate your assistance in making this a better document. # PIC16C712/716 NOTES: # 1.0 DEVICE OVERVIEW This document contains device-specific information. Additional information may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023), which may be obtained from your local Microchip Sales Representative or downloaded from the Microchip website. The Reference Manual should be considered a complementary document to this data sheet, and is highly rec- ommended reading for a better understanding of the device architecture and operation of the peripheral modules. There are two devices (PIC16C712, PIC16C716) covered by this datasheet. Figure 1-1 is the block diagram for both devices. The pinouts are listed in Table 1-1. FIGURE 1-1: PIC16C712/716 BLOCK DIAGRAM TABLE 1-1 PIC16C712/716 PINOUT DESCRIPTION | Pin | PIC16C | 712/716 | Pin | Buffer | | |------------------------------------|-----------|---------|----------|-------------------------|------------------------------------------------------------------------------------------------------------------| | Name | DIP, SOIC | SSOP | Туре | Туре | Description | | MCLR/VPP<br>MCLR | 4 | 4 | I | ST | Master clear (reset) input. This pin is an active low reset to the device. | | VPP | | | Р | | Programming voltage input | | OSC1/CLKIN<br>OSC1 | 16 | 18 | 1 | ST | Oscillator crystal input or external clock source input. ST buffer when configured in RC mode. CMOS otherwise. | | CLKIN | | | I | CMOS | External clock source input. | | OSC2/CLKOUT<br>OSC2 | 15 | 17 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. | | CLKOUT | | | 0 | _ | In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. | | | | | | | PORTA is a bi-directional I/O port. | | RA0/AN0<br>RA0<br>AN0 | 17 | 19 | I/O<br>I | TTL<br>Analog | Digital I/O<br>Analog input 0 | | RA1/AN1<br>RA1<br>AN1 | 18 | 20 | I/O<br>I | TTL<br>Analog | Digital I/O<br>Analog input 1 | | RA2/AN2<br>RA2<br>AN2 | 1 | 1 | I/O<br>I | TTL<br>Analog | Digital I/O<br>Analog input 2 | | RA3/AN3/VREF<br>RA3<br>AN3<br>VREF | 2 | 2 | I/O<br>I | TTL<br>Analog<br>Analog | Digital I/O Analog input 3 A/D Reference Voltage input. | | RA4/T0CKI<br>RA4 | 3 | 3 | I/O | ST/OD | Digital I/O. Open drain when configured as output. | | TOCKI | | | l l | ST | Timer0 external clock input | Legend: TTL = TTL-compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels OD = Open drain output SM = SMBus compatible input. An external resistor is required if this pin is used as an output NPU = N-channel pull-up No-P diode = No P-diode to VDD PU = Weak internal pull-up AN = Analog input or output $I = input & O = output \\ P = Power & L = LCD Driver$ TABLE 1-1 PIC16C712/716 PINOUT DESCRIPTION (Cont.'d) | Pin | PIC16C | 712/716 | Pin | Buffer | | |---------------------------|-----------|--------------|------------|-------------|----------------------------------------------------------------------------------------------------------------| | Name | DIP, SOIC | SSOP | Туре | Туре | Description | | | | | | | PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT<br>RB0<br>INT | 6 | 7 | I/O<br>I | TTL<br>ST | Digital I/O<br>External Interrupt | | RB1/T1OSO/T1CKI<br>RB1 | 7 | 8 | · | | | | T10S0 | | | I/O<br>O | TTL<br>— | Digital I/O Timer1 oscillator output. Connects to | | T1CKI | 0 | 0 | I | ST | crystal in oscillator mode.<br>Timer1 external clock input. | | RB2/T1OSI<br>RB2<br>T1OSI | 8 | 9 | I/O<br>I | TTL<br>— | Digital I/O Timer1 oscillator input. Connects to crystal in oscillator mode. | | RB3/CCP1<br>RB3<br>CCP1 | 9 | 10 | I/O<br>I/O | TTL<br>ST | Digital I/O Capture1 input, Compare1 output, PWM1 output. | | RB4 | 10 | 12 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | RB5 | 11 | 12 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | RB6 | 12 | 13 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | RB7 | 13 | 14 | 1/0 | ST<br>TTL | ICSP programming clock. Digital I/O Interrupt on change pin. | | Vac | | <i>r</i> . c | I/O | ST | ICSP programming data. | | Vss | 5 | 5, 6 | P<br>P | <del></del> | Ground reference for logic and I/O pins. | | VDD | 14 | 15, 16 | 1 | _ | Positive supply for logic and I/O pins. | Legend: TTL = TTL-compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels OD = Open drain output SM = SMBus compatible input. An external resistor is required if this pin is used as an output NPU = N-channel pull-up No-P diode = No P-diode to VDD PU = Weak internal pull-up AN = Analog input or output # PIC16C712/716 NOTES: #### 2.0 MEMORY ORGANIZATION There are two memory blocks in each of these PICmicro® microcontroller devices. Each block (Program Memory and Data Memory) has its own bus so that concurrent access can occur. Additional information on device memory may be found in the $PICmicro^{TM}$ Mid-Range Reference Manual, (DS33023). # 2.1 <u>Program Memory Organization</u> The PIC16C712/716 has a 13-bit program counter capable of addressing an 8K x 14 program memory space. PIC16C712 has 1K x 14 words of program memory and PIC16C716 has $2K \times 14$ words of program memory. Accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000h and the interrupt vector is at 0004h. FIGURE 2-1: PROGRAM MEMORY MAP AND STACK OF THE PIC16C712 FIGURE 2-2: PROGRAM MEMORY MAP AND STACK OF PIC16C716 © 1999 Microchip Technology Inc. Preliminary DS41106A-page 9 #### 2.2 **Data Memory Organization** The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 and RP0 are the bank select bits. | RP1 <sup>(1)</sup> | RP0 | (STATUS<6:5>) | |--------------------|-----|---------------| |--------------------|-----|---------------| - $= 00 \rightarrow Bank0$ - $= 01 \rightarrow Bank1$ - = 10 → Bank2 (not implemented) - = 11 → Bank3 (not implemented) Note 1: Maintain this bit clear to ensure upward compatibility with future products. Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain special function registers. Some "high use" special function registers from one bank may be mirrored in another bank for code reduction and quicker access. #### GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly, or indirectly through the File Select Register FSR (Section 2.5). FIGURE 2-3: **REGISTER FILE MAP** | File<br>Address | | | File<br>Address | |-----------------|--------------------------------|-----------------------|-----------------| | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 1 80h | | 01h | TMR0 | OPTION_REG | 81h | | 02h | PCL | PCL | 82h | | 03h | STATUS | STATUS | 83h | | 04h | FSR | FSR | 84h | | 05h | PORTA | TRISA | 85h | | 06h | PORTB | TRISB | 86h | | 07h | DATACCP | TRISCCP | 87h | | 08h | | | 88h | | 09h | | | 89h | | 0Ah | PCLATH | PCLATH | 8Ah | | 0Bh | INTCON | INTCON | 8Bh | | 0Ch | PIR1 | PIE1 | 8Ch | | 0Dh | | | 8Dh | | 0Eh | TMR1L | PCON | 8Eh | | 0Fh | TRM1H | | 8Fh | | 10h | T1CON | | 90h | | 11h | TRM2 | | 91h | | 12h | T2CON | PR2 | 92h | | 13h | | | 93h | | 14h | | | 94h | | 15h | CCPR1L | | 95h | | 16h | CCPR1H | | 96h | | 17h | CCP1CON | | 97h | | 18h | | | 98h | | 19h | | | 99h | | 1Ah | | | 9Ah | | 1Bh | | | 9Bh | | 1Ch | | | 9Ch | | 1Dh | | | 9Dh | | 1Eh | ADRES | | 9Eh | | 1Fh | ADCON0 | ADCON1 | 9Fh | | 20h | | General | A0h | | | | Purpose | | | | General<br>Purpose | Registers<br>32 Bytes | BFh | | | Registers | 32 Dytes | C0h | | | 96 Bytes | | Con | | 7Fh | | | FFh | | Į. | Bank 0 | Bank 1 | ı | | Uni | implemented da | ata memory loc | ations, | | | l as '0'.<br>ot a physical reç | nietor | | | Note 1. No | n a priysical re | jister. | | #### 2.2.2 SPECIAL FUNCTION REGISTERS The Special Function Registers are registers used by the CPU and Peripheral Modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is give in Table 2-1. The special function registers can be classified into two sets; core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in that peripheral feature section. TABLE 2-1 SPECIAL FUNCTION REGISTER SUMMARY | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (4) | |---------|-------------------------|-------------------------------------|---------------------------------------------------------------|----------------|-----------------|---------------|-----------------|---------------|-----------|--------------------------|-------------------------------| | Bank 0 | | | | | | | | | | | | | 00h | INDF <sup>(1)</sup> | Addressing | this location | uses conten | ts of FSR to ac | ddress data r | nemory (not | a physical re | gister) | 0000 0000 | 0000 0000 | | 01h | TMR0 | Timer0 mod | lule's register | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h | PCL <sup>(1)</sup> | Program Co | ounter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h | STATUS <sup>(1)</sup> | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0 | TO | PD | Z | DC | С | rr01 1xxx | rr0q quuu | | 04h | FSR <sup>(1)</sup> | Indirect data | a memory ad | dress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA <sup>(5,6)</sup> | ı | _ | (7) | PORTA Data | Latch when | written: POR | ΓA pins wher | read | xx xxxx | xu uuuu | | 06h | PORTB <sup>(5,6)</sup> | PORTB Dat | a Latch whe | n written: PC | RTB pins whe | n read | | | | xxxx xxxx | uuuu uuuu | | 07h | DATACCP | (7) | _(7) | (7) | (7) | (7) | DCCP | (7) | DT1CK | xxxx xxxx | xxxx xuxu | | 08h-09h | _ | Unimpleme | nted | | | | | | | _ | _ | | 0Ah | PCLATH <sup>(1,2)</sup> | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the F | Program Cou | ınter | 0 0000 | 0 0000 | | 0Bh | INTCON <sup>(1)</sup> | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | ı | ADIF | I | | _ | CCP1IF | TMR2IF | TMR1IF | -0 0000 | -0 0000 | | 0Dh | ı | Unimpleme | nted | | | | | | | _ | _ | | 0Eh | TMR1L | Holding regi | ster for the L | east Signific | ant Byte of the | 16-bit TMR | 1 register | | | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding regi | ister for the N | Nost Significa | ant Byte of the | 16-bit TMR1 | register | | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | - | _ | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | lule's register | г | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h-14h | | | | | | | | | | | | | 15h | CCPR1L | Capture/Co | mpare/PWM | Register1 (L | .SB) | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Compare/PWM Register1 (MSB) | | | | | | xxxx xxxx | uuuu uuuu | | | | 17h | CCP1CON | _ | <ul> <li>— DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0</li> </ul> | | | | | | | 00 0000 | 00 0000 | | 18h-1Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Eh | ADRES | A/D Result I | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | Legend: x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', Shaded locations are unimplemented, read as '0'. - Note 1: These registers can be addressed from either bank. - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<12:8> whose contents are transferred to the upper byte of the program counter. - 3: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset. - 4: The IRP and RP1 bits are reserved. Always maintain these bits clear. - 5: On any device reset, these pins are configured as inputs. - **6:** This is the value that will be in the port output latch. - 7: Reserved bits; Do Not Use. # TABLE 2-1 SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d) | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (4) | |---------|-------------------------|--------------------|--------------------|--------------|-----------------|---------------|-----------------|---------------|---------|--------------------------|-------------------------------| | Bank 1 | Bank 1 | | | | | | | | | | | | 80h | INDF <sup>(1)</sup> | Addressing | this location | uses conten | ts of FSR to ac | ddress data r | nemory (not | a physical re | gister) | 0000 0000 | 0000 0000 | | 81h | OPTION_<br>REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h | PCL <sup>(1)</sup> | Program Co | ounter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 83h | STATUS <sup>(1)</sup> | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0 | TO | PD | Z | DC | С | rr01 1xxx | rr0q quuu | | 84h | FSR <sup>(1)</sup> | Indirect data | a memory ad | dress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | (7) | PORTA Data | Direction Re | gister | | | x1 1111 | x1 1111 | | 86h | TRISB | PORTB Dat | a Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 87h | TRISCCP | (7) | (7) | (7) | (7) | (7) | TCCP | (7) | TT1CK | xxxx x1x1 | xxxx x1x1 | | 88h-89h | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Ah | PCLATH <sup>(1,2)</sup> | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 0 0000 | | 8Bh | INTCON <sup>(1)</sup> | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | _ | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | -0000 | -0000 | | 8Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Eh | PCON | _ | _ | _ | _ | _ | _ | POR | BOR | qq | uu | | 8Fh-91h | 1h — Unimplemented | | | | | | | | _ | _ | | | 92h | PR2 | Timer2 Peri | od Register | | | | | | | 1111 1111 | 1111 1111 | | 93h-9Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | Legend: x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', Shaded locations are unimplemented, read as '0'. - Note 1: These registers can be addressed from either bank. - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<12:8> whose contents are transferred to the upper byte of the program counter. - 3: Other (non power-up) resets include: external reset through $\overline{\text{MCLR}}$ and the Watchdog Timer Reset. - 4: The IRP and RP1 bits are reserved. Always maintain these bits clear. - 5: On any device reset, these pins are configured as inputs. - **6:** This is the value that will be in the port output latch. - 7: Reserved bits; Do Not Use. #### 2.2.2.1 STATUS REGISTER The STATUS register, shown in Figure 2-4, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory. The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary." - **Note 1:** These devices do not use bits IRP and RP1 (STATUS<7:6>). Maintain these bits clear to ensure upward compatibility with future products. - Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. # FIGURE 2-4: STATUS REGISTER (ADDRESS 03h, 83h) | R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x | | |-------------|---------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------|--------------------------------------------|-----------------------------|----------------------------------------------------------------------| | IRP<br>bit7 | RP1 | RP0 | TO | PD | Z | DC | C<br>bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' | | bit 7: | 1 = Bank | 2, 3 (100h · | - 1FFh) - i | not implen | ndirect add<br>nented, mai<br>nted, mainta | ntain clear | | - n = Value at POR reset | | bit 6-5: | 01 = Band<br>00 = Band<br>Each ban | : Register E<br>k 1 (80h - F<br>k 0 (00h - 7<br>k is 128 byt<br>P1 = not imp | Fh)<br>Fh)<br>es | · | ed for direc | t addressin | g) | | | bit 4: | | | | struction, | or SLEEP ir | nstruction | | | | bit 3: | 1 = After | er-down bit<br>power-up o<br>ecution of the | | | | | | | | bit 2: | | esult of an a | | | peration is a | | | | | bit 1: | 1 = A carı | y-out from | the 4th lo | w order bi | W,SUBLW,S<br>t of the resu<br>pit of the res | ult occurred | | or borrow the polarity is reversed | | bit 0: | 1 = A carr<br>0 = No ca<br><b>Note:</b> For | ry-out from<br>rry-out fron<br>borrow the<br>perand. For | the most on the most of the most of the most of the most of the | significant<br>t significar<br>s reversec | | esult occur<br>result occu<br>tion is exec | red<br>irred<br>cuted by ad | ding the two's complement of the | # 2.2.2.2 OPTION\_REG REGISTER The OPTION\_REG register is a readable and writable register, which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0 and the weak pull-ups on PORTB. To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer. # FIGURE 2-5: OPTION\_REG REGISTER (ADDRESS 81h) | R/W-1 | R/W-1 | R/W-1 R | /W-1 R/W-1 | R/W-1 | R/W-1 | R/W-1 | | |--------------|-----------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|-------------|---------------|-------------|-----------------------------------------------------------------------------------------------| | RBPU<br>bit7 | INTEDG | TOCS T | OSE PSA | PS2 | PS1 | PS0<br>bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | bit 7: | 1 = PORTE | RTB Pull-up<br>3 pull-ups are<br>3 pull-ups are | | lividual po | rt latch valu | es | 11 = Yalas a. 1 - 5 (1000) | | bit 6: | 1 = Interrup | • | e Select bit<br>dge of RB0/INT<br>edge of RB0/INT | • | | | | | bit 5: | 1 = Transiti | on on RA4/T | urce Select bit<br>OCKI pin<br>cycle clock (CLł | (OUT) | | | | | bit 4: | 1 = Increm | ent on high-t | dge Select bit<br>o-low transition<br>o-high transition | | | | | | bit 3: | 1 = Presca | | ment bit<br>ed to the WDT<br>ed to the Timer( | ) module | | | | | bit 2-0: | PS2:PS0: | Prescaler Ra | te Select bits | | | | | | | Bit Value | TMR0 Rate | WDT Rate | | | | | | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128<br>1:256 | 1:1<br>1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128 | | | | | # 2.2.2.3 INTCON REGISTER The INTCON Register is a readable and writable register which contains various enable and flag bits for the TMR0 register overflow, RB Port change and External RB0/INT pin interrupts. Note: Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. # FIGURE 2-6: INTCON REGISTER (ADDRESS 0Bh, 8Bh) | R/W-0 R/W-x | | |-------------|---------------------------------------------|-------------|--------------|--------------|----------------------------------|-------------|--------------|-----------------------------------------------------------------------------------------------| | GIE<br>bit7 | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF<br>bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | bit 7: | <b>GIE:</b> Glob<br>1 = Enabl<br>0 = Disab | es all un-r | nasked in | | | | | ii = value at r ett reest | | bit 6: | <b>PEIE</b> : Per 1 = Enabl 0 = Disab | es all un-r | nasked pe | eripheral ir | nterrupts | | | | | bit 5: | <b>T0IE</b> : TMI<br>1 = Enabl<br>0 = Disab | es the TM | R0 interru | ıpt | bit | | | | | bit 4: | IINTE: RE<br>1 = Enabl<br>0 = Disab | es the RB | 0/INT exte | ernal inter | rupt | | | | | bit 3: | RBIE: RB<br>1 = Enabl<br>0 = Disab | es the RB | port char | nge interru | ıpt | | | | | bit 2: | <b>TOIF</b> : TMF<br>1 = TMRC<br>0 = TMRC | register h | nas overflo | owed (mus | st be cleare | d in softwa | ire) | | | bit 1: | <b>INTF</b> : RB6<br>1 = The R<br>0 = The R | B0/INT ex | cternal inte | errupt occ | urred (must | be cleared | d in softwar | re) | | bit 0: | | st one of t | he RB7:R | B4 pins cl | it<br>hanged stat<br>anged state | | e cleared in | software) | # PIC16C712/716 # 2.2.2.4 PIE1 REGISTER This register contains the individual enable bits for the peripheral interrupts. **Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. # FIGURE 2-7: PIE1 REGISTER (ADDRESS 8Ch) | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-------|--------|--------|--------|------------------------------------------------------------------------------|--|--|--|--|--|--| | _ | ADIE | _ | _ | | CCP1IE | TMR2IE | TMR1IE | R = Readable bit | | | | | | | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | | | | | | | bit 7: | Unimplen | nented: R | ead as '0' | | | | | | | | | | | | | bit 6: | 1 = Enable | Jnimplemented: Read as '0' ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D interrupt 0 = Disables the A/D interrupt | | | | | | | | | | | | | | bit 5-3: | Unimplen | Unimplemented: Read as '0' | | | | | | | | | | | | | | bit 2: | 1 = Enable | CCP1IE: CCP1 Interrupt Enable bit 1 = Enables the CCP1 interrupt 0 = Disables the CCP1 interrupt | | | | | | | | | | | | | | bit 1: | 1 = Enable | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt | | | | | | | | | | | | | | bit 0: | 0 = Disables the TMR2 to PR2 match interrupt TMR1IE: TMR1 Overflow Interrupt Enable bit 1 = Enables the TMR1 overflow interrupt 0 = Disables the TMR1 overflow interrupt | | | | | | | | | | | | | | # 2.2.2.5 PIR1 REGISTER This register contains the individual flag bits for the peripheral interrupts. Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. # FIGURE 2-8: PIR1 REGISTER (ADDRESS 0Ch) | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----------|---------------------------|-------------|--------|----------------------------------------------------------------------------------------------------------------|--|--|--| | _ | ADIF | _ | _ | _ | CCP1IF | TMR2IF | TMR1IF | R = Readable bit | | | | | it7 | | | | | | | bit0 | <ul><li>W = Writable bit</li><li>U = Unimplemented bit, read as '0'</li><li>- n = Value at POR reset</li></ul> | | | | | oit 7: | Unimplen | nented: R | ead as '0' | | | | | | | | | | oit 6: | <b>ADIF</b> : A/D<br>1 = An A/D<br>0 = The A/D | onversi | on compl | eted (mus | t be cleared | d in softwa | re) | | | | | | bit 5-3: | Unimplen | nented: R | ead as '0' | | | | | | | | | | bit 2: | CCP1IF: CCP1 Interrupt Flag bit Capture Mode 1 = A TMR1 register capture occurred (must be cleared in software) 0 = No TMR1 register capture occurred Compare Mode 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred PWM Mode Unused in this mode | | | | | | | | | | | | bit 1: | <b>TMR2IF</b> : T<br>1 = TMR2<br>0 = No TM | to PR2 m | atch occu | rred (mus | Flag bit<br>it be cleared | d in softwa | re) | | | | | | bit 0: | <b>TMR1IF</b> : 7 1 = TMR1 | | | | bit<br>cleared in s | software) | | | | | | Note: #### 2.2.2.6 PCON REGISTER The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. These devices contain an additional bit to differentiate a Brown-out Reset condition from a Power-on Reset condition. Note: If the BODEN configuration bit is set, BOR is '1' on Power-on Reset. If the BODEN configuration bit is clear, BOR is unknown on Power-on Reset. The BOR status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN configuration bit is clear). BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred. # FIGURE 2-9: PCON REGISTER (ADDRESS 8Eh) #### 2.3 PCL and PCLATH The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register go through the PCLATH register. #### 2.3.1 STACK The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution. Midrange devices have an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed. After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on). # 2.4 Program Memory Paging The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper bit of the address is provided by PCLATH<3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bit is programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is pushed onto the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the return instructions (which POPs the address from the stack). # 2.5 <u>Indirect Addressing, INDF and FSR</u> Registers The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing. #### **EXAMPLE 2-1: INDIRECT ADDRESSING** - Register file 05 contains the value 10h - · Register file 06 contains the value 0Ah - · Load the value 05 into the FSR register - A read of the INDF register will return the value of 10h - Increment the value of the FSR register by one (FSR = 06) - A read of the INDR register now will return the value of 0Ah. Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected). A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2. # EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING 0x20;initialize pointer movlw movwf FSR ; to RAM NEXT INDF ; clear INDF register clrf incf FSR ;inc pointer btfss FSR,4 ;all done? NEXT ; NO, clear next CONTINUE ;YES, continue An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-10. However, IRP is not used in the PIC16C712/716. #### FIGURE 2-10: DIRECT/INDIRECT ADDRESSING # **3.0 I/O PORTS** Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Additional information on I/O ports may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023). ### 3.1 PORTA and the TRISA Register PORTA is a 5-bit wide bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (=1) will make the corresponding PORTA pin an input, (i.e., put the corresponding output driver in a hi-impedance mode). Clearing a TRISA bit (=0) will make the corresponding PORTA pin an output, (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore a write to a port implies that the port pins are read, the value is modified, and then written to the port data latch. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers. PORTA pins, RA3:0, are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register 1). **Note:** On a Power-on Reset, these pins are configured as analog inputs and read as '0'. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. #### **EXAMPLE 3-1: INITIALIZING PORTA** BCF STATUS, RPO CLRF PORTA ; Initialize PORTA by ; clearing output ; data latches STATUS, RPO ; Select Bank 1 BSF MOVLW $0 \times EF$ ; Value used to ; initialize data ; direction MOVWF TRISA ; Set RA<3:0> as inputs ; RA<4> as outputs BCF STATUS, RPO ; Return to Bank 0 FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0 FIGURE 3-2: BLOCK DIAGRAM OF RA4/T0CKI PIN TABLE 3-1 PORTA FUNCTIONS | Name | Bit# | Buffer | Function | |--------------|------|--------|-------------------------------------------------| | RA0/AN0 | bit0 | TTL | Input/output or analog input | | RA1/AN1 | bit1 | TTL | Input/output or analog input | | RA2/AN2 | bit2 | TTL | Input/output or analog input | | RA3/AN3/VREF | bit3 | TTL | Input/output or analog input or VREF | | | | | Input/output or external clock input for Timer0 | | RA4/T0CKI | bit4 | ST | Output is open drain type | Legend: TTL = TTL input, ST = Schmitt Trigger input TABLE 3-2 SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets | |---------|--------|-------|-------|-------|-------|--------|-----------|----------|---------|-------------------------|---------------------------| | 05h | PORTA | _ | _ | (1) | RA4 | RA3 | RA2 | RA1 | RA0 | xx xxxx | xu uuuu | | 85h | TRISA | _ | _ | (1) | PORT | A Data | Direction | Register | 11 1111 | 11 1111 | | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. Note 1: Reserved bits; Do Not Use. # 3.2 PORTB and the TRISB Register PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (=1) will make the corresponding PORTB pin an input, (i.e., put the corresponding output driver in a hi-impedance mode). Clearing a TRISB bit (=0) will make the corresponding PORTB pin an output, (i.e., put the contents of the output latch on the selected pin). ### **EXAMPLE 3-1: INITIALIZING PORTB** STATUS, RPO ; BCF CLRF PORTB ; Initialize PORTB by ; clearing output ; data latches BSF STATUS, RPO ; Select Bank 1 ; Value used to MOVLW 0xCF ; initialize data ; direction MOVWF TRISB ; Set RB<3:0> as inputs ; RB<5:4> as outputs ; RB<7:6> as inputs Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit $\overline{\text{RBPU}}$ (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. #### FIGURE 3-3: BLOCK DIAGRAM OF RB0 PIN © 1999 Microchip Technology Inc. Preliminary DS41106A-page 23 PORTB pins RB3:RB1 are multiplexed with several peripheral functions (Table 3-3). PORTB pins RB3:RB0 have Schmitt Trigger input buffers. When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTB pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISB as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins, RB7:RB4, are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature. FIGURE 3-4: BLOCK DIAGRAM OF RB1/T10S0/T1CKI PIN FIGURE 3-5: BLOCK DIAGRAM OF RB2/T10SI PIN # FIGURE 3-6: BLOCK DIAGRAM OF RB3/CCP1 PIN FIGURE 3-7: BLOCK DIAGRAM OF RB7:RB4 PINS TABLE 3-3 PORTB FUNCTIONS | Name | Bit# | Buffer | Function | |---------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up. | | RB1/T1OS0/<br>T1CKI | bit1 | TTL/ST <sup>(1)</sup> | Input/output pin or Timer 1 oscillator output, or Timer 1 clock input. Internal software programmable weak pull-up. See Timer1 section for detailed operation. | | RB2/T1OSI | bit2 | TTL/ST <sup>(1)</sup> | Input/output pin or Timer 1 oscillator input. Internal software programmable weak pull-up. See Timer1 section for detailed operation. | | RB3/CCP1 | bit3 | TTL/ST <sup>(1)</sup> | Input/output pin or Capture 1 input, or Compare 1 output, or PWM1 output. Internal software programmable weak pull-up. See CCP1 section for detailed operation. | | RB4 | bit4 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB5 | bit5 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB6 | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. | | RB7 | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data. | Legend: TTL = TTL input, ST = Schmitt Trigger input Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt or peripheral input. 2: This buffer is a Schmitt Trigger input when used in serial programming mode. # TABLE 3-4 SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |---------|------------|---------|---------------|-----------|-----------|-------|-------|-------|-------|--------------------------|---------------------------| | 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | uuuu uuuu | | 86h | TRISB | PORTB I | Data Directio | 1111 1111 | 1111 1111 | | | | | | | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB. © 1999 Microchip Technology Inc. Preliminary DS41106A-page 27 # PIC16C712/716 NOTES: # 4.0 TIMERO MODULE The Timer0 module timer/counter has the following features: - 8-bit timer/counter - · Readable and writable - · Internal or external clock select - · Edge select for external clock - 8-bit software programmable prescaler - · Interrupt on overflow from FFh to 00h Figure 4-1 is a simplified block diagram of the Timer0 module. Additional information on timer modules is available in the $PICmicro^{TM}$ Mid-Range Reference Manual, (DS33023). # 4.1 <u>Timer0 Operation</u> Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In counter mode, Timer0 will increment on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed below. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PICmicro™ Mid-Range Reference Manual, (DS33023). #### 4.2 <u>Prescaler</u> An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa. The prescaler is not readable or writable. The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio. Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1,x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. **Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. FIGURE 4-1: TIMERO BLOCK DIAGRAM #### 4.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution. Note: To avoid an unintended device RESET, a specific instruction sequence (shown in the PICmicro™ Mid-Range Reference Manual, DS33023) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled. ### 4.3 Timer0 Interrupt The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut off during SLEEP. # FIGURE 4-2: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER TABLE 4-1 REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |---------|------------|--------|-------------|---------|-------|-----------|-----------|-----------|----------|--------------------------|---------------------------| | 01h | TMR0 | Timer0 | module's re | egister | | xxxx xxxx | uuuu uuuu | | | | | | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 85h | TRISA | _ | _ | (1) | Bit 4 | PORTA I | Data Dire | ection Re | 11 11111 | 11 1111 | | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0. Note 1: Reserved bit; Do Not Use. # 5.0 TIMER1 MODULE The Timer1 module timer/counter has the following features: - 16-bit timer/counter (Two 8-bit registers; TMR1H and TMR1L) - Readable and writable (Both registers) - · Internal or external clock select - Interrupt on overflow from FFFFh to 0000h - · Reset from CCP module trigger Timer1 has a control register, shown in Figure 5-1. Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>). Figure 5-2 is a simplified block diagram of the Timer1 module. Additional information on timer modules is available in the $PICmicro^{TM}$ Mid-Range Reference Manual, (DS33023). # 5.1 <u>Timer1 Operation</u> Timer1 can operate in one of these modes: - · As a timer - · As a synchronous counter - · As an asynchronous counter The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>). In timer mode, Timer1 increments every instruction cycle. In counter mode, it increments on every rising edge of the external clock input. When the Timer1 oscillator is enabled (T1OSCEN is set), the RB2/T1OSI and RB1/T1OSO/T1CKI pins become inputs. That is, the TRISB<2:1> value is ignored. Timer1 also has an internal "reset input". This reset can be generated by the CCP module (Section 7.0). # FIGURE 5-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h) | U-0 | U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | - T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON R = Readable bit | | bit7 | bit0 W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | bit 7-6: | Unimplemented: Read as '0' | | bit 5-4: | T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits 11 = 1:8 Prescale value 10 = 1:4 Prescale value 01 = 1:2 Prescale value 00 = 1:1 Prescale value | | bit 3: | T1OSCEN: Timer1 Oscillator Enable Control bit 1 = Oscillator is enabled 0 = Oscillator is shut off Note: The oscillator inverter and feedback resistor are turned off to eliminate power drain | | bit 2: | T1SYNC: Timer1 External Clock Input Synchronization Control bit | | | TMR1CS = 1 1 = Do not synchronize external clock input 0 = Synchronize external clock input | | | $\underline{TMR1CS} = 0$ This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0. | | bit 1: | TMR1CS: Timer1 Clock Source Select bit 1 = External clock from pin RB1/T1OSO/T1CKI (on the rising edge) 0 = Internal clock (Fosc/4) | | bit 0: | TMR10N: Timer1 On bit 1 = Enables Timer1 0 = Stops Timer1 | #### FIGURE 5-2: TIMER1 BLOCK DIAGRAM Note 1: When the T1OSCEN bit is cleared, the inverter and feedback resistor are turned off. This eliminates power drain. # 5.2 <u>Timer1 Module and PORTB Operation</u> When Timer1 is configured as timer running from the main oscillator, PORTB<2:1> operate as normal I/O lines. When Timer1 is configured to function as a counter however, the clock source selection may affect the operation of PORTB<2:1>. Multiplexing details of the Timer1 clock selection on PORTB are shown in Figure 3-4 and Figure 3-5. The clock source for Timer1 in the counter mode can be from one of the following: - External circuit connected to the RB1/T1OSO/T1CKI pin - Firmware controlled DATACCP<0> bit, DT1CKI - 3. Timer1 oscillator Table 5-1 shows the details of Timer1 mode selections, control bit settings, TMR1 and PORTB operations. TABLE 5-1 TMR1 MODULE AND PORTB OPERATION | TMR1<br>Module<br>Mode | Clock Source | Control Bits | TMR1 Module Operation | PORTB<2:1> Operation | | | |------------------------|-------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Off | N/A | T1CON =xx 0x00 | Off | PORTB<2:1> function as normal I/O | | | | Timer | Fosc/4 | T1CON =xx 0x01 | TMR1 module uses the main oscillator as clock source. TMR1ON can turn on or turn off Timer1. | PORTB<2:1> function as normal I/O | | | | | External circuit | T1CON =xx 0x11<br>TR1SCCP =x-1 | TMR1 module uses the external signal on the RB1/T1OSO/T1CKI pin as a clock source. TMR1ON can turn on or turn off Timer1. DT1CK can read the signal on the RB1/T1OSO/T1CKI pin. | PORTB<2> functions as normal I/O. PORTB<1> always reads 0 when configured as input. If PORTB<1> is configured as output, reading PORTB<1> will read the data latch. Writing to PORTB<1> will always store the | | | | | Firmware | T1CON =xx 0x11<br>TR1SCCP =x-0 | DATACCP<0> bit drives RB1/T1OSO/T1CKI and produces the TMR1 clock source. TMR1ON can turn on or turn off Timer1. The DATACCP<0> bit, DT1CK, can read and write to the RB1/T1OSO/T1CKI pin. | result in the data latch, but not to the RB1/T1OSO/T1CKI pin. If the TMR1CS bit is cleared (TMR1 reverts to the timer mode), then pin PORTB<1> will be driven with the value in the data latch. | | | | Counter | Timer1 oscillator | T1CON =xx 1x11 | RB1/T1OSO/T1CKI and RB2/T1OSI are configured as a 2 pin crystal oscillator. RB1/T1OSI/T1CKI is the clock input for TMR1. TMR1ON can turn on or turn off Timer1. DATACCP<1> bit, DT1CK, always reads 0 as input and can not write to the RB1/T1OSO/T1CK1 pin. | PORTB<2:1> always read 0 when configured as inputs. If PORTB<2:1> are configured as outputs, reading PORTB<2:1> will read the data latches. Writing to PORTB<2:1> will always store the result in the data latches, but not to the RB2/T1OSI and RB1/T1OSO/T1CKI pins. If the TMR1CS and T1OSCEN bits are cleared (TMR1 reverts to the timer mode and TMR1 oscillator is disabled), then pin PORTB<2:1> will be driven with the value in the data latches. | | | © 1999 Microchip Technology Inc. Preliminary DS41106A-page 33 #### 5.3 Timer1 Oscillator A crystal oscillator circuit is built in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. Table 5-2 shows the capacitor selection for the Timer1 oscillator. The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up. TABLE 5-2 CAPACITOR SELECTION FOR THE TIMER1 OSCILLATOR | Osc Type | Freq | C1 | C2 | | | | | | | | | | |--------------|----------------------------------------------|-----------------|---------------|--|--|--|--|--|--|--|--|--| | 71. | | | | | | | | | | | | | | LP | 32 kHz | 33 pF | (√33\pF\) | | | | | | | | | | | | 100 kHz | 15 pF | \15 pF | | | | | | | | | | | | 200 kHz 15 pF | | | | | | | | | | | | | These v | These values are for design guidance only. | | | | | | | | | | | | | Note 1: High | her capacitan | e increases t | he stability | | | | | | | | | | | of o | scillator but a | so increases | the start-up | | | | | | | | | | | time | ^ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | | | | | | | | | | 2: Sin | e each reson | ator/crystal ha | as its own | | | | | | | | | | | cha | characteristics, the user should consult the | | | | | | | | | | | | | rěso | onator/crystal | manufacturer | for appropri- | | | | | | | | | | | \ ate | values of exte | rnal compone | ents. | | | | | | | | | | #### 5.4 Timer1 Interrupt The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>). # 5.5 Resetting Timer1 using a CCP Trigger Output If the CCP module is configured in compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1 and start an A/D conversion (if the A/D module is enabled). **Note:** The special event triggers from the CCP1 module will not set interrupt flag bit TMR1IF (PIR1<0>). Timer1 must be configured for either timer or synchronized counter mode to take advantage of this feature. If Timer1 is running in asynchronous counter mode, this reset operation may not work. In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence In this mode of operation, the CCPR1H:CCPR1L registers pair effectively becomes the period register for Timer1. TABLE 5-3 REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets | |---------|---------|--------|----------|---------------|----------------|----------------|--------------|-------------|--------|-------------------------|---------------------------| | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | | | | CCP1IF | TMR2IF | TMR1IF | -0000 | -0000 | | 8Ch | PIE1 | _ | ADIE | | | - | CCP1IE | TMR2IE | TMR1IE | -0000 | -0000 | | 0Eh | TMR1L | Holdir | ng regis | ter for the L | east Signific | ant Byte of t | he 16-bit T | MR1 regist | er | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holdir | ng regis | ter for the M | lost Significa | ant Byte of th | ne 16-bit TI | MR1 registe | r | xxxx xxxx | uuuu uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 07h | DATACCP | _ | _ | | | | DCCP | _ | DT1CK | x-x | u-u | | 87h | TRISCCP | _ | _ | _ | _ | _ | TCCP | _ | TT1CK | 1-1 | 1-1 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer1 module. | NO | TES: | |----|------| © 1999 Microchip Technology Inc. Preliminary DS41106A-page 35 ### 6.0 TIMER2 MODULE The Timer2 module timer has the following features: - 8-bit timer (TMR2 register) - 8-bit period register (PR2) - Readable and writable (Both registers) - Software programmable prescaler (1:1, 1:4, 1:16) - Software programmable postscaler (1:1 to 1:16) - Interrupt on TMR2 match of PR2 Timer2 has a control register, shown in Figure 6-1. Timer2 can be shut off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption. Figure 6-2 is a simplified block diagram of the Timer2 module. Additional information on timer modules is available in the PICmicro<sup>™</sup> Mid-Range Reference Manual, (DS33023). ### FIGURE 6-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h) ``` U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 T2CKPS1 T2CKPS0 TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON = Readable bit = Writable bit W bit7 = Unimplemented bit, read as '0' n = Value at POR reset bit 7: Unimplemented: Read as '0' bit 6-3: TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale 0010 = 1:3 Postscale 0011 = 1:4 Postscale 0100 = 1:5 Postscale 0101 = 1:6 Postscale 0110 = 1:7 Postscale 0111 = 1:8 Postscale 1000 = 1:9 Postscale 1001 = 1:10 Postscale 1010 = 1:11 Postscale 1011 = 1:12 Postscale 1100 = 1:13 Postscale 1101 = 1:14 Postscale 1110 = 1:15 Postscale 1111 = 1:16 Postscale bit 2: TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0: T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 ``` #### FIGURE 6-2: TIMER2 BLOCK DIAGRAM ### 6.1 <u>Timer2 Operation</u> Timer2 can be used as the PWM time-base for PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>). The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)). The prescaler and postscaler counters are cleared when any of the following occurs: - · a write to the TMR2 register - · a write to the T2CON register - any device reset (Power-on Reset, MCLR reset, Watchdog Timer reset, or Brown-out Reset) TMR2 is not cleared when T2CON is written. ### 6.2 <u>Timer2 Interrupt</u> The Timer2 module has an 8-bit period register PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon reset. ### TABLE 6-1 REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets | |---------|--------|-------------|-----------------------|---------|---------|---------|--------|---------|---------|-------------------------|---------------------------------| | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | _ | CCP1IF | TMR2IF | TMR1IF | -00000 | 0000 -000 | | 8Ch | PIE1 | _ | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | -0000 | 0000 -000 | | 11h | TMR2 | Timer2 mod | dule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 92h | PR2 | Timer2 Peri | imer2 Period Register | | | | | | | | 1111 1111 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer2 module. ### PIC16C712/716 NOTES: # 7.0 CAPTURE/COMPARE/PWM (CCP) MODULE(S) Each CCP (Capture/Compare/PWM) module contains a 16-bit register, which can operate as a 16-bit capture register, as a 16-bit compare register or as a PWM master/slave Duty Cycle register. Table 7-1 shows the timer resources of the CCP module modes. Capture/Compare/PWM Register 1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. Additional information on the CCP module is available in the $PICmicro^{TM}$ Mid-Range Reference Manual, (DS33023). TABLE 7-1 CCP MODE - TIMER RESOURCE | CCP Mode | Timer Resource | |----------|----------------| | Capture | Timer1 | | Compare | Timer1 | | PWM | Timer2 | ### FIGURE 7-1: CCP1CON REGISTER (ADDRESS 17h) | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |----------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|-------------------------|---------------------------------------------------------------------| | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' | | | | | | | | | | - n =Value at POR reset | | bit 7-6: | Unim | plemente | <b>d:</b> Read a | s '0' | | | | | | bit 5-4: | Captu<br>Comp | ire Mode:<br>are Mode | Unused<br>: Unused | ast Significates | | PWM duty c | ycle. The eig | yht MSbs are found in CCPR1L. | | bit 3-0: | 0000<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010 | = Capture = Capture = Capture = Capture = Capture = Capture = Compar = Compar = Compar | e/Compare<br>e mode, eve<br>e mode, eve<br>e mode, eve<br>e mode, eve<br>re mode, como<br>re mode, go<br>re mode, to<br>re mode, to<br>re mode, to | very falling overy rising every 4th rising every 16th rise set output occlear output enerate sof | resets CCP edge edge ng edge sing edge n match (CC on match (tware interre | CP1IF bit is<br>CCP1IF bit i<br>upt on matcl | is set)<br>h (CCP1IF bi | it is set, CCP1 pin is unaffected)<br>resets TMR1 and starts an A/D | ### FIGURE 7-2: TRISCCP Register (ADDRESS 87h) | R/W-1 | | | | | | |----------|---------------------------------------------------------------------------------------|---------------------------------------------|----------|-------|-------|-------|-------|------------------------------------------------------------------------------|--|--|--|--|--| | _ | _ | _ | | 1 | TCCP | _ | TT1CK | R = Readable bit | | | | | | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | | | | | | bit 7-3: | Reserved | Reserved bits; Do Not Use | | | | | | | | | | | | | bit 2: | TCCP - Tri state control bit for CCP 0 = Output pin driven 1 = Output pin tristated | | | | | | | | | | | | | | bit 1: | Reserved | bit; Do No | t Use | | | | | | | | | | | | bit 0: | 0 = T10 | ri state co<br>CKI pin is a<br>CKI pin is a | n output | | | | | | | | | | | ### 7.1 Capture Mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RB3/CCP1. An event is defined as: - every falling edge - · every rising edge - · every 4th rising edge - · every 16th rising edge An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value will be lost. ### FIGURE 7-3: CAPTURE MODE OPERATION BLOCK DIAGRAM ### 7.1.1 CCP PIN CONFIGURATION In Capture mode, the CCP output must be disabled by setting the TRISCCP<2> bit. Note: If the RB3/CCP1 is configured as an output by clearing the TRISCCP<2> bit, a write to the DCCP bit can cause a capture condition. ### 7.1.2 TIMER1 MODE SELECTION Timer1 must be running in timer mode or synchronized counter mode for the CCP module to use the capture feature. In asynchronous counter mode, the capture operation may not work. #### 7.1.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF following any such change in operating mode. #### 7.1.4 CCP PRESCALER There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in capture mode, the prescaler counter is cleared. This means that any reset will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 7-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. ### EXAMPLE 7-1: CHANGING BETWEEN CAPTURE PRESCALERS CLRF CCP1CON ;Turn CCP module off MOVLW NEW\_CAPT\_PS ;Load the W reg with ; the new prescaler ; mode value and CCP ON MOVWF CCP1CON ;Load CCP1CON with this ; value ### 7.2 Compare Mode In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RB3/CCP1 pin is either: - · driven High - · driven Low - · remains Unchanged The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set. FIGURE 7-4: COMPARE MODE OPERATION BLOCK DIAGRAM ### 7.2.1 CCP PIN CONFIGURATION The user must configure the RB3/CCP1 pin as the CCP output by clearing the TRISCCP<2> bit. Note: Clearing the CCP1CON register will force the RB3/CCP1 compare output latch to the default low level. This is neither the PORTB I/O data latch nor the DATACCP latch. #### 7.2.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. #### 7.2.3 SOFTWARE INTERRUPT MODE When generate software interrupt is chosen the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled). #### 7.2.4 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated which may be used to initiate an action. The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1. The special event trigger output of CCP1 also starts an A/D conversion (if the A/D module is enabled). Note: The special event trigger from the CCP1 module will not set interrupt flag bit TMR1IF (PIR1<0>). TABLE 7-2 REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets | |---------|---------|----------|----------|--------------|---------------|----------------|-------------|-------------|--------|-------------------------|---------------------------| | 07h | DATACCP | _ | _ | _ | _ | _ | DCCP | _ | TT1CK | xxxx xxxx | xxxx xuxu | | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | _ | CCP1IF | TMR2IF | TMR1IF | -0000 | -0000 | | 0Eh | TMR1L | Holding | register | for the Leas | st Significar | nt Byte of the | e 16-bit TM | IR1 registe | r | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding | register | for the Mos | st Significan | t Byte of the | 16-bit TM | R1register | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 15h | CCPR1L | Capture | /Compa | re/PWM reg | gister1 (LSE | 3) | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/ | /Compa | re/PWM reg | gister1 (MSI | 3) | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 87h | TRISCCP | _ | _ | _ | _ | _ | TCCP | _ | TT1CK | xxxx x1x1 | xxxx x1x1 | | 8Ch | PIE1 | _ | ADIE | _ | _ | | CCP1IE | TMR2IE | TMR1IE | -0000 | -0000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by Capture and Timer1. ### 7.3 PWM Mode In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTB data latch, the TRISCCP<2> bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is neither the PORTB I/O data latch nor the DATACCP latch. Figure 7-5 shows a simplified block diagram of the CCP module in PWM mode. For a step by step procedure on how to set up the CCP module for PWM operation, see Section 7.3.3. FIGURE 7-5: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 7-6) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period or 2 bits of the prescaler to create 10-bit time-base. FIGURE 7-6: PWM OUTPUT (1/period). #### 7.3.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula: PWM frequency is defined as 1 / [PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: TMR2 is cleared Note: - The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is latched from CCPR1L into CCPR1H The Timer2 postscaler (see Section 6.0) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 7.3.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time: CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. Maximum PWM resolution (bits) for a given PWM frequency: $$= \frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period the CCP1 pin will not be cleared. For an example PWM period and duty cycle calculation, see the PICmicro™ Mid-Range Reference Manual, (DS33023). ### 7.3.3 SET-UP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - Set the PWM period by writing to the PR2 register. - 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - 3. Make the CCP1 pin an output by clearing the TRISCCP<2> bit. - 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. ### TABLE 7-3 EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz | PWM Frequency | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz | |----------------------------|----------|----------|-----------|-----------|-----------|-----------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | 0xFF | 0xFF | 0xFF | 0x3F | 0x1F | 0x17 | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 5.5 | ### TABLE 7-4 REGISTERS ASSOCIATED WITH PWM AND TIMER2 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets | |---------|---------|-----------|--------------|--------------|-----------|-----------|--------|---------|---------|-------------------------|---------------------------------| | 07h | DATACCP | _ | _ | 1 | _ | _ | DCCP | _ | DT1CK | xxxx xxxx | xxxx xuxu | | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | _ | CCP1IF | TMR2IF | TMR1IF | -0000 | -0000 | | 11h | TMR2 | Timer2 mo | dule's regis | ter | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 15h | CCPR1L | Capture/C | ompare/PW | 'M register1 | (LSB) | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/C | ompare/PW | 'M register1 | (MSB) | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 87h | TRISCCP | _ | _ | _ | _ | _ | TCCP | _ | TT1CK | xxxx x1x1 | xxxx x1x1 | | 8Ch | PIE1 | _ | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | -0000 | -0000 | | 92h | PR2 | Timer2 mo | dule's perio | | 1111 1111 | 1111 1111 | | | | | | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PWM and Timer2. ### 7.4 CCP1 Module and PORTB Operation When the CCP module is disabled, PORTB<3> operates as a normal I/O pin. When the CCP module is enabled, PORTB<3> operation is affected. Multiplexing details of the CCP1 module are shown on PORTB<3>, refer to Figure 3.6. Table 7-5 below shows the effects of the CCP module operation on PORTB<3> TABLE 7-5 CCP1 MODULE AND PORTB OPERATION | CCP1<br>Module<br>Mode | Control Bits | CCP1 Module Operation | PORTB<3> Operation | |------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | Off | CCP1CON =xx 0000 | Off | PORTB<3> functions as normal I/O. | | Capture | CCP1CON =xx 01xx<br>TR1SCCP =1-x | The CCP1 module will capture an event on the RB3/CCP1 pin which is driven by an external circuit. The DCCP bit can read the signal on the RB3/CCP1 pin. | PORTB<3> always reads 0 when configured as input. If PORTB<3> is configured as output, reading PORTB<3> will read the data latch. Writing to | | | CCP1CON =xx 01xx<br>TR1SCCP =0-x | The CCP1 module will capture an event on the RB3/CCP1 pin which is driven by the DCCP bit. The DCCP bit can read the signal on the RB3/CCP1 pin. | PORTB<3> will always store the result in the data latch, but it does not drive the RB3/CCP1 pin. | | Compare | CCP1CON =xx 10xx<br>TR1SCCP =0-x | The CCP1 module produces an output on the RB3/CCP1 pin when a compare event occurs. The DCCP bit can read the signal on the RB3/CCP1 pin. | | | PWM | CCP1CON =xx 11xx<br>TR1SCCP =0-x | The CCP1 module produces the PWM signal on the RB3/CCP1 pin. The DCCP bit can read the signal on the RB3/CCP1 pin. | | # 8.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The analog-to-digital (A/D) converter module has four inputs. The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the RA3/AN3/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. Additional information on the A/D module is available in the PICmicro™ Mid-Range Reference Manual, (DS33023). The A/D module has three registers. These registers are: - A/D Result Register (ADRES) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted. The ADCON0 register, shown in Figure 8-1, controls the operation of the A/D module. The ADCON1 register, shown in Figure 8-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference) or as digital I/O. ### FIGURE 8-1: ADCON0 REGISTER (ADDRESS 1Fh) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|------------|------------------------------------|-------------|-----------|------------------------------------------------------------------------------|--|--|--| | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | R = Readable bit | | | | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | | | | bit 7-6: | 00 = Foso<br>01 = Foso<br>10 = Foso | C/2<br>C/8<br>C/32 | | | Select bits | cillator) | | | | | | | bit 5-3: | CHS2:CHS0: Analog Channel Select bits 000 = channel 0, (RA0/AN0) 001 = channel 1, (RA1/AN1) 010 = channel 2, (RA2/AN2) 011 = channel 3, (RA3/AN3) 1xx = reserved, do not use | | | | | | | | | | | | bit 2: | GO/DONE | E: A/D Co | nversion S | Status bit | | | | | | | | | | | onversion onversion | | | this bit starts<br>is bit is autom | | • | dware when the A/D conver- | | | | | bit 1: | Unimpler | nented: F | Read as '0 | , | | | | | | | | | bit 0: | <b>ADON</b> : AAD 1 = A/D co | onverter r | | | d consumes n | o operatinç | g current | | | | | ### FIGURE 8-2: ADCON1 REGISTER (ADDRESS 9Fh) U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 — — — — — PCFG2 PCFG1 PCFG0 bit7 R = Readable bit W = Writable bit bit0 U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7-3: Unimplemented: Read as '0' bit 2-0: PCFG2:PCFG0: A/D Port Configuration Control bits | PCFG2:PCFG0 | RA0 | RA1 | RA2 | RA3 | VREF | |-------------|-----|-----|-----|------|------| | 0x0 | Α | Α | Α | Α | VDD | | 0x1 | Α | Α | Α | VREF | RA3 | | 100 | Α | Α | D | Α | VDD | | 101 | Α | Α | D | VREF | RA3 | | 11x | D | D | D | D | Vdd | A = Analog input D = Digital I/O The ADRES register contains the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRES register, the GO/DONE bit (ADCON0<2>) is cleared and the A/D interrupt flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 8-3. The value that is in the ADRES register is not modified for a Power-on Reset. The ADRES register will contain unknown data after a Power-on Reset. After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see Section 8.1. After this acquisition time has elapsed, the A/D conversion can be started. The following steps should be followed for doing an A/D conversion: - 1. Configure the A/D module: - Configure analog pins/voltage reference/ and digital I/O (ADCON1) - Select A/D input channel (ADCON0) - Select A/D conversion clock (ADCON0) - Turn on A/D module (ADCON0) - 2. Configure A/D interrupt (if desired): - · Clear ADIF bit - · Set ADIE bit - · Set GIE bit - 3. Wait the required acquisition time. - 4. Start conversion: - Set GO/DONE bit (ADCON0) - 5. Wait for A/D conversion to complete, by either: - Polling for the GO/DONE bit to be cleared OR - Waiting for the A/D interrupt - Read A/D Result register (ADRES), clear bit ADIF if required. - For the next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts. FIGURE 8-3: A/D BLOCK DIAGRAM ### 8.1 <u>A/D Acquisition Requirements</u> For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 8-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 10 $\mathbf{k}\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, TACQ, see the PICmicro™ Mid-Range Reference Manual, (DS33023). This equation calculates the acquisition time to within 1/2 LSb error (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy. **Note:** When the conversion is started, the holding capacitor is disconnected from the input pin. FIGURE 8-4: ANALOG INPUT MODEL ### 8.2 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are: - 2Tosc - 8Tosc - 32Tosc - Internal RC oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6 $\mu$ s. Table 8-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. ### 8.3 Configuring Analog Port Pins The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits. - Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy. - Note 2: Analog levels on any pin that is defined as a digital input (including the AN3:AN0 pins), may cause the input buffer to consume current that is out of the devices specification. TABLE 8-1 TAD vs. DEVICE OPERATING FREQUENCIES | AD Cloc | k Source (TAD) | Device Frequency | | | | | | | | | |-------------------|----------------|---------------------------|---------------------------|---------------------------|-------------------------|--|--|--|--|--| | Operation | ADCS1:ADCS0 | 20 MHz | 5 MHz | 1.25 MHz | 333.33 kHz | | | | | | | 2Tosc | 00 | 100 ns <sup>(2)</sup> | 400 ns <sup>(2)</sup> | 1.6 µs | 6 μs | | | | | | | 8Tosc | 01 | 400 ns <sup>(2)</sup> | 1.6 µs | 6.4 μs | 24 μs <sup>(3)</sup> | | | | | | | 32Tosc | 10 | 1.6 μs | 6.4 μs | 25.6 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | | | | | RC <sup>(5)</sup> | 11 | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> | | | | | | Legend: Shaded cells are outside of recommended range. - **Note 1:** The RC source has a typical TAD time of 4 μs. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - **4:** When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only. - 5: For extended voltage devices (LC), please refer to Electrical Specifications section. ### 8.4 A/D Conversions **Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. ### 8.5 <u>Use of the CCP Trigger</u> An A/D conversion can be started by the "special event trigger" of the CCP1 module. This requires that the CCP1M3:CCP1M0 bits (CCP1CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRES to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done before the "special event trigger" sets the GO/DONE bit (starts a conversion). If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter. TABLE 8-2 SUMMARY OF A/D REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other Resets | |---------|--------|----------|-------------|-------|---------|------------|----------------|--------|--------|-------------------------|---------------------------| | 05h | PORTA | _ | _ | (1) | RA4 | RA3 | RA2 | RA1 | RA0 | xx xxxx | xu uuuu | | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | T0IF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | _ | CCP1IF | TMR2IF | TMR1IF | -0000 | -0000 | | 1Eh | ADRES | A/D Resu | ılt Registe | er | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | | 85h | TRISA | _ | _ | (1) | PORTA I | Data Direc | ction Register | r | | 1 1111 | 1 1111 | | 8Ch | PIE1 | _ | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | -0000 | -0 0000 | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion. Note 1: Reserved bits; Do Not Use. ### 9.0 SPECIAL FEATURES OF THE CPU The PIC16C712/716 devices have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are: - OSC Selection - Reset - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) - Interrupts - Watchdog Timer (WDT) - SLEEP - · Code protection - · ID locations - In-Circuit Serial Programming™ (ICSP) These devices have a Watchdog Timer, which can be shut off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay on power-up only and is designed to keep the part in reset while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry. SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through external reset, Watchdog Timer Wake-up, or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options. Additional information on special features is available in the PICmicro™ Mid-Range Reference Manual, (DS33023). ### 9.1 Configuration Bits The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h. The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming. #### FIGURE 9-1: CONFIGURATION WORD CP1 CP0 CP1 CP0 CP1 CP0 BODEN CP1 CP0 PWRTE WDTE FOSC1 FOSC0 Register:CONFIG Address2007h bit13 bit0 bit 13-8, 5-4: CP1:CP0: Code Protection bits (2) Code Protection for 2K Program memory (PIC16C716) 11 = Programming code protection off 10 = 0400h - 07FFh code protected 01 = 0200h - 07FFh code protected 00 = 0000h - 07FFh code protected bit 13-8, 5-4: Code Protection for 1K Program memory (PIC16C712) 11 = Programming code protection off 10 = Programming code protection off 01 = 0200h - 03FFh code protected 00 = 0000h - 03FFh code protected Unimplemented: Read as '1' bit 7: BODEN: Brown-out Reset Enable bit (1) bit 6: 1 = BOR enabled 0 = BOR disabled **PWRTE**: Power-up Timer Enable bit <sup>(1)</sup> bit 3: 1 = PWRT disabled 0 = PWRT enabled bit 2: WDTE: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled FOSC1:FOSC0: Oscillator Selection bits bit 1-0: 11 = RC oscillator 10 = HS oscillator 01 = XT oscillator 00 = LP oscillator Note 1:Enabling Brown-out Reset automatically enables Power-up Timer (PWRT) regardless of the value of bit PWRTE. Ensure the Power-up Timer is enabled anytime Brown-out Reset is enabled. 2:All of the CP1:CP0 pairs have to be given the same value to enable the code protection scheme listed. ### 9.2 Oscillator Configurations #### 9.2.1 OSCILLATOR TYPES The PIC16CXXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes: LP Low Power CrystalXT Crystal/ResonatorHS High Speed Crystal/Resonator • RC Resistor/Capacitor ### 9.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 9-2). The PIC16CXXX oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 9-3). FIGURE 9-2: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) **Note 1:** See Table 9-1 and Table 9-2 for recommended values of C1 and C2. - **2:** A series resistor (RS) may be required for AT strip cut crystals. - **3:** RF varies with the crystal chosen. FIGURE 9-3: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 9-1 CERAMIC RESONATORS | Ranges Tested: | | | | | | | | | | |------------------------------------------------|--------------------------|------------|-------------|--|--|--|--|--|--| | Mode | Freq | OSC1 | OSC2 | | | | | | | | XT | 455 kHz | 68-100 pf | 68 - 100 pF | | | | | | | | | 2.0 MHz 🔨 | 15-68 pF | 15 - 68 pF | | | | | | | | | 4.0 MHź\\\ | 15 - 68 pF | 15 - 68 pF | | | | | | | | HS < | 8:0 MHz | 10 - 68 pF | 10 - 68 pF | | | | | | | | | 16.0 MHz | 10 - 22 pF | 10 - 22 pF | | | | | | | | These values are for design guidance only. See | | | | | | | | | | | \\\ note | notes at bottom of page. | | | | | | | | | TABLE 9-2 CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range | | | | | | |-------------------------------------------------------------------------|-----------------|------------------|------------|--|--|--|--|--| | LP | 32 kHz | 33 pF | \\\33\pF | | | | | | | | 200 kHz | 15 p₹ \ | √15 pF | | | | | | | XT | 200 kHz | 47-68 DF | 47-68 pF | | | | | | | | 1 MHz | 1/ 15 DF | 15 pF | | | | | | | | 4 MHz | 15 pF | 15 pF | | | | | | | HS | 4MHz\ | 15 pF | 15 pF | | | | | | | | 8 MHz | 15-33 pF | 15-33 pF | | | | | | | | 20 MHz | 15-33 pF | 15-33 pF | | | | | | | Phese values are for design guidance only. See notes at bottom of page. | | | | | | | | | **Note 1:** Recommended values of C1 and C2 are identical to the ranges tested (Table 9-1). - Higher capacitance increases the stability of the oscillator, but also increases the startup time. - **3:** Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Rs may be required in HS mode, as well as XT mode to avoid overdriving crystals with low drive level specification. #### 9.2.3 RC OSCILLATOR For timing insensitive applications, the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 9-4 shows how the R/C combination is connected to the PIC16CXXX. FIGURE 9-4: RC OSCILLATOR MODE ### 9.3 Reset The PIC16CXXX differentiates between various kinds of reset: - Power-on Reset (POR) - MCLR reset during normal operation - MCLR reset during SLEEP - WDT Reset (during normal operation) - WDT Wake-up (during SLEEP) - Brown-out Reset (BOR) Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), on the $\overline{\text{MCLR}}$ and WDT Reset, on $\overline{\text{MCLR}}$ reset during SLEEP and Brown-out Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are set or cleared differently in different reset situations as indicated in Table 9-4. These bits are used in software to determine the nature of the reset. See Table 9-6 for a full description of reset states of all registers. A simplified block diagram of the on-chip reset circuit is shown in Figure 9-6. The PICmicro microcontrollers have a MCLR noise filter in the MCLR reset path. The filter will detect and ignore small pulses. It should be noted that a WDT Reset does not drive $\overline{\text{MCLR}}$ pin low. ### 9.4 Power-On Reset (POR) A Power-on Reset pulse is generated on-chip when VDD rise is detected (to a level of 1.5V - 2.1V). To take advantage of the POR, just tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified (parameter D004). For a slow rise time, see Figure 9-5. When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met. Brown-out Reset may be used to meet the start-up conditions. FIGURE 9-5: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. - 3: R1 = $100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C in the event of $\overline{MCLR}/VPP$ pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). ### 9.5 Power-up Timer (PWRT) The Power-up Timer provides a fixed nominal time-out (parameter #33), on power-up only, from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT. The power-up time delay will vary from chip to chip due to VDD, temperature, and process variation. See DC parameters for details. ### 9.6 Oscillator Start-up Timer (OST) The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter #32). This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP. ### 9.7 Brown-Out Reset (BOD) The PIC16C712/716 members have on-chip Brown-out Reset circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V, refer to VBOR parameter D005(VBOR) for a time greater than parameter (TBOR) in Table 12-6. The brown-out situation will reset the chip. A reset is not guaranteed to occur if VDD falls below 4.0V for less than parameter (TBOR). On any reset (Power-on, Brown-out, Watchdog, etc.) the chip will remain in Reset until VDD rises above VBOR. The Power-up Timer will now be invoked and will keep the chip in reset an additional 72 ms. If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above VBOR, the Power-Up Timer will execute a 72 ms reset. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 9-7 shows typical Brown-out situations. For operations where the desired brown-out voltage is other than 4V, an external brown-out circuit must be used. Figure 9-8, 9-9 and 9-10 show examples of external brown-out protection circuits. FIGURE 9-6: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT ### FIGURE 9-7: BROWN-OUT SITUATIONS ### FIGURE 9-8: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 Note 1: This circuit will activate reset when VDD goes below (Vz + 0.7V) where Vz = Zener voltage. 2: Internal Brown-out Reset circuitry should be disabled when using this circuit. ### FIGURE 9-9: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$V_{DD} \times \frac{R1}{R1 + R2} = 0.7 \text{ V}$$ - **2:** Internal brown-out reset should be disabled when using this circuit. - **3:** Resistors should be adjusted for the characteristics of the transistor. ### FIGURE 9-10: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3 This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active reset pins. There are 7 different trip point selections to accommodate 5V and 3V systems ### 9.8 <u>Time-out Sequence</u> On power-up the time-out sequence is as follows: First PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 9-11, Figure 9-12, and Figure 9-13 depict time-out sequences on power-up. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 9-13). This is useful for testing purposes or to synchronize more than one PIC16CXXX device operating in parallel. Table 9-5 shows the reset conditions for some special function registers, while Table 9-6 shows the reset conditions for all the registers. ### 9.9 <u>Power Control/Status Register</u> (PCON) The Power Control/Status Register, PCON has two bits. Bit0 is Brown-out Reset Status bit, $\overline{BOR}$ . If the BODEN configuration bit is set, $\overline{BOR}$ is '1' on Power-on Reset. If the BODEN configuration bit is clear, $\overline{BOR}$ is unknown on Power-on Reset. The $\overline{BOR}$ status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN configuration bit is clear). $\overline{BOR}$ must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred. Bit1 is $\overline{POR}$ (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset. ### TABLE 9-3 TIME-OUT IN VARIOUS SITUATIONS | Oscillator Configuration | Power- | ·up | Brown-out | Wake-up from | |--------------------------|------------------|-----------|------------------|--------------| | Oscillator Configuration | PWRTE = 0 | PWRTE = 1 | Brown-out | SLEEP | | XT, HS, LP | 72 ms + 1024Tosc | 1024Tosc | 72 ms + 1024Tosc | 1024Tosc | | RC | 72 ms | _ | 72 ms | _ | ### TABLE 9-4 STATUS BITS AND THEIR SIGNIFICANCE | POR | BOR | TO | PD | | |-----|-----|----|----|---------------------------------------------------------| | 0 | х | 1 | 1 | Power-on Reset | | 0 | х | 0 | х | Illegal, TO is set on POR | | 0 | х | х | 0 | Illegal, PD is set on POR | | 1 | 0 | 1 | 1 | Brown-out Reset | | 1 | 1 | 0 | 1 | WDT Reset | | 1 | 1 | 0 | 0 | WDT Wake-up | | 1 | 1 | u | u | MCLR Reset during normal operation | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | ### TABLE 9-5 RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | 0x | | MCLR Reset during normal operation | 000h | 000u uuuu | uu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | uu | | WDT Reset | 000h | 0000 1uuu | uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uu | | Brown-out Reset | 000h | 0001 1uuu | u0 | | Interrupt wake-up from SLEEP | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uu | Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'. Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). **TABLE 9-6** INITIALIZATION CONDITIONS FOR ALL REGISTERS OF THE PIC16C712/716 | Register | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset | Wake-up via WDT or<br>Interrupt | |----------------------|------------------------------------|--------------------------|---------------------------------| | W | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | N/A | N/A | N/A | | TMR0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | STATUS | 0001 1xxx | 000q quuu <b>(3)</b> | uuuq quuu <sup>(3)</sup> | | FSR | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA <sup>(4)</sup> | 0x 0000 | xx xxxx | xu uuuu | | PORTB <sup>(5)</sup> | xxxx xxxx | uuuu uuuu | uuuu uuuu | | DATACCP | x-x | u-u | u-u | | PCLATH | 0 0000 | 0 0000 | u uuuu | | INTCON | 0000 -00x | 0000 -00u | uuuu -uuu(1) | | PIR1 | 0000 | 0000 | uuuu <b>(1)</b> | | FIKI | -0 0000 | -0 0000 | -u uuuu <b>(1)</b> | | TMR1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 00 0000 | uu uuuu | uu uuuu | | TMR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | T2CON | -000 0000 | -000 0000 | -uuu uuuu | | CCPR1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 00 0000 | 00 0000 | uu uuuu | | ADRES | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 0000 00-0 | 0000 00-0 | uuuu uu-u | | OPTION_REG | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 11 1111 | 11 1111 | uu uuuu | | TRISB | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISCCP | xxxx x1x1 | xxxx x1x1 | xxxx xuxu | | PIE1 | 0000 | 0000 | uuuu | | FIET | -0 0000 | -0 0000 | -u uuuu | | PCON | 0q | uq | uq | | PR2 | 1111 1111 | 1111 1111 | 1111 1111 | | ADCON1 | 000 | 000 | uuu | Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', <math>q = value depends on condition Note 1: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up). **Preliminary** © 1999 Microchip Technology Inc. DS41106A-page 59 <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). **<sup>3:</sup>** See Table 9-5 for reset value for specific condition. <sup>4:</sup> On any device reset, these pins are configured as inputs.5: This is the value that will be in the port output latch. FIGURE 9-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) FIGURE 9-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 9-13: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 #### 9.10 <u>Interrupts</u> The PIC16C712/716 devices have up to 7 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set, regardless of the status of the GIE bit. The GIE bit is cleared on reset. The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts. The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register. The peripheral interrupt flags are contained in the special function registers, PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers, PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register, INTCON. When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts. For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit. FIGURE 9-14: INTERRUPT LOGIC **Preliminary** © 1999 Microchip Technology Inc. DS41106A-page 61 #### 9.10.1 INT INTERRUPT External interrupt on RB0/INT pin is edge triggered, either rising if bit INTEDG (OPTION\_REG<6>) is set, or falling if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.13 for details on SLEEP mode. #### 9.10.2 TMR0 INTERRUPT An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>). (Section 4.0) #### 9.10.3 PORTB INTCON CHANGE An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>). (Section 3.2) ### 9.11 Context Saving During Interrupts During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt, (i.e., W register and STATUS register). This will have to be implemented in software. Example 9-1 stores and restores the W and STATUS registers. The register, W\_TEMP, must be defined in each bank and must be defined at the same offset from the bank base address (i.e., if W\_TEMP is defined at 0x20 in bank 0, it must also be defined at 0xA0 in bank 1). ### The example: - a) Stores the W register. - b) Stores the STATUS register in bank 0. - c) Stores the PCLATH register. - d) Executes the interrupt service routine code (User-generated). - e) Restores the STATUS register (and bank select bit). - f) Restores the W and PCLATH registers. ### **EXAMPLE 9-1: SAVING STATUS, W, AND PCLATH REGISTERS IN RAM** ``` MOVWF W TEMP ;Copy W to TEMP register, could be bank one or zero SWAPF STATUS, W ;Swap status to be saved into W CLRF STATUS ; bank 0, regardless of current bank, Clears IRP, RP1, RP0 MOVWF STATUS_TEMP ; Save status to bank zero STATUS_TEMP register MOVE PCLATH, W ;Only required if using pages 1, 2 and/or 3 PCLATH_TEMP ;Save PCLATH into W MOVWF CLRF PCLATH ;Page zero, regardless of current page BCF STATUS, IRP ;Return to Bank 0 MOVF FSR, W ;Copy FSR to W FSR TEMP ;Copy FSR from W to FSR_TEMP MOVWF :(ISR) MOVF PCLATH_TEMP, W ;Restore PCLATH MOVWE PCLATH ; Move W into PCLATH SWAPF STATUS TEMP, W ;Swap STATUS TEMP register into W ; (sets bank to original state) MOVWF STATUS ; Move W into STATUS register W_TEMP,F SWAPF ;Swap W_TEMP W_TEMP,W ;Swap W_TEMP into W SWAPE ``` ### 9.12 Watchdog Timer (WDT) The Watchdog Timer is as a free running, on-chip, RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device have been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out. The WDT can be permanently disabled by clearing configuration bit WDTE (Section 9.1). WDT time-out period values may be found in the Electrical Specifications section under TWDT (parameter #31). Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register. Note: The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET condition. When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed. FIGURE 9-15: WATCHDOG TIMER BLOCK DIAGRAM Note: #### FIGURE 9-16: SUMMARY OF WATCHDOG TIMER REGISTERS | Address | Name | Bits 13:8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|-----------|-------|----------------------|-------|-------|----------------------|-------|-------|-------| | 2007h | Config. bits | (1) | _ | BODEN <sup>(1)</sup> | CP1 | CP0 | PWRTE <sup>(1)</sup> | WDTE | FOSC1 | FOSC0 | | 81h | OPTION_REG | N/A | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | Legend: Shaded cells are not used by the Watchdog Timer. Note 1: See Figure 9-1 for operation of these bits. ### 9.13 Power-down Mode (SLEEP) Power-down mode is entered by executing a SLEEP instruction. If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{PD}$ bit (STATUS<3>) is cleared, the $\overline{TO}$ (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance). For lowest current consumption in this mode, place all I/O pins at either VDD or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D and the disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered. The MCLR pin must be at a logic high level (VIHMC). #### 9.13.1 WAKE-UP FROM SLEEP The device can wake up from SLEEP through one of the following events: - 1. External reset input on MCLR pin. - Watchdog Timer Wake-up (if WDT was enabled). - Interrupt from INT pin, RB port change, or some peripheral interrupts. External $\overline{\text{MCLR}}$ Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits in the STATUS register can be used to determine the cause of device reset. The $\overline{\text{PD}}$ bit, which is set on power-up, is cleared when SLEEP is invoked. The $\overline{\text{TO}}$ bit is cleared if a WDT time-out occurred (and caused wake-up). The following peripheral interrupts can wake the device from SLEEP: - TMR1 interrupt. Timer1 must be operating as an asynchronous counter. - 2. CCP capture mode interrupt. - 3. Special event trigger (Timer1 in asynchronous mode using an external clock). Other peripherals cannot generate interrupts, since during SLEEP, no on-chip clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. #### 9.13.2 WAKE-UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared. - If the interrupt occurs **during or after** the execution of a SLEEP instruction, the device will immediately wake up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared. Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the $\overline{PD}$ bit. If the $\overline{PD}$ bit is set, the SLEEP instruction was executed as a NOP. To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction. ### FIGURE 9-17: WAKE-UP FROM SLEEP THROUGH INTERRUPT - Note 1: XT, HS or LP oscillator mode assumed. - 2: Tost = 1024Tosc (drawing not to scale) This delay will not be there for RC osc mode. - 3: GIE = '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line. - 4: CLKOUT is not available in these osc modes, but shown here for timing reference. ### 9.14 Program Verification/Code Protection If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes. **Note:** Microchip does not recommend code protecting windowed devices. ### 9.15 ID Locations Four memory locations (2000h - 2003h) are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the 4 least significant bits of the ID location are used. For ROM devices, these values are submitted along with the ROM code. ### 9.16 <u>In-Circuit Serial Programming</u>™ PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. For complete details on serial programming, please refer to the In-Circuit Serial Programming (ICSP $^{TM}$ ) Guide, (DS30277). ### PIC16C712/716 NOTES: ### 10.0 INSTRUCTION SET SUMMARY Each PIC16CXXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXXX instruction set summary in Table 10-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 10-1 shows the opcode field descriptions. For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction. For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located. For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value. TABLE 10-1 OPCODE FIELD DESCRIPTIONS | Field | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (0x00 to 0x7F) | | W | Working register (accumulator) | | b | Bit address within an 8-bit file register | | k | Literal field, constant data or label | | x | Don't care location (= 0 or 1) The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1 | | PC | Program Counter | | TO | Time-out bit | | $\overline{ t PD}$ | Power-down bit | | Z | Zero bit | | DC | Digit Carry bit | | С | Carry bit | The instruction set is highly orthogonal and is grouped into three basic categories: - Byte-oriented operations - Bit-oriented operations - · Literal and control operations All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 $\mu$ s. Table 10-2 lists the instructions recognized by the MPASM assembler. Figure 10-1 shows the general formats that the instructions can have. **Note:** To maintain upward compatibility with future PIC16CXXX products, <u>do not use</u> the OPTION and TRIS instructions. All examples use the following format to represent a hexadecimal number: 0xhh where h signifies a hexadecimal digit. ### FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS A description of each instruction is available in the PICmicro™ Mid-Range Reference Manual, (DS33023). ### PIC16C712/716 TABLE 10-2 PIC16CXXX INSTRUCTION SET | Mnemonic, | | Description | Cycles | | 14-Bit | Opcode | 9 | Status | Notes | | |------------|----------------------------------------|------------------------------|--------|-----|--------|--------|------|----------|-------|--| | Operands | | | | MSb | | | LSb | Affected | | | | BYTE-ORIE | BYTE-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C,DC,Z | 1,2 | | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1,2 | | | CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 | | | CLRW | - | Clear W | 1 | 00 | 0001 | 0000 | 0011 | Z | | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 1,2 | | | DECF | f, d | Decrement f | 1 | 00 | 0011 | dfff | ffff | Z | 1,2 | | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1,2,3 | | | INCF | f, d | Increment f | 1 | 00 | 1010 | dfff | ffff | Z | 1,2 | | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1,2,3 | | | IORWF | f, d | Inclusive OR W with f | ì | 00 | 0100 | dfff | ffff | Z | 1,2 | | | MOVF | f, d | Move f | 1 | 00 | 1000 | dfff | ffff | Z | 1,2 | | | MOVWF | f | Move W to f | 1 | 0.0 | 0000 | lfff | ffff | | | | | NOP | - | No Operation | 1 | 00 | 0000 | 0xx0 | 0000 | | | | | RLF | f, d | Rotate Left f through Carry | 1 | 00 | 1101 | dfff | ffff | С | 1,2 | | | RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | dfff | ffff | С | 1,2 | | | SUBWF | f, d | Subtract W from f | 1 | 00 | 0010 | dfff | ffff | C,DC,Z | 1,2 | | | SWAPF | f, d | Swap nibbles in f | 1 | 00 | 1110 | dfff | ffff | | 1,2 | | | XORWF | f, d | Exclusive OR W with f | 1 | 00 | 0110 | dfff | ffff | Z | 1,2 | | | BIT-ORIENT | ED FIL | E REGISTER OPERATIONS | | | | | | | • | | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 1,2 | | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 1,2 | | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 3 | | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 3 | | | LITERAL AN | ND CO | NTROL OPERATIONS | | | | | | | • | | | ADDLW | k | Add literal and W | 1 | 11 | 111x | kkkk | kkkk | C,DC,Z | | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | | CALL | k | Call subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | | CLRWDT | - | Clear Watchdog Timer | 1 | 0.0 | 0000 | 0110 | 0100 | TO,PD | | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | | MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk | | | | | RETFIE | - | Return from interrupt | 2 | 0.0 | 0000 | 0000 | 1001 | | | | | RETLW | k | Return with literal in W | 2 | 11 | 01xx | kkkk | kkkk | | | | | RETURN | - | Return from Subroutine | 2 | 0.0 | 0000 | 0000 | 1000 | | | | | SLEEP | - | Go into standby mode | 1 | 0.0 | 0000 | 0110 | 0011 | TO,PD | | | | SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C,DC,Z | | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | | Z Z | | | | | | | | 1 | | | | | l | | Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module. **<sup>3:</sup>** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. ### 11.0 DEVELOPMENT SUPPORT ### 11.1 <u>Development Tools</u> The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - MPLAB™ -ICE Real-Time In-Circuit Emulator - ICEPIC™ Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator - PRO MATE<sup>®</sup> II Universal Programmer - PICSTART<sup>®</sup> Plus Entry-Level Prototype Programmer - SIMICE - PICDEM-1 Low-Cost Demonstration Board - PICDEM-2 Low-Cost Demonstration Board - PICDEM-3 Low-Cost Demonstration Board - MPASM Assembler - MPLAB™ SIM Software Simulator - MPLAB-C17 (C Compiler) - Fuzzy Logic Development System (fuzzyTECH<sup>®</sup>–MP) - KEELOQ<sup>®</sup> Evaluation Kits and Programmer # 11.2 MPLAB-ICE: High Performance Universal In-Circuit Emulator with MPLAB IDE The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers (MCUs). MPLAB-ICE is supplied with the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support all new Microchip microcontrollers. The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows<sup>®</sup> 3.x or Windows 95 environment were chosen to best make these features available to you, the end user. MPLAB-ICE is available in two versions. MPLAB-ICE 1000 is a basic, low-cost emulator system with simple trace capabilities. It shares processor modules with the MPLAB-ICE 2000. This is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems will operate across the entire operating speed range of the PICmicro MCU. ### 11.3 <u>ICEPIC: Low-Cost PICmicro</u> <u>In-Circuit Emulator</u> ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers. ICEPIC is designed to operate on PC-compatible machines ranging from 386 through Pentium™ based machines under Windows 3.x, Windows 95, or Windows NT environment. ICEPIC features real time, non-intrusive emulation. ### 11.4 PRO MATE II: Universal Programmer The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant. The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode. ### 11.5 <u>PICSTART Plus Entry Level</u> <u>Development System</u> The PICSTART programmer is an easy-to-use, low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming. PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant. ### 11.6 <u>SIMICE Entry-Level Hardware</u> Simulator SIMICE is an entry-level hardware development system designed to operate in a PC-based environment with Microchip's simulator MPLAB™-SIM. Both SIM-ICE and MPLAB-SIM run under Microchip Technology's MPLAB Integrated Development Environment (IDE) software. Specifically, SIMICE provides hardware simulation for Microchip's PIC12C5XX, PIC12CE5XX, and PIC16C5X families of PICmicro 8-bit microcontrollers. SIMICE works in conjunction with MPLAB-SIM to provide non-real-time I/O port emulation. SIMICE enables a developer to run simulator code for driving the target system. In addition, the target system can provide input to the simulator code. This capability allows for simple and interactive debugging without having to manually generate MPLAB-SIM stimulus files. SIMICE is a valuable debugging tool for entrylevel system development. ### 11.7 <u>PICDEM-1 Low-Cost PICmicro</u> <u>Demonstration Board</u> The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the MPLAB-ICE emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB. ### 11.8 PICDEM-2 Low-Cost PIC16CXX Demonstration Board The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad. ### 11.9 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. ### 11.10 MPLAB Integrated Development Environment Software The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains: - · A full featured editor - · Three operating modes - editor - emulator - simulator - · A project manager - · Customizable tool bar and key mapping - · A status bar with project information - Extensive on-line help MPLAB allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PICmicro tools (automatically updates all project information) - · Debug using: - source files - absolute listing file The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools. ### 11.11 Assembler (MPASM) The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families. MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers. MPASM allows full symbolic debugging from MPLAB-ICE, Microchip's Universal Emulator System. MPASM has the following features to assist in developing software for specific use applications. - Provides translation of Assembler source code to object code for all Microchip microcontrollers. - Macro assembly capability. - Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems. - Supports Hex (default), Decimal and Octal source and listing formats. MPASM provides a rich directive language to support programming of the PICmicro. Directives are helpful in making the development of your assemble source code shorter and more maintainable. ### 11.12 Software Simulator (MPLAB-SIM) The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PICmicro series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPLAB-SIM fully supports symbolic debugging using MPLAB-C17 and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool. ### 11.13 MPLAB-C17 Compiler The MPLAB-C17 Code Development System is a complete ANSI 'C' compiler and integrated development environment for Microchip's PIC17CXXX family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers. For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display. ### 11.14 <u>Fuzzy Logic Development System</u> (fuzzyTECH-MP) fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, Edition for implementing more complex systems. Both versions include Microchip's *fuzzy*LAB™ demonstration board for hands-on experience with fuzzy logic systems implementation. ### 11.15 <u>SEEVAL® Evaluation and Programming System</u> The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials™ and secure serials. The Total Endurance™ Disk is included to aid in trade-off analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system. ### PIC16C712/716 ### 11.16 <u>KeeLoq® Evaluation and</u> <u>Programming Tools</u> KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters. | TABLE | 11-1 DE | VELO | PMENT T | OOL | S FROM | MICR | OCHIP | 1 | 1 | 1 | | | | | | 1 | | |----------------------------|--------------|-----------------------------------------|----------------------------------------------------|-------|---------------------------------------------------------------|------------------------------------|-------------------------------------------------|-------------|-------------|--------------------------------------|--------|-------------|----------|-----|----|---------------------------------------|---------------------------| | HCS200<br>HCS300<br>HCS301 | | | | | | | | <b>&gt;</b> | <i>&gt;</i> | | | | | | | <i>&gt;</i> | > | | 24CXX<br>25CXX<br>93CXX | | | | | | > | | > | | > | | | | | | | | | PIC17C7XX | ` | | > | > | | | <b>&gt;</b> | > | | | | | | | | | | | PIC17C4X | > | | > | ^ | > | | <i>&gt;</i> | <i>&gt;</i> | | | | | / | | | | | | PIC16C9XX | > | > | > | | > | | <i>&gt;</i> | <i>&gt;</i> | | | | | | | > | | | | PIC16C8X | ` | > | > | | > | | <b>,</b> | <b>,</b> | | | | | 1 | | | | | | PIC16C7XX | , | ^ | > | | > | | <i>*</i> | <i>^</i> | | | | | | ~ | | | | | PIC16C6X | ` | ^ | > | | <b>&gt;</b> | | <i>*</i> | <i>^</i> | | | | | | ^ | | | | | PIC16CXXX | <b>,</b> | ^ | > | | <b>&gt;</b> | | <i>^</i> | <i>&gt;</i> | | | | | <i>^</i> | | | | | | PIC16C5X | > | > | > | | > | | <i>&gt;</i> | <b>,</b> | | | 1 | | 1 | | | | | | PIC14000 | ` | | > | | > | | <b>,</b> | <b>,</b> | | | | <i>&gt;</i> | | | | | | | PIC12C5XX | ` | | > | | > | | <b>&gt;</b> | <b>&gt;</b> | | | ^ | | | | | | | | | MPLAB™-ICE | ICEPIC™ Low-Cost<br>In-Circuit Emulator | MPLAB™<br>Integrated<br>Development<br>Environment | | fuzzyTECH®-MP<br>Explorer/Edition<br>Fuzzy Logic<br>Dev. Tool | Total Endurance™<br>Software Model | PICSTART®Plus<br>Low-Cost<br>Universal Dev. Kit | | | SEEVAL <sup>®</sup><br>Designers Kit | SIMICE | PICDEM-14A | | | | KEELoo <sup>®</sup><br>Evaluation Kit | KEELOQ<br>Transponder Kit | | | tor Products | elum3 | S | ooT ə | Softwar | | Jers | rogramn | 3 | | | sβ | oar | 8 o | шə | D | | NOTES: ## 12.0 ELECTRICAL CHARACTERISTICS ## Absolute Maximum Ratings (†) | Ambient temperature under bias | 55°C to +125°C | |--------------------------------------------------------------------|----------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | | | Voltage on VDD with respect to Vss | -0.3V to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +13.25V | | Voltage on RA4 with respect to Vss | 0V to +8.5V | | Total power dissipation (Note 1)(PDIP and SOIC) | 1.0W | | Total power dissipation (Note 1)(SSOP) | 0.65W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | 250 mA | | Input clamp current, lik (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA and PORTB (combined) | 200 mA | | Maximum current sourced by PORTA and PORTB (combined) | 200 mA | | | | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\sum$ IOH} + $\sum$ {(VDD-VOH) x IOH} + $\sum$ (VOI x IOL) - **Note 2:** Voltage spikes below Vss at the $\overline{MCLR}/VPP$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{MCLR}/VPP$ pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. FIGURE 12-1: PIC16C712/716 VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C FIGURE 12-2: PIC16LC712/716 VOLTAGE-FREQUENCY GRAPH, 0°C ≤ TA ≤ +70°C ## 12.1 DC Characteristics: PIC16C712/716-04 (Commercial, Industrial, Extended) PIC16C712/716-20 (Commercial, Industrial, Extended) | | | | | | | | (unless otherwise stated) | |--------------|--------|------------------------------------------------------------|-----------|---------|--------|--------------|---------------------------------------------------| | DC CHAI | RACTER | ISTICS | Operating | g tempe | rature | 0° | | | | | | | | | -40°<br>-40° | | | | | | | · | | _ | | | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | D001 | VDD | Supply Voltage | 4.0 | - | 5.5 | V | | | D001A | | | VBOR* | - | 5.5 | V | BOR enabled (Note 7) | | D002* | Vdr | RAM Data Retention Voltage <sup>(1)</sup> | - | 1.5 | - | V | | | D003 | VPOR | VDD Start Voltage to ensure internal Power-on Reset signal | - | Vss | - | V | See section on Power-on Reset for details | | D004* | SVDD | VDD Rise Rate to ensure internal | 0.05 | - | - | V/ms | PWRT enabled (PWRTE bit clear) | | D004A* | | Power-on Reset signal | TBD | - | - | | PWRT disabled (PWRTE bit set) | | | | | | | | | See section on Power-on Reset for details | | D005 | VBOR | Brown-out Reset voltage trip point | 3.65 | - | 4.35 | V | BODEN bit set | | D010 | IDD | Supply Current <sup>(2,5)</sup> | - | 0.8 | 2.5 | mA | FOSC = 4 MHz, VDD = 4.0V | | D013 | | Сарру Санон | - | 4.0 | 8.0 | mA | FOSC = 20 MHz, VDD = 4.0V | | D020 | IPD | Power-down Current <sup>(3,5)</sup> | - | 10.5 | 42 | μΑ | VDD = 4.0V, WDT enabled,-40°C to +85°C | | | | | - | 1.5 | 16 | μΑ | VDD = 4.0V, WDT disabled, 0°C to +70°C | | D021 | | | - | 1.5 | 19 | μΑ | VDD = $4.0$ V, WDT disabled, $-40$ °C to $+85$ °C | | D021B | | | - | 2.5 | 19 | μΑ | VDD = 4.0V, WDT disabled,-40°C to +125°C | | Dooot | 4 1 | Module Differential Current <sup>(6)</sup> | | 0.0 | 00 | | MDTE his and Man 4 OM | | D022* | ΔIWDT | Watchdog Timer | - | 6.0 | 20 | μΑ | WDTE bit set, VDD = 4.0V | | D022A* | ∆lbor | Brown-out Reset | - | TBD | 200 | μΑ | BODEN bit set, VDD = 5.0V | | 1A | Fosc | LP Oscillator Operating Frequency | 0 | _ | 200 | KHz | All temperatures | | | | RC Oscillator Operating Frequency | 0 | _ | 4 | MHz | All temperatures | | | | XT Oscillator Operating Frequency | 0 | _ | 4 | MHz | All temperatures | | | | HS Oscillator Operating Frequency | 0 | _ | 20 | MHz | All temperatures | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - **Note1:** This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. - 7: This is the voltage where the device enters the Brown-out Reset. When BOR is enabled, the device will operate correctly to this trip point. ## 12.2 DC Characteristics: PIC16LC712/716-04 (Commercial, Industrial) | DC CHAF | RACTER | | <b>Standard</b><br>Operating | • | _ | nditions (unless otherwise stated) $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial | | | | | | |-----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | | D001 | VDD | Supply Voltage | 2.5<br>VBOR* | 1 1 | 5.5<br>5.5 | V | BOR enabled (Note 7) | | | | | | D002* | VDR | RAM Data Retention Voltage <sup>(1)</sup> | - | 1.5 | - | V | | | | | | | D003 | VPOR | VDD Start Voltage to ensure internal Power-on Reset signal | - | Vss | - | V | See section on Power-on Reset for details | | | | | | D004*<br>D004A* | SVDD | VDD Rise Rate to ensure internal Power-on Reset signal | 0.05<br>TBD | | 1 1 | V/ms | PWRT enabled (PWRTE bit clear) PWRT disabled (PWRTE bit set) See section on Power-on Reset for details | | | | | | D005 | VBOR | Brown-out Reset voltage trip point | 3.65 | - | 4.35 | V | BODEN bit set | | | | | | D010<br>D010A | IDD | Supply Current <sup>(2,5)</sup> | - | 2.0<br>22.5 | 3.8<br>48 | mA<br>μA | XT, RC osc modes FOSC = 4 MHz, VDD = 3.0V (Note 4) LP osc mode FOSC = 32 kHz, VDD = 3.0V, WDT disabled | | | | | | D020<br>D021<br>D021A | IPD | Power-down Current <sup>(3,5)</sup> | -<br>-<br>- | 7.5<br>0.9<br>0.9 | 30<br>5<br>5 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C VDD = 3.0V, WDT disabled, 0°C to +70°C VDD = 3.0V, WDT disabled, -40°C to +85°C | | | | | | D022*<br>D022A* | Δlwdt<br>Δlbor | Module Differential Current <sup>(6)</sup> Watchdog Timer Brown-out Reset | - | 6.0<br>TBD | 20<br>200 | μΑ<br>μΑ | WDTE bit set, VDD = 4.0V<br>BODEN bit set, VDD = 5.0V | | | | | | 1A | Fosc | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency | 0<br>0<br>0<br>0 | _<br>_<br>_<br>_ | 200<br>4<br>4<br>20 | KHz<br>MHz<br>MHz<br>MHz | All temperatures All temperatures All temperatures All temperatures | | | | | <sup>\*</sup> These parameters are characterized but not tested. Note1: This is the limit to which VDD can be lowered without losing RAM data. 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD, $\overline{MCLR}$ = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. - 7: This is the voltage where the device enters the Brown-out Reset. When BOR is enabled, the device will operate correctly to this trip point. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 12.3 DC Characteristics: PIC16C712/716-04 (Commercial, Industrial, Extended) PIC16C712716-20 (Commercial, Industrial, Extended) PIC16LC712/716-04 (Commercial, Industrial) DC CHARACTERISTICS Standard Operating Conditions (unless otherwise stated) Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2 | and Section 12.2 Description Characteristic Min. Tunt May Unite Conditions | | | | | | | | | | | |---------------------------------------------------------------------------------------|-----------------|--------------------------------|--------------|------|---------|-------|----------------------------|--|--|--| | Param | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | | No. | | | | | | | | | | | | | | Input Low Voltage | | | | | | | | | | | VIL | I/O ports | | | | | | | | | | D030 | | with TTL buffer | Vss | - | 0.8V | V | 4.5V ≤ VDD ≤ 5.5V | | | | | D030A | | | Vss | - | 0.15VDD | V | otherwise | | | | | D031 | | with Schmitt Trigger buffer | Vss | - | 0.2Vdd | V | | | | | | D032 | | MCLR, OSC1 (in RC mode) | Vss | - | 0.2Vdd | V | | | | | | D033 | | OSC1 (in XT, HS and LP | Vss | - | 0.3Vpd | V | Note1 | | | | | | | modes) | | | | | | | | | | | | Input High Voltage | | | | | | | | | | | VIH | I/O ports | | - | | | | | | | | D040 | | with TTL buffer | 2.0 | - | VDD | V | 4.5V ≤ VDD ≤ 5.5V | | | | | D040A | | | 0.25VDD | - | VDD | V | otherwise | | | | | | | | + 0.8V | | | | | | | | | | | | | | | | | | | | | D041 | | with Schmitt Trigger buffer | 0.8Vdd | - | VDD | V | For entire VDD range | | | | | D042 | | MCLR | 0.8VDD | - | VDD | V | | | | | | D042A | | OSC1 (XT, HS and LP modes) | 0.7Vdd | - | VDD | V | Note1 | | | | | D043 | | OSC1 (in RC mode) | 0.9VDD | - | VDD | V | | | | | | | | Input Leakage Current (Notes | | | | | | | | | | | | 2, 3) | | | | | | | | | | D060 | lı∟ | I/O ports | - | - | ±1 | μΑ | $Vss \leq VPIN \leq VDD$ , | | | | | | | | | | | | Pin at hi-impedance | | | | | D061 | | MCLR, RA4/T0CKI | - | - | ±5 | μΑ | Vss ≤ VPIN ≤ VDD | | | | | D063 | | OSC1 | - | - | ±5 | μΑ | $Vss \leq VPIN \leq VDD$ , | | | | | | | | | | | | XT, HS and LP osc modes | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | | | | | Output Low Voltage | | | | | | | | | | D080 | VOL | I/O ports | - | - | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | | | | | | | | | | | -40°C to +85°C | | | | | | | | - | - | 0.6 | V | IOL = 7.0 mA, VDD = 4.5V, | | | | | | | | | | | | -40°C to +125°C | | | | | D083 | | OSC2/CLKOUT | - | - | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V, | | | | | | | (RC osc mode) | | | | | -40°C to +85°C | | | | | | | | - | - | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V, | | | | | | | | | | | | -40°C to +125°C | | | | | * | <del>'-</del> - | aramatara ara abaraatarizad bu | <del> </del> | | | | | | | | <sup>\*</sup> These parameters are characterized but not tested. - 2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Note 1:** In RC oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PICmicro be driven with external clock in RC mode. DC CHARACTERISTICS ## Standard Operating Conditions (unless otherwise stated) Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial -40°C $\leq$ TA $\leq$ +85°C for industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for extended Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2 | Param | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |-------|-------------------|-----------------------------------------|---------|------|-----|-------|-------------------------------------------------------------------| | No. | | | | | | | | | | | Output High Voltage | | | | | | | D090 | Vон | I/O ports (Note 3) | VDD-0.7 | - | - | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | | VDD-0.7 | - | - | V | IOH = $-2.5$ mA, VDD = $4.5$ V, $-40$ °C to $+125$ °C | | D092 | | OSC2/CLKOUT (RC osc mode) | VDD-0.7 | - | - | V | IOH = -1.3 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | | VDD-0.7 | - | - | V | IOH = -1.0 mA, VDD = 4.5V,<br>-40°C to +125°C | | D150* | Vod | Open-Drain High Voltage | - | - | 8.5 | V | RA4 pin | | | | Capacitive Loading Specs on Output Pins | | | | _ | | | D100 | Cosc <sub>2</sub> | OSC2 pin | - | - | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1. | | D101 | Сю | All I/O pins and OSC2 (in RC mode) | - | - | 50 | pF | | These parameters are characterized but not tested. - Note 1: In RC oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PICmicro be driven with external clock in RC mode. - 2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input volt- - 3: Negative current is defined as current sourced by the pin. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## 12.4 AC (Timing) Characteristics Low ## 12.4.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created using one of the following formats: - 1. TppS2ppS - 2. TppS | 2. TPPO | | | | |---------|--------------------------------------|----------|----------| | T | | | | | F | Frequency | Т | Time | | Lowerca | ase letters (pp) and their meanings: | | | | рр | | <u> </u> | | | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | <u>CS</u> | rw | RD or WR | | di | SDI | SC | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | | | ase letters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | I | Invalid (Hi-impedance) | V | Valid | | | | | | Ζ Hi-impedance ### 12.4.2 TIMING CONDITIONS The temperature and voltages specified in Table 12-1 apply to all timing specifications, unless otherwise noted. Figure 12-1 specifies the load conditions for the timing specifications. #### TABLE 12-1 TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC Standard Operating Conditions (unless otherwise stated) Operating temperature 0°C ≤ TA ≤ +70°C for commercial -40°C ≤ TA ≤ +85°C for industrial -40°C ≤ TA ≤ +125°C for extended Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2. LC parts operate for commercial/industrial temp's only. ## FIGURE 12-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS ### 12.4.3 TIMING DIAGRAMS AND SPECIFICATIONS ## FIGURE 12-2: EXTERNAL CLOCK TIMING TABLE 12-2 EXTERNAL CLOCK TIMING REQUIREMENTS | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |--------------|---------|----------------------------------|-----|------|--------|-------|---------------------| | 1A | Fosc | External CLKIN Frequency | DC | _ | 4 | MHz | RC and XT osc modes | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | RC and XT osc modes | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | | | Oscillator Period | 250 | | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | | _ | μs | LP osc mode | | 2 | TCY | Instruction Cycle Time (Note 1) | 200 | | DC | ns | Tcy = 4/Fosc | | 3* | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μs | LP oscillator | | | | | 15 | _ | _ | ns | HS oscillator | | 4* | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | _ | _ | 50 | ns | LP oscillator | | | <u></u> | | _ | _ | 15 | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. **Note1:** Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 12-3: CLKOUT AND I/O TIMING TABLE 12-3 CLKOUT AND I/O TIMING REQUIREMENTS | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|----------|----------------------------------------------|-------------------------------|------------|------|-------------|--------|------------| | 10* | TosH2ckL | OSC1↑ to CLKOUT↓ | _ | 75 | 200 | ns | Note 1 | | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | | | 200 | ns | Note 1 | | 12* | TckR | CLKOUT rise time | | _ | 35 | 100 | ns | Note 1 | | 13* | TckF | CLKOUT fall time | | _ | 35 | 100 | ns | Note 1 | | 14* | TckL2ioV | CLKOUT ↓ to Port out valid | | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOUT ↑ | | Tosc + 200 | _ | _ | ns | Note 1 | | 16* | TckH2ioI | Port in hold after CLKOUT ↑ | | 0 | _ | _ | ns | Note 1 | | 17* | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Port out val | id | _ | 50 | 150 | ns | | | 18* | TosH2ioI | OSC1 <sup>↑</sup> (Q2 cycle) to Port input | Standard | 100 | _ | _ | ns | | | 18A* | | invalid (I/O in hold time) | Extended (LC) | 200 | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC1↑ (I/O in | setup time) | 0 | _ | _ | ns | | | 20* | TioR | Port output rise time | Standard | _ | 10 | 40 | ns | | | 20A* | | | Extended (LC) | _ | | 80 | ns | | | 21* | TioF | Port output fall time | ort output fall time Standard | | 10 | 40 | ns | | | 21A* | | | Extended (LC) | | l | 80 | ns | | | 22††* | TINP | INT pin high or low time | T pin high or low time | | l | | ns | | | 23††* | TRBP | RB7:RB4 change INT high or low | time - | Tcy | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. **Note1:** Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edge. FIGURE 12-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 12-5: BROWN-OUT RESET TIMING TABLE 12-4 RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-------|-----------------------------------------------|-----|-----------|-----|-------|---------------------------| | 30 | TmcL | MCLR Pulse Width (low) | 2 | _ | | μs | VDD = 5V, -40°C to +125°C | | 31* | TWDT | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | VDD = 5V, -40°C to +125°C | | 32 | Tost | Oscillation Start-up Timer Period | _ | 1024 Tosc | _ | _ | TOSC = OSC1 period | | 33* | TPWRT | Power-up Timer Period | 28 | 72 | 132 | ms | VDD = 5V, -40°C to +125°C | | 34 | Tioz | I/O Hi-impedance from MCLR Low or WDT reset | _ | _ | 2.1 | μs | | | 35 | TBOR | Brown-out Reset Pulse Width | 100 | _ | | μs | VDD ≤ BVDD (D005) | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. TMR0 or TMR1 Note: Refer to Figure 12-1 for load conditions. T1OSO/T1CKI T1OSO/T1CKI 40 41 42 45 46 FIGURE 12-6: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 12-5 TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Param<br>No. | Sym | Characteristic | | | Min | Typ† | Max | Units | Conditions | |--------------|------|-----------------------|------------------------|----------------|-------------------------------------------|------|-------|-------|------------------------------------| | 40* | Tt0H | T0CKI High Pulse V | Vidth | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | | With Prescaler | 10 | _ | _ | ns | parameter 42 | | 41* | Tt0L | T0CKI Low Pulse W | /idth | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | | With Prescaler | 10 | _ | _ | ns | parameter 42 | | 42* | Tt0P | T0CKI Period | | No Prescaler | Tcy + 40 | _ | _ | ns | | | | | | | With Prescaler | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _ | _ | ns | N = prescale value<br>(2, 4,, 256) | | 45* | Tt1H | T1CKI High Time | Synchronous, P | rescaler = 1 | 0.5TcY + 20 | _ | - | ns | Must also meet | | | | | Synchronous, | Standard | 15 | _ | _ | ns | parameter 47 | | | | | Prescaler = 2,4,8 | Extended (LC) | 25 | _ | _ | ns | | | | | | Asynchronous | Standard | 30 | _ | _ | ns | 1 | | | | | | Extended (LC) | 50 | _ | _ | ns | | | 46* | Tt1L | T1CKI Low Time | Synchronous, P | | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | | | | Synchronous, | Standard | 15 | _ | - | ns | parameter 47 | | | | | Prescaler = 2,4,8 | Extended (LC) | 25 | _ | _ | ns | | | | | | Asynchronous | Standard | 30 | _ | _ | ns | | | | | | | Extended (LC) | 50 | _ | _ | ns | 1 | | 47* | Tt1P | T1CKI input period | Synchronous | Standard | Greater of:<br>30 OR TCY + 40<br>N | _ | | ns | N = prescale value<br>(1, 2, 4, 8) | | | | | | Extended (LC) | Greater of:<br>50 OR TCY + 40<br>N | | | | N = prescale value<br>(1, 2, 4, 8) | | | | | Asynchronous | Standard | 60 | _ | _ | ns | | | | | | | Extended (LC) | 100 | _ | _ | ns | | | | Ft1 | Timer1 oscillator inp | | | DC | _ | 200 | kHz | | | | | ` | y setting bit T1OSCEN) | | | | | | | | 48 | | Delay from external | | | 2Tosc | _ | 7Tosc | _ | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 12-7: CAPTURE/COMPARE/PWM TIMINGS TABLE 12-6 CAPTURE/COMPARE/PWM REQUIREMENTS | Param<br>No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | |--------------|------|----------------------|----------------|---------------|----------------|------|-----|-------|------------------------------------| | 50* | TccL | CCP1 input low | No Prescaler | | 0.5Tcy + 20 | | | ns | | | | | time | With Prescaler | Standard | 10 | _ | _ | ns | | | | | | | Extended (LC) | 20 | _ | | ns | | | 51* | ТссН | CCP1 input high | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | time | With Prescaler | Standard | 10 | _ | _ | ns | | | | | | | Extended (LC) | 20 | _ | | ns | | | 52* | TccP | CCP1 input period | | | 3Tcy + 40<br>N | _ | _ | ns | N = prescale value<br>(1,4, or 16) | | 53* | TccR | CCP1 output rise t | ime | Standard | _ | 10 | 25 | ns | | | | | | | Extended (LC) | _ | 25 | 45 | ns | | | 54* | TccF | CCP1 output fall tir | ne | Standard | _ | 10 | 25 | ns | | | | | | | Extended (LC) | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## TABLE 12-7 A/D CONVERTER CHARACTERISTICS: PIC16C712/716-04 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16C712/716-20 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16LC712/716-04 (COMMERCIAL, INDUSTRIAL) | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|------|-------------------------------------------|---------------|-----------|------------------------|------------|-------|---------------------------------------------------------------------------------------------------| | A01 | NR | Resolution | | _ | _ | 8-bits | bit | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A02 | EABS | Total Absolute error | | _ | _ | < ± 1 | LSb | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A03 | EIL | Integral linearity error | | _ | _ | < ± 1 | LSb | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A04 | EDL | Differential linearity error | | _ | _ | < ± 1 | LSb | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A05 | EFS | Full scale error | | _ | | < ± 1 | LSb | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A06 | Eoff | Offset error | | _ | _ | < ± 1 | LSb | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF | | A10 | _ | Monotonicity | | _ | guaranteed<br>(Note 3) | _ | _ | VSS ≤ VAIN ≤ VREF | | A20 | VREF | Reference voltage | | 2.5V | _ | VDD + 0.3 | V | | | A25 | Vain | Analog input voltage | | Vss - 0.3 | _ | VREF + 0.3 | V | | | A30 | ZAIN | Recommended impedan analog voltage source | ce of | _ | _ | 10.0 | kΩ | | | A40 | IAD | A/D conversion current | Standard | _ | 180 | _ | μΑ | Average current consump- | | | | (VDD) | Extended (LC) | _ | 90 | _ | μΑ | tion when A/D is on.<br>(Note 1) | | A50 | IREF | VREF input current (Note 2) | | 10 | 1 | 1000 | μА | During VAIN acquisition. Based on differential of VHOLD to VAIN to charge CHOLD, see Section 9.1. | | | | | | _ | | 10 | μΑ | During A/D Conversion cycle | 2: These parameters are characterized but not tested. 3: † † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - **Note 1:** When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module. - 2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input. - 3: The A/D conversion result never decreases with an increase in the Input Voltage, and has no missing codes. FIGURE 12-8: A/D CONVERSION TIMING **Note1:** If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. TABLE 12-8 A/D CONVERSION REQUIREMENTS | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|------|---------------------------------------------------|---------------------------|--------|----------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 | TAD | A/D clock period | Standard | 1.6 | _ | _ | μs | Tosc based, VREF ≥ 3.0V | | | | Extended (LC) | 2.0 | _ | _ | μS | Tosc based, VREF full range | | | | | | Standard | 2.0 | 4.0 | 6.0 | μs | A/D RC Mode | | | | | Extended (LC) | 3.0 | 6.0 | 9.0 | μs | A/D RC Mode | | 131 | TCNV | Conversion time (not including S/H time) (Note 1) | | 11 | _ | 11 | TAD | | | 132 | TACQ | Acquisition time | | Note 2 | 20 | _ | μs | | | | | | | 5* | _ | _ | μs | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | | 134 | TGO | Q4 to A/D clock start | | _ | Tosc/2 § | _ | _ | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | | 135 | Tswc | Switching from convert | $\rightarrow$ sample time | 1.5 § | _ | _ | TAD | | - : \* These parameters are characterized but not tested. - : † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - : § This specification ensured by design. Note 1: ADRES register may be read on the following TcY cycle. 2: See Section 9.1 for min conditions. NOTES: ## 13.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are guaranteed to operate properly only within the specified range. The data presented in this section is a **statistical summary** of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution at $25^{\circ}$ C. 'Max' or 'min' represents (mean + $3\sigma$ ) or (mean - $3\sigma$ ) respectively, where $\sigma$ is standard deviation, over the whole temperature range. Graphs and Tables not available at this time. NOTES: ## 14.0 PACKAGING INFORMATION ## 14.1 Package Marking Information 18-Lead PDIP 18-Lead CERDIP Windowed 18-Lead SOIC 20-Lead SSOP Example Example Example Example | Legend | MMM :b | Microchip part number information | |--------|-------------|-----------------------------------------------------------------| | | XXX | Customer specific information* | | | AA | Year code (last 2 digits of calendar year) | | | BB | Week code (week of January 1 is week '01') | | | С | Facility code of the plant at which wafer is manufactured | | | | O = Outside Vendor | | | | C = 5" Line | | | | S = 6" Line | | | | H = 8" Line | | | D | Mask revision number | | | E | Assembly code of the plant or country of origin in which | | | | part was assembled | | Note: | In the ever | nt the full Microchip part number cannot be marked on one line, | characters for customer specific information. Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. it will be carried over to the next line thus limiting the number of available Package Type: K04-007 18-Lead Plastic Dual In-line (P) - 300 mil | Units | | | INCHES* | | M | ILLIMETER: | S | |------------------------------|-----------------|-------|---------|-------|-------|------------|-------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | PCB Row Spacing | | | 0.300 | | | 7.62 | | | Number of Pins | n | | 18 | | | 18 | | | Pitch | р | | 0.100 | | | 2.54 | | | Lower Lead Width | В | 0.013 | 0.018 | 0.023 | 0.33 | 0.46 | 0.58 | | Upper Lead Width | B1 <sup>†</sup> | 0.055 | 0.060 | 0.065 | 1.40 | 1.52 | 1.65 | | Shoulder Radius | R | 0.000 | 0.005 | 0.010 | 0.00 | 0.13 | 0.25 | | Lead Thickness | С | 0.005 | 0.010 | 0.015 | 0.13 | 0.25 | 0.38 | | Top to Seating Plane | Α | 0.110 | 0.155 | 0.155 | 2.79 | 3.94 | 3.94 | | Top of Lead to Seating Plane | A1 | 0.075 | 0.095 | 0.115 | 1.91 | 2.41 | 2.92 | | Base to Seating Plane | A2 | 0.000 | 0.020 | 0.020 | 0.00 | 0.51 | 0.51 | | Tip to Seating Plane | L | 0.125 | 0.130 | 0.135 | 3.18 | 3.30 | 3.43 | | Package Length | D‡ | 0.890 | 0.895 | 0.900 | 22.61 | 22.73 | 22.86 | | Molded Package Width | E‡ | 0.245 | 0.255 | 0.265 | 6.22 | 6.48 | 6.73 | | Radius to Radius Width | E1 | 0.230 | 0.250 | 0.270 | 5.84 | 6.35 | 6.86 | | Overall Row Spacing | еВ | 0.310 | 0.349 | 0.387 | 7.87 | 8.85 | 9.83 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter. JEDEC equivalent: MS-001 AC <sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." Package Type: K04-010 18-Lead Ceramic Dual In-line with Window (JW) - 300 mil | Units | | | INCHES* | | M | ILLIMETER: | S | |------------------------------|----|-------|---------|-------|-------|------------|-------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | PCB Row Spacing | | | 0.300 | | | 7.62 | | | Number of Pins | n | | 18 | | | 18 | | | Pitch | р | 0.098 | 0.100 | 0.102 | 2.49 | 2.54 | 2.59 | | Lower Lead Width | В | 0.016 | 0.019 | 0.021 | 0.41 | 0.47 | 0.53 | | Upper Lead Width | B1 | 0.050 | 0.055 | 0.060 | 1.27 | 1.40 | 1.52 | | Shoulder Radius | R | 0.010 | 0.013 | 0.015 | 0.25 | 0.32 | 0.38 | | Lead Thickness | С | 0.008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | Top to Seating Plane | Α | 0.175 | 0.183 | 0.190 | 4.45 | 4.64 | 4.83 | | Top of Lead to Seating Plane | A1 | 0.091 | 0.111 | 0.131 | 2.31 | 2.82 | 3.33 | | Base to Seating Plane | A2 | 0.015 | 0.023 | 0.030 | 0.00 | 0.57 | 0.76 | | Tip to Seating Plane | L | 0.125 | 0.138 | 0.150 | 3.18 | 3.49 | 3.81 | | Package Length | D | 0.880 | 0.900 | 0.920 | 22.35 | 22.86 | 23.37 | | Package Width | Е | 0.285 | 0.298 | 0.310 | 7.24 | 7.56 | 7.87 | | Radius to Radius Width | E1 | 0.255 | 0.270 | 0.285 | 6.48 | 6.86 | 7.24 | | Overall Row Spacing | eВ | 0.345 | 0.385 | 0.425 | 8.76 | 9.78 | 10.80 | | Window Width | W1 | 0.130 | 0.140 | 0.150 | 0.13 | 0.14 | 0.15 | | Window Length | W2 | 0.190 | 0.200 | 0.210 | 0.19 | 0.2 | 0.21 | \* Controlling Parameter. JEDEC equivalent: MO-036 AE Package Type: K04-051 18-Lead Plastic Small Outline (SO) - Wide, 300 mil | Units | | INCHES* | | | М | MILLIMETERS | | | |-------------------------|----------------|---------|-------|-------|-------|-------------|-------|--| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | | Pitch | р | | 0.050 | | | 1.27 | | | | Number of Pins | n | | 18 | | | 18 | | | | Overall Pack. Height | Α | 0.093 | 0.099 | 0.104 | 2.36 | 2.50 | 2.64 | | | Shoulder Height | A1 | 0.048 | 0.058 | 0.068 | 1.22 | 1.47 | 1.73 | | | Standoff | A2 | 0.004 | 0.008 | 0.011 | 0.10 | 0.19 | 0.28 | | | Molded Package Length | D <sup>‡</sup> | 0.450 | 0.456 | 0.462 | 11.43 | 11.58 | 11.73 | | | Molded Package Width | E <sup>‡</sup> | 0.292 | 0.296 | 0.299 | 7.42 | 7.51 | 7.59 | | | Outside Dimension | E1 | 0.394 | 0.407 | 0.419 | 10.01 | 10.33 | 10.64 | | | Chamfer Distance | X | 0.010 | 0.020 | 0.029 | 0.25 | 0.50 | 0.74 | | | Shoulder Radius | R1 | 0.005 | 0.005 | 0.010 | 0.13 | 0.13 | 0.25 | | | Gull Wing Radius | R2 | 0.005 | 0.005 | 0.010 | 0.13 | 0.13 | 0.25 | | | Foot Length | L | 0.011 | 0.016 | 0.021 | 0.28 | 0.41 | 0.53 | | | Foot Angle | φ | 0 | 4 | 8 | 0 | 4 | 8 | | | Radius Centerline | L1 | 0.010 | 0.015 | 0.020 | 0.25 | 0.38 | 0.51 | | | Lead Thickness | С | 0.009 | 0.011 | 0.012 | 0.23 | 0.27 | 0.30 | | | Lower Lead Width | Β <sup>†</sup> | 0.014 | 0.017 | 0.019 | 0.36 | 0.42 | 0.48 | | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | | <sup>\*</sup> Controlling Parameter. JEDEC equivalent: MS-013 AB <sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." Package Type: K04-072 20-Lead Plastic Shrink Small Outine (SS) - 5.30 mm | Units | | | INCHES | | MILLIMETERS* | | | |-------------------------|----------------|-------|--------|-------|--------------|------|------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | Pitch | р | | 0.026 | | | 0.65 | | | Number of Pins | n | | 20 | | | 20 | | | Overall Pack. Height | Α | 0.068 | 0.073 | 0.078 | 1.73 | 1.86 | 1.99 | | Shoulder Height | A1 | 0.026 | 0.036 | 0.046 | 0.66 | 0.91 | 1.17 | | Standoff | A2 | 0.002 | 0.005 | 0.008 | 0.05 | 0.13 | 0.21 | | Molded Package Length | D <sup>‡</sup> | 0.278 | 0.283 | 0.289 | 7.07 | 7.20 | 7.33 | | Molded Package Width | E <sup>‡</sup> | 0.205 | 0.208 | 0.212 | 5.20 | 5.29 | 5.38 | | Outside Dimension | E1 | 0.301 | 0.306 | 0.311 | 7.65 | 7.78 | 7.90 | | Shoulder Radius | R1 | 0.005 | 0.005 | 0.010 | 0.13 | 0.13 | 0.25 | | Gull Wing Radius | R2 | 0.005 | 0.005 | 0.010 | 0.13 | 0.13 | 0.25 | | Foot Length | L | 0.015 | 0.020 | 0.025 | 0.38 | 0.51 | 0.64 | | Foot Angle | φ | 0 | 4 | 8 | 0 | 4 | 8 | | Radius Centerline | L1 | 0.000 | 0.005 | 0.010 | 0.00 | 0.13 | 0.25 | | Lead Thickness | С | 0.005 | 0.007 | 0.009 | 0.13 | 0.18 | 0.22 | | Lower Lead Width | Β <sup>†</sup> | 0.010 | 0.012 | 0.015 | 0.25 | 0.32 | 0.38 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | Controlling Parameter. JEDEC equivalent: MO-150 AE <sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E." | | $\sim$ | | <b>^</b> - | | |---|--------|---|------------|--| | v | | - | <b>→</b> . | | | | | | | | ## **APPENDIX A: REVISION HISTORY** | Version | Date | Revision Description | |---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A | 2/99 | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the <i>PIC16C6X Data Sheet</i> , DS30234, and the <i>PIC16C7X Data Sheet</i> , DS30390. | ## APPENDIX B: CONVERSION CONSIDERATIONS There are no previous versions of this device. ## APPENDIX C: MIGRATION FROM BASE-LINE TO MID-RANGE DEVICES This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to a mid-range device (i.e., PIC16CXXX). The following are the list of modifications over the PIC16C5X microcontroller family: - Instruction word length is increased to 14-bits. This allows larger page sizes both in program memory (2K now as opposed to 512 before) and register file (128 bytes now versus 32 bytes before). - 2. A PC high latch register (PCLATH) is added to handle program memory paging. Bits PA2, PA1, PA0 are removed from STATUS register. - 3. Data memory paging is redefined slightly. STATUS register is modified. - Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X. - OPTION\_REG and TRIS registers are made addressable. - Interrupt capability is added. Interrupt vector is at 0004h. - 7. Stack size is increased to 8 deep. - 8. Reset vector is changed to 0000h. - Reset of all registers is revisited. Five different reset (and wake-up) types are recognized. Registers are reset differently. - 10. Wake up from SLEEP through interrupt is added. - 11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up. - 12. PORTB has weak pull-ups and interrupt on change feature. - 13. T0CKI pin is also a port pin (RA4) now. - 14. FSR is made a full eight bit register. - 15. "In-circuit serial programming" is made possible. The user can program PIC16CXX devices using only five pins: VDD, Vss, MCLR/VPP, RB6 (clock) and RB7 (data in/out). - 16. PCON status register is added with a Power-on Reset status bit (POR). - Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected. - 18. Brown-out protection circuitry has been added. Controlled by configuration word bit BODEN. Brown-out reset ensures the device is placed in a reset condition if VDD dips below a fixed setpoint. To convert code written for PIC16C5X to PIC16CXXX, the user should take the following steps: - Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO. - 2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme. - 3. Eliminate any data memory page switching. Redefine data variables to reallocate them. - 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed. - 5. Change reset vector to 0000h. NOTES: | INDEX | Code Protection | , | |----------------------------------------------------------|--------------------------------------------------------------|----------| | A | CP1:CP0 Bits | | | | Compare (CCP Module) | | | A/D45 | Block Diagram | | | A/D Converter Enable (ADIE Bit) | CCP Pin Configuration | | | A/D Converter Flag (ADIF Bit) | CCPR1H:CCPR1L RegistersSoftware Interrupt | | | A/D Converter Interrupt, Configuring | Special Event Trigger | | | ADCON Register | Timer1 Mode Selection | | | ADDES Posister | Configuration Bits | | | ADRES Register11, 45, 47 Analog Port Pins, Configuring49 | Conversion Considerations | | | Block Diagram47 | | | | Block Diagram, Analog Input Model48 | D | | | Channel Select (CHS2:CHS0 Bits)45 | Data Memory | 10 | | Clock Select (ADCS1:ADCS0 Bits)45 | Bank Select (RP1:RP0 Bits) | . 10, 13 | | Configuring the Module47 | General Purpose Registers | | | Conversion Clock (TAD)49 | Register File Map | | | Conversion Status (GO/DONE Bit) | Special Function Registers | | | Conversions50 | DC Characteristics | . 77, 79 | | Converter Characteristics88 | Development Support | 69 | | Module On/Off (ADON Bit)45 | Development Tools | 69 | | Port Configuration Control (PCFG2:PCFG0 Bits) 46 | Direct Addressing | 20 | | Sampling Requirements48 | E | | | Special Event Trigger (CCP)41, 50 | _ | | | Timing Diagram89 | Electrical Characteristics | | | Absolute Maximum Ratings75 | Errata | | | ADCON0 Register11, 45 | External Power-on Reset Circuit | 55 | | ADCS1:ADCS0 Bits45 | F | | | ADON Bit45 | • | | | CHS2:CHS0 Bits45 | Family of Devices PIC16C7XX | , | | GO/DONE Bit45, 47 | | | | ADCON1 Register | Firmware InstructionsFuzzy Logic Dev. System (fuzzyTECH®-MP) | | | PCFG2:PCFG0 Bits46 | ruzzy Łogic Dev. System (ruzzy i Łonts-ivip) | / | | ADRES Register | I | | | Architecture | I/O Ports | 21 | | PIC16C62B/PIC16C72A Block Diagram5 | ICEPIC Low-Cost PIC16CXXX In-Circuit Emulator | 69 | | Assembler | ID Locations | . 51, 65 | | MPASM Assembler71 | In-Circuit Serial Programming (ICSP) | . 51, 65 | | В | Indirect Addressing | | | Banking, Data Memory10, 13 | FSR Register10 | , 11, 20 | | Brown-Out Detect (BOD)55 | INDF Register | 11 | | Brown-out Reset (BOR) | Instruction Format | 67 | | BOR Enable (BODEN Bit)52 | Instruction Set | 67 | | BOR Status (BOR Bit)18 | Summary Table | | | Timing Diagram85 | INTCON Register | . 11, 15 | | | GIE Bit | | | C | INTE Bit | | | Capture (CCP Module)40 | INTF Bit | | | Block Diagram40 | PEIE Bit | | | CCP Pin Configuration40 | RBIE Bit | | | CCPR1H:CCPR1L Registers40 | RBIF Bit | | | Changing Between Capture Prescalers40 | TOIE Bit | | | Software Interrupt40 | TOIF Bit | | | Timer1 Mode Selection40 | Interrupt Sources | | | Capture/Compare/PWM (CCP)39 | A/D Conversion Complete | | | CCP1CON Register11, 39 | Block Diagram | | | CCPR1H Register11, 39 | Capture Complete (CCP) | | | CCPR1L Register11, 39 | Compare Complete (CCP) | | | Enable (CCP1IE Bit)16 | Interrupt on Change (RB7:RB4) | | | Flag (CCP1IF Bit)17 | RB0/INT Pin, External | | | Timer Resources39 | TMR0 Overflow | | | Timing Diagram87 | TMR1 Overflow | , | | CCP1CON Register39 | TMR2 to PR2 Match | | | CCP1M3:CCP1M0 Bits39 | TMR2 to PR2 Match (PWM) | | | CCP1X:CCP1Y Bits39 | Interrupts, Context Saving During | 62 | | A/D Converter Enable (ADIE Bit)16 | Pin Functions | |-----------------------------------------------------------|------------------------------------------------------| | CCP1 Enable (CCP1IE Bit) | MCLR/Vpp6 | | Global Interrupt Enable (GIE Bit)15, 61 | RA0/AN06 | | Interrupt on Change (RB7:RB4) | RA1/AN16 | | Enable (RBIE Bit)15, 62 | RA2/AN26 | | Peripheral Interrupt Enable (PEIE Bit)15 | RA3/AN3/Vref6 | | RB0/INT Enable (INTE Bit)15 | RA4/T0CKI6 | | TMR0 Overflow Enable (T0IE Bit)15 | RB0/INT | | TMR1 Overflow Enable (TMR1IE Bit) | RB1 | | TMR2 to PR2 Match Enable (TMR2IE Bit) | RB2 | | Interrupts, Flag Bits A/D Converter Flag (ADIF Bit)17, 47 | RB3 | | CCP1 Flag (CCP1IF Bit)17, 40, 41 | RB5 | | Interrupt on Change (RB7:RB4) | RB6 | | Flag (RBIF Bit) | RB7 | | RB0/INT Flag (INTF Bit)15 | Vdd | | TMR0 Overflow Flag (T0IF Bit)15, 62 | Vss | | TMR1 Overflow Flag (TMR1IF Bit)17 | Pinout Descriptions | | TMR2 to PR2 Match Flag (TMR2IF Bit)17 | PIC16C62B/PIC16C72A6 | | К | PIR1 Register11, 17 | | | ADIF Bit17 | | KeeLoq® Evaluation and Programming Tools72 | CCP1IF Bit | | M | TMR1IF Bit | | Master Clear (MCLR) | TMR2IF Bit | | MCLR Reset, Normal Operation54, 58, 59 | Pointer, FSR | | MCLR Reset, SLEEP | Initialization2 | | Memory Organization | PORTA Register | | Data Memory10 | RA3:RA0 and RA5 Port Pins | | Program Memory9 | RA4/T0CKI Pin | | MPLAB Integrated Development Environment Software71 | TRISA Register 12, 21 | | 0 | PORTB | | | Initialization23 | | OPCODE Field Descriptions | PORTB Register 11, 23 | | OPTION_REG Register | Pull-up Enable (RBPU Bit)14 | | PS2:PS0 Bits | RB0/INT Edge Select (INTEDG Bit) | | PSA Bit | RB0/INT Pin, External | | RBPU Bit14 | RB3:RB0 Port Pins | | T0CS Bit14, 29 | RB7:RB4 Interrupt on Change Enable (RBIE Bit) 15, 62 | | T0SE Bit14, 29 | RB7:RB4 Interrupt on Change | | Oscillator Configuration51, 53 | Flag (RBIF Bit) | | HS53, 58 | RB7:RB4 Port Pins | | LP53, 58 | TRISB Register 12, 23 | | RC53, 54, 58 | PORTC | | Selection (FOSC1:FOSC0 Bits)52 | Block Diagram24, 25 | | XT | TRISC Register12 | | Oscillator, WDT | Postscaler, Timer2 | | | Select (TOUTPS3:TOUTPS0 Bits) | | P | Postscaler, WDT | | Packaging93 | Assignment (PSA Bit) | | Paging, Program Memory9, 19 | Rate Select (PS2:PS0 Bits) | | PCON Register | Switching Between Timer0 and WDT | | BOR Bit18 | Power-on Reset (POR) | | POR Bit18 | Oscillator Start-up Timer (OST) | | PICDEM-1 Low-Cost PICmicro Demo Board70 | POR Status (POR Bit) | | PICDEM-2 Low-Cost PIC16CXX Demo Board70 | Power Control (PCON) Register57 | | PICDEM-3 Low-Cost PIC16CXXX Demo Board | Power-down (PD Bit)13, 54 | | PICSTART® Plus Entry Level Development System69 | Power-on Reset Circuit, External55 | | PIE1 Register | Power-up Timer (PWRT)51, 55 | | CCP1IE Bit | PWRT Enable (PWRTE Bit)52 | | TMR1IE Bit | Time-out (TO Bit) | | TMR2IE Bit | Time-out Sequence | | • | Time-out Sequence on Power-up | | | ı ıı ı ı ı ı ı ı ı ı ı ı ı ı ı ı ı ı ı | | Prescaler, Capture40 | Т | | | |---------------------------------------------|----------------------------------------|-----------|----| | Prescaler, Timer029 | T1CON Register | 11 | 31 | | Assignment (PSA Bit)14, 29 | T1CKPS1:T1CKPS0 Bits | | | | Block Diagram30 | T10SCEN Bit | | | | Rate Select (PS2:PS0 Bits)14, 29 | T1SYNC Bit | | | | Switching Between Timer0 and WDT30 | TMR1CS Bit | | | | Prescaler, Timer132 | TMR1ON Bit | | | | Select (T1CKPS1:T1CKPS0 Bits)31 | T2CON Register | | | | Prescaler, Timer242 | T2CKPS1:T2CKPS0 Bits | | | | Select (T2CKPS1:T2CKPS0 Bits)36 | TMR2ON Bit | | | | PRO MATE® II Universal Programmer69 | TOUTPS3:TOUTPS0 Bits | | | | Product Identification System107 | Timer0 | | | | Program Counter | Block Diagram | | | | PCL Register11, 19 | Clock Source Edge Select (T0SE Bit) | | | | PCLATH Register11, 19, 62 | Clock Source Select (TOCS Bit) | | | | Reset Conditions58 | Overflow Enable (T0IE Bit) | | | | Program Memory9 | Overflow Flag (T0IF Bit) | | | | Interrupt Vector9 | Overflow Interrupt | | | | Paging9, 19 | Timing Diagram | | | | Program Memory Map9 | TMR0 Register | | | | Reset Vector9 | Timer1 | | | | Program Verification65 | Block Diagram | | | | Programming, Device Instructions67 | <u> </u> | | | | PWM (CCP Module)42 | Clack Source Soloct (TMR4CS Bit) | | | | Block Diagram42 | Clock Source Select (TMR1CS Bit) | | | | CCPR1H:CCPR1L Registers42 | External Clock Input Sync (T1SYNC Bit) | | | | Duty Cycle42 | Module On/Off (TMR1ON Bit) | | | | Example Frequencies/Resolutions43 | Oscillator | | | | Output Diagram42 | Oscillator Enable (T10SCEN Bit) | | | | Period42 | Overflow Enable (TMR1IE Bit) | | | | Set-Up for PWM Operation43 | Overflow Flag (TMR1IF Bit) | | | | TMR2 to PR2 Match | Overflow Interrupt | | | | TMR2 to PR2 Match Enable (TMR2IE Bit) | Special Event Trigger (CCP) | | | | TMR2 to PR2 Match Flag (TMR2IF Bit) | T1CON Register | | | | | Timing Diagram | | | | Q | TMR1H Register | | | | Q-Clock42 | TMR1L Register | 11, | 31 | | | Timer2 | | _ | | R | Block Diagram | | | | RAM. See Data Memory | PR2 Register | | | | Register File10 | T2CON Register | | | | Register File Map10 | TMR2 Register | | | | Reset | TMR2 to PR2 Match Enable (TMR2IE Bit) | | | | Block Diagram56 | TMR2 to PR2 Match Flag (TMR2IF Bit) | | | | Reset Conditions for All Registers59 | TMR2 to PR2 Match Interrupt | . 36, 37, | 42 | | Reset Conditions for PCON Register58 | Timing Diagrams | | | | Reset Conditions for Program Counter58 | Time-out Sequence on Power-up | | | | Reset Conditions for STATUS Register58 | Wake-up from SLEEP via Interrupt | | | | Timing Diagram85 | Timing Diagrams and Specifications | | | | Revision History99 | A/D Conversion | | | | - | Brown-out Reset (BOR) | | | | S | Capture/Compare/PWM (CCP) | | | | SEEVAL® Evaluation and Programming System71 | CLKOUT and I/O | | | | SLEEP51, 54, 64 | External Clock | | 83 | | Software Simulator (MPLAB-SIM)71 | Oscillator Start-up Timer (OST) | | | | Special Features of the CPU51 | Power-up Timer (PWRT) | | 85 | | Special Function Registers11 | Reset | | 85 | | Speed, Operating | Timer0 and Timer1 | | | | Stack | Watchdog Timer (WDT) | | 85 | | STATUS Register | | | | | C Bit | W | | | | DC Bit | W Register | | | | IRP Bit | Wake-up from SLEEP | | | | PD Bit | Interrupts | 58, | 59 | | RP1:RP0 Bits | MCLR Reset | | | | TO Bit | Timing Diagram | | 65 | | Z Bit | WDT Reset | | 59 | | 13 | | | | | Watchdog Timer (WDT) | 51, 63 | |-----------------------------|------------| | Block Diagram | 63 | | Enable (WDTE Bit) | 52, 63 | | Programming Considerations | 63 | | RC Oscillator | 63 | | Time-out Period | 63 | | Timing Diagram | 85 | | WDT Reset, Normal Operation | 54, 58, 59 | | WDT Reset, SLEEP | 54, 58, 59 | | WWW, On-Line Support | 3 | | | | ## **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site. ## Connecting to the Microchip Internet Web Site The Microchip web site is available by using your favorite Internet browser to attach to: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - Design Tips - · Device Errata - · Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events ### Systems Information and Upgrade Hot Line The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-786-7302 for the rest of the world. 981103 **Trademarks:** The Microchip name, logo, PIC, PICmicro, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB and *fuzzy*-LAB are trademarks and SQTP is a service mark of Microchip in the U.S.A. All other trademarks mentioned herein are the property of their respective companies. ## **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 786-7578. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. | lo: | Technical Publications Manager | Total Pages Sent | | |------|--------------------------------------------------|---------------------------------------------------|--| | RE: | Reader Response | | | | From | m: Name | | | | | Company | | | | | | | | | | | | | | _ | | FAX: () | | | | olication (optional): | | | | Wo | uld you like a reply?YN | | | | Dev | vice: PIC16C712/716 Literature | Number: DS41106A | | | Que | estions: | | | | 1. | What are the best features of this documen | nt? | | | | | | | | 2. | How does this document meet your hardwa | are and software development needs? | | | | | | | | 3. | Do you find the organization of this data sh | eet easy to follow? If not, why? | | | | | | | | 4. | What additions to the data sheet do you thi | ink would enhance the structure and subject? | | | | | | | | 5. | What deletions from the data sheet could b | be made without affecting the overall usefulness? | | | | | | | | 6. | Is there any incorrect or misleading information | ation (what and where)? | | | | | | | | 7. | How would you improve this document? | | | | | | | | | 8. | How would you improve our software, syste | ems, and silicon products? | | | | | | | | | | | | ## PIC16C712/716 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | <u>PART NO.</u><br> <br>Device Fr | -XX<br> <br>requency<br>Range | X<br> <br> <br> Temperature<br> Range | /XX<br> <br>Package | XXX<br> <br>Pattern | <b>Exa</b> a) b) | PDIP pack pattern #3 | 6 - 04/P 301 = Commercial temp., age, 4 MHz, normal VDD limits, QTP 01. 12 - 04l/SO = Industrial temp., SOIC | |-----------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------|------------------|------------------------|--------------------------------------------------------------------------------------------------------------| | Device | PIC16L0<br>PIC16C | 712 <sup>(1)</sup> , PIC16C712<br>C712 <sup>(1)</sup> , PIC16LC7<br>716 <sup>(1)</sup> , PIC16C716<br>C716 <sup>(1)</sup> , PIC16LC7 | 12T <sup>(2)</sup> ;VDD rang | ge 2.5V to 5.5V<br>4.0V to 5.5V | c) | package, 2<br>PIC16C71 | 200 kHz, Extended VDD limits. 2 - 20I/P = Industrial temp., PDIP 20MHz, normal VDD limits. | | Frequency Range | | = 4 MHz<br>= 20 MHz | | | Not | e 1: C<br>LC<br>2: T | = CMOS<br>= Low Power CMOS<br>= in tape and reel - SOIC, SSOP<br>packages only. | | Temperature Range | I | = 0°C to 70°<br>= -40°C to +85°<br>= -40°C to +125° | C (Industrial) | , ´ | | offer | extended temperature device is not | | Package | SO<br>P | = Windowed CE<br>= SOIC<br>= PDIP<br>= SSOP | RDIP | | | | | | Pattern | | QTP, Code or Speci<br>therwise) | al Requirement | ts | | | | <sup>\*</sup> JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices). ## **Sales and Support** #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 786-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. ## **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. #### Note the following details of the code protection feature on PICmicro® MCUs. - The PICmicro family meets the specifications contained in the Microchip Data Sheet. - Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable". - Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product. If you have any further questions about this matter, please contact the local sales office nearest to you. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELO© code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified. ## WORLDWIDE SALES AND SERVICE #### **AMERICAS** #### **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com #### **Rocky Mountain** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456 #### Atlanta 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 ### Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 #### **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 #### Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 ### Kokomo 2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 #### Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 ## **New York** 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 ### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 #### **Toronto** 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC #### Australia Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 #### China - Beijing Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 #### China - Chengdu Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599 #### China - Fuzhou Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 ### China - Shanghai Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 ## China - Shenzhen Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 ## **Hong Kong** Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 #### India Microchip Technology Inc. India Liaison Office Divvasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 #### Japan Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 #### Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 #### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 ## Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** #### Denmark Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 #### France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany** Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 ## Italy Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 ## **United Kingdom** Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820 01/18/02