www.ti.com ## TMS470R1B1M 16/32-Bit RISC Flash Microcontroller SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 #### **FEATURES** - High-Performance Static CMOS Technology - TMS470R1x 16/32-Bit RISC Core (ARM7TDMI™) - 60-MHz System Clock (Pipeline Mode) - Independent 16/32-Bit Instruction Set - Open Architecture With Third-Party Support - Built-In Debug Module - Integrated Memory - 1M-Byte Program Flash - Two Banks With 16 Contiguous Sectors - 64K-Byte Static RAM (SRAM) - Memory Security Module (MSM) - JTAG Security Module - Operating Features - Low-Power Modes: STANDBY and HALT - Industrial Temperature Range - 470+ System Module - 32-Bit Address Space Decoding - Bus Supervision for Memory/Peripherals - Digital Watchdog (DWD) Timer - Analog Watchdog (AWD) Timer - Enhanced Real-Time Interrupt (RTI) - Interrupt Expansion Module (IEM) - System Integrity and Failure Detection - ICE Breaker - Direct Memory Access (DMA) Controller - 32 Control Packets and 16 Channels - Zero-Pin Phase-Locked Loop (ZPLL)-Based Clock Module With Prescaler - Multiply-by-4 or -8 Internal ZPLL Option - ZPLL Bypass Mode - Twelve Communication Interfaces: - Two Serial Peripheral Interfaces (SPIs) - 255 Programmable Baud Rates - Three Serial Communication Interfaces (SCIs) - 2<sup>24</sup> Selectable Baud Rates - Asynchronous/Isosynchronous Modes - Two High-End CAN Controllers (HECC) - 32-Mailbox Capacity - Fully Compliant With CAN Protocol, Version 2.0B - Five Inter-Integrated Circuit (I2C) Modules - Multi-Master and Slave Interfaces - Up to 400 Kbps (Fast Mode) - 7- and 10-Bit Address Capability - High-End Timer Lite (HET) - 12 Programmable I/O Channels: - 12 High-Resolution Pins - High-Resolution Share Feature (XOR) - High-End Timer RAM - 64-Instruction Capacity - External Clock Prescale (ECP) Module - Programmable Low-Frequency External Clock (CLK) - 12-Channel, 10-Bit Multi-Buffered ADC (MibADC) - 64-Word FIFO Buffer - Single- or Continuous-Conversion Modes - 1.55 μs Minimum Sample and Conversion Time - Calibration Mode and Self-Test Features - Flexible Interrupt Handling - Expansion Bus Module (EBM) - Supports 8- and 16-Bit Expansion Bus Memory Interface Mappings - 42 I/O Expansion Bus Pins - 46 Dedicated General-Purpose I/O (GIO) Pins and 47 Additional Peripheral I/Os - Sixteen External Interrupts - On-Chip Scan-Base Emulation Logic, IEEE Standard 1149.1<sup>(1)</sup> (JTAG) Test-Access Port Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ARM7TDMI is a trademark of Advanced RISC Machines Limited (ARM). All other trademarks are the property of their respective owners. ## 144-Pin Plastic Low-Profile Quad Flatpack (PGE Suffix) (1) The test-access port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device. ## TMS470R1B1M 16/32-Bit RISC Flash Microcontroller SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 ## **DESCRIPTION** The TMS470R1B1M<sup>(1)</sup> devices are members of the Texas Instruments TMS470R1x family of general-purpose 16/32-bit reduced instruction set computer (RISC) microcontrollers. The B1M microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from zero. The TMS470R1B1M utilizes the big-endian format where the most significant byte of a word is stored at the lowest numbered byte and the least significant byte at the highest numbered byte. High-end embedded control applications demand more performance from their controllers while maintaining low costs. The B1M RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption. The B1M devices contain the following: - ARM7TDMI 16/32-Bit RISC CPU - TMS470R1x system module (SYS) with 470+ enhancements - 1M-byte flash - 64K-byte SRAM - Zero-pin phase-locked loop (ZPLL) clock module - Digital watchdog (DWD) timer - Analog watchdog (AWD) timer - Enhanced real-time interrupt (RTI) module - Interrupt expansion module (IEM) - Memory security module (MSM) - JTAG security module - Two serial peripheral interface (SPI) modules - Three serial communications interface (SCI) modules - Two high-end CAN controllers (HECC) - Five inter-integrated circuit (I2C) modules - 10-bit multi-buffered analog-to-digital converter (MibADC), with 12 input channels - High-end timer lite (HET) controlling 12 I/Os - External clock prescale (ECP) - Expansion bus module (EBM) - Up to 93 I/O pins The functions performed by the 470+ system module (SYS) include: - Address decoding - Memory protection - Memory and peripherals bus supervision - Reset and abort exception management - Prioritization for all internal interrupt sources - Device clock control - Parallel signature analysis (PSA) The enhanced real-time interrupt (RTI) module on the B1M has the option to be driven by the oscillator clock. The digital watchdog (DWD) is a 25-bit resettable decrementing counter that provides a system reset when the watchdog counter expires. This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the *TMS470R1x System Module Reference Guide* (literature number SPNU189). The B1M memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes. (1) Throughout the remainder of this document, the TMS470R1B1M will be referred to as either the full device name or as B1M. SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 The flash memory on this device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The flash operates with a system clock frequency of up to 24 MHz or 30 MHz, depending on the input voltage. When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz or 60 MHz, depending on the input voltage. For more detailed information on the flash, see the *F05 Flash* section of this data sheet. The memory security module (MSM) and the JTAG security module prevent unauthorized access and visibility to on-chip memory, thereby preventing reverse engineering or manipulation of proprietary code. The B1M device has twelve communication interfaces: two SPIs, three SCIs, two HECCs, and five I2Cs. The SPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The SCI is a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The HECC uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). These CAN peripherals are ideal for applications operating in noisy and harsh environments (e.g., industrial fields) that require reliable serial communication or multiplexed wiring. The I2C module is a multi-master communication module providing an interface between the B1M microcontroller and an I2C-compatible device via the I2C serial bus. The I2C supports both 100 Kbps and 400 Kbps speeds. For more detailed functional information on the SPI, SCI, and CAN peripherals, see the specific reference guides (literature numbers SPNU195, SPNU196, and SPNU197). For more detailed functional information on the I2C, see the *TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide* (literature number SPNU223). The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. The HET used in this device is the high-end timer lite. It has fewer I/Os than the usual 32 in a standard HET. For more detailed functional information on the HET, see the *TMS470R1x High-End Timer (HET) Reference Guide* (literature number SPNU199). The B1M HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high-resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. For more detailed information on the HET XOR-share feature, see the *TMS470R1x High-End Timer (HET) Reference Guide* (literature number SPNU199). The B1M device has one 10-bit-resolution, sample-and-hold MibADC. Each of the MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. There are three separate groupings, two of which can be triggered by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. For more detailed functional information on the MibADC, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206). The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1–8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other B1M device modules. For more detailed functional information on the ZPLL, see the *TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide* (literature number SPNU212). #### NOTE: ACLK should not be confused with the MibADC internal clock, ADCLK. ACLK is the continuous system clock from an external resonator/crystal reference. The expansion bus module (EBM) is a standalone module that supports the multiplexing of the GIO functions and the expansion bus interface. For more information on the EBM, see the *TMS470R1x Expansion Bus Module* (EBM) Reference Guide (literature number SPNU222). The B1M device also has an external clock prescaler (ECP) module that when enabled, outputs a continuous external clock (ECLK) on a specified GIO pin. The ECLK frequency is a user-programmable ratio of the peripheral interface clock (ICLK) frequency. For more detailed functional information on the ECP, see the TMS470R1x External Clock Prescaler (ECP) Reference Guide (literature number SPNU202). ## **Device Characteristics** Table 1 identifies all the characteristics of the B1M device except the SYSTEM and CPU, which are generic. **Table 1. Device Characteristics** | CHARACTERISTICS | DEVICE DESCRIPTION<br>TMS470R1B1M | COMMENTS | |---------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MEN | MORY | | For the number of memory select | ts on this device, see Table 3, TMS4 | 170R1B1M Memory Selection Assignment. | | | Pipeline/Non-Pipeline | Flash is pipeline-capable. | | INTERNAL MEMORY | 1M-Byte flash<br>64K-Byte SRAM | The B1M RAM is implemented in one 64K array selected by two memory-select signals (see Table 3, TMS470R1B1M Memory | | | Memory Security Module (MSM)<br>JTAG Security Module | Selection Assignment). | | | PERIPH | HERALS | | | oriority configurations, see Table 6, In<br>B1M Peripherals, System Module, an | nterrupt Priority. And for the 1K peripheral address ranges and their and Flash Base Addresses. | | CLOCK | ZPLL | Zero-pin PLL has no external loop filter pins. | | Expansion Bus | EBM | Expansion bus module with 42 pins. Supports 8- and 16-bit memories. See Table 7 for details. | | GENERAL-PURPOSE I/Os | 46 I/O | Port A has 8 external pins; Port B has only 1 external pin; Port C has 5 external pins; Port D has 6 external pins; Ports E, F, and G each have 8 external pins; and Port H has 2 external pins. | | ECP | YES | | | SCI | 3 (3-pin) | | | CAN (HECC and/or SCC) | 2 HECC | Two high-end CAN controllers | | SPI (5-pin, 4-pin or 3-pin) | 2 (5-pin) | | | I2C | 5 | | | HET with XOR Share | 12 I/O | The high-resolution (HR) SHARE feature allows even-numbered HR pins to share the next higher odd-numbered HR pin structures. This HR sharing is independent of whether or not the odd pin is available externally. If an odd pin is available externally and <i>shared</i> , then the odd pin can only be used as a general-purpose I/O. For more information on HR SHARE, see the <i>TMS470R1x High-End Timer</i> (HET) Reference Guide (literature number SPNU199). | | HET RAM | 64-Instruction Capacity | | | MibADC | 10-bit, 12-channel<br>64-word FIFO | Both the logic and registers for a full 16-channel MibADC are present. | | CORE VOLTAGE | 1.8 V | | | I/O VOLTAGE | 3.3 V | | | PINS | 144 | | | PACKAGES | PGE | | ## **Functional Block Diagram** A. The enhanced RTI module is the system module with two extra bits to disable the ZPLL while in STANDBY mode. ## **Table 2. Terminal Functions** | Table 2. Terminal Functions | | | | | | | |-----------------------------|-----|--------------|------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TERMINAL | 1 | TYPE(1)(2) | CURRENT | INTERNAL<br>PULLUP/ | DESCRIPTION | | | NAME | NO. | | OUTPUT | PULLDOWN <sup>(3)</sup> | | | | | | | HIGH | H-END TIMER (HET) | | | | HET[0] | 73 | | | | | | | HET[1] | 72 | | | | Timer input capture or output compare. The | | | HET[2] | 71 | | | | HET[8:0,18,20,22] applicable pins can be programmed | | | HET[3] | 66 | | | | as general-purpose input/output (GIO) pins. All are high-resolution pins. | | | HET[4] | 65 | | | | The high-resolution (HR) SHARE feature allows even | | | HET[5] | 63 | 3.3 V | 2 mA -z | IPD (20 µA) | HR pins to share the next higher odd HR pin | | | HET[6] | 9 | 3.3 V | 2 IIIA -2 | πο (20 μπ) | structures. This HR sharing is independent of whether or not the odd pin is available externally. If an odd pin | | | HET[7] | 11 | | | | is available externally and shared, then the odd pin | | | HET[8] | 12 | | | | can only be used as a general-purpose I/O. For more information on HR SHARE, see the <i>TMS470R1x</i> | | | HET[18] | 15 | | | | High-End Timer (HET) Reference Guide (literature | | | HET[20] | 18 | | | | number SPNU199). | | | HET[22] | 19 | | | | | | | | | | HIGH-END C | AN CONTROLLER | (HECC) | | | CAN1HRX | 83 | 5-V tolerant | 4 mA | | HECC1 receive pin or GIO pin | | | CAN1HTX | 84 | 3.3 V | 2 mA -z | IPU (20 μA) | HECC1 transmit pin or GIO pin | | | CAN2HRX | 54 | 5-V tolerant | 4 mA | | HECC2 receive pin or GIO pin | | | CAN2HTX | 55 | 3.3 V | 2 mA -z | IPU (20 μA) | HECC2 transmit pin or GIO pin | | | | | | STANDARD | CAN CONTROLLER | R (SCC) | | | CANSRX | - | 5-V tolerant | 4 mA | | SCC receive pin. The CANSRX signal is only connected to the pad and not to a package pin. For reduced power consumption in low power mode, CANSRX should be driven output LOW. | | | CANSTX | - | 3.3 V | 2 mA -z | IPU (20 μA) | SCC transmit pin. The CANSTX signal is only connected to the pad and not to a package pin. For reduced power consumption in low power mode, CANSTX should be driven output LOW. | | | | | | GENER | AL-PURPOSE I/O (G | 10) | | | GIOA[0]/INT[0] | 141 | | | | | | | GIOA[1]/INT[1]/ECLK | 136 | | | | | | | GIOA[2]/INT[2] | 134 | | | | General-purpose input/output pins. GIOA[7:0]/INT[7:0] | | | GIOA[3]/INT[3] | 133 | 5-V tolerant | 4 mA | | are interrupt-capable pins. GIOA[1]/INT[1]/ECLK pin is multiplexed with the | | | GIOA[4]/INT[4] | 127 | 3-V tolcrant | 7111/3 | | external clock-out function of the external clock | | | GIOA[5]/INT[5] | 98 | | | | prescale (ECP) module. | | | GIOA[6]/INT[6] | 78 | | | | | | | GIOA[7]/INT[7] | 79 | | | | | | | GIOB[0]/EBDMAREQ0 | 43 | | | | | | | GIOC[0]/EBOE | 135 | | | | GIOB[0], GIOC[4:0], GIOD[5:0], GIOE[7:0:], GIOF[7:0], | | | GIOC[1]/EBWR[0] | 128 | 3.3 V | 2 mA -z | IPD (20 μA) | GIOG[7:0], and GIOH[5,0] are multiplexed with the | | | GIOC[2]/EBWR[1] | 126 | 3.3 V | Z IIIA -Z | IFD (20 μA) | expansion bus module. | | | GIOC[3]/EBCS[5] | 120 | | | | See Table 7. | | | GIOC[4]/EBCS[6] | 119 | | | | | | <sup>(1)</sup> PWR = power, GND = ground, REF = reference voltage, NC = no connect (2) All I/O pins, except RST, are configured as inputs while PORRST is low and immediately after PORRST goes high. (3) IPD = internal pulldown, IPU = internal pullup (all internal pullups and pulldowns are active on input pins, independent of the PORRST state.) | TERMINAL | TERMINAL | | CURRENT | INTERNAL | | | |-------------------------------------------|----------|------------------------|---------|------------------------------------|-------------------------------------------------------------------------|--| | NAME | NO. | TYPE <sup>(1)(2)</sup> | OUTPUT | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | GIOD[0]/EBADDR[0] | 42 | | | | | | | GIOD[1]/EBADDR[1] | 39 | | | | | | | GIOD[2]/EBADDR[2] | 35 | | | | | | | GIOD[3]/EBADDR[3] | 30 | | | | | | | GIOD[4]/EBADDR[4] | 27 | | | | | | | GIOD[5]/EBADDR[5] | 23 | | | | | | | GIOE[0]/EBDATA[0] | 44 | | | | | | | GIOE[1]/EBDATA[1] | 47 | | | | | | | GIOE[2]/EBDATA[2] | 58 | | | | | | | GIOE[3]/EBDATA[3] | 61 | | | | | | | GIOE[4]/EBDATA[4] | 64 | | | | | | | GIOE[5]/EBDATA[5] | 67 | | | | | | | GIOE[6]/EBDATA[6] | 70 | | | | | | | GIOE[7]/EBDATA[7] | 77 | | | | | | | GIOF[0]/INT[8]/<br>EBADDR[6]/EBDATA[8] | 80 | | | | | | | GIOF[1]/INT[9]/<br>EBADDR[7]/EBDATA[9] | 82 | | | | | | | GIOF[2]/INT[10]/<br>EBADDR[8]/EBDATA[10] | 89 | | | | | | | GIOF[3]/INT[11]/<br>EBADDR[9]/EBDATA[11] | 90 | | | | GIOB[0], GIOC[4:0], GIOD[5:0], GIOE[7:0:], GIOF[7:0], | | | GIOF[4]/INT[12]/<br>EBADDR[10]/EBDATA[12] | 93 | 3.3 V | 2 mA -z | IPD (20 μA) | GIOG[7:0], and GIOH[5,0] are multiplexed with the expansion bus module. | | | GIOF[5]/INT[13]/<br>EBADDR[11]/EBDATA[13] | 96 | | | | GIOF[7:0]/INT[15:8] are interrupt-capable pins. See Table 7. | | | GIOF[6]/INT[14]/<br>EBADDR[12]/EBDATA[14] | 99 | | | | | | | GIOF[7]/INT[15]/<br>EBADDR[13]/EBDATA[15] | 100 | | | | | | | GIOG[0]/EBADDR[14]/<br>EBADDR[6] | 20 | | | | | | | GIOG[1]/EBADDR[15]/<br>EBADDR[7] | 10 | | | | | | | GIOG[2]/EBADDR[16]/<br>EBADDR[8] | 8 | | | | | | | GIOG[3]/EBADDR[17]/<br>EBADDR[9] | 6 | | | | | | | GIOG[4]/EBADDR[18]/<br>EBADDR[10] | 3 | | | | | | | GIOG[5]/EBADDR[19]/<br>EBADDR[11] | 143 | | | | | | | GIOG[6]/EBADDR[20]/EB<br>ADDR[12] | 142 | | | | | | | GIOG[7]/EBADDR[21]/<br>EBADDR[13] | 140 | | | | | | | GIOH[0]/EBADDR[22]/<br>EBADDR[14] | 139 | | | | | | | GIOH[5]/EBHOLD | 125 | | | | | | | TERMINAL | | CURRENT | | INTERNAL | | | |---------------------|-----|------------------------|------------------|------------------------------------|------------------------------------------------------------------------|--| | NAME | NO. | TYPE <sup>(1)(2)</sup> | OUTPUT | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | MULTI-BUFF | ERED ANAL | OG-TO-DIGITAL CO | DNVERTER (MibADC) | | | ADEVT | 101 | | 2 mA -z | IPD (20 μA) | MibADC event input. Can be programmed as a GIO pin. | | | ADIN[0] | 117 | | | | | | | ADIN[1] | 116 | | | | | | | ADIN[2] | 115 | | | | | | | ADIN[3] | 114 | | | | | | | ADIN[4] | 113 | | | | | | | ADIN[5] | 108 | 3.3 V | | | Mile ADC analog ignut pige | | | ADIN[6] | 107 | | | | MibADC analog input pins | | | ADIN[7] | 106 | | | | | | | ADIN[8] | 105 | | | | | | | ADIN[9] | 104 | | | | | | | ADIN[10] | 103 | | | | | | | ADIN[11] | 102 | | | | | | | AD <sub>REFHI</sub> | 109 | 3.3 VREF | | | MibADC module high-voltage reference input | | | AD <sub>REFLO</sub> | 110 | GND REF | | | MibADC module low-voltage reference input | | | V <sub>CCAD</sub> | 111 | 3.3-V PWR | | | MibADC analog supply voltage | | | V <sub>SSAD</sub> | 112 | GND | | | MibADC analog ground reference | | | | | SI | ERIAL PERIF | PHERAL INTERFAC | E 1 (SPI1) | | | SPI1CLK | 4 | | | | SPI1 clock. SPI1CLK can be programmed as a GIO pin. | | | SPI1ENA | 2 | | | | SPI1 chip enable. Can be programmed as a GIO pin. | | | SPI1SCS | 1 | 5-V tolerant | 4 mA | | SPI1 slave chip select. Can be programmed as a GIO pin. | | | SPI1SIMO | 5 | | | | SPI1 data stream. Slave in/master out. Can be programmed as a GIO pin. | | | SPI1SOMI | 7 | | | | SPI1 data stream. Slave out/master in. Can be programmed as a GIO pin. | | | | | SI | ERIAL PERIF | HERAL INTERFAC | E 2 (SPI2) | | | SPI2CLK | 56 | | | | SPI2 clock. Can be programmed as a GIO pin. | | | SPI2ENA | 60 | | | | SPI2 chip enable. Can be programmed as a GIO pin. | | | SPI2SCS | 62 | 5-V tolerant | 4 mA | | SPI2 slave chip select. Can be programmed as a GIO pin. | | | SPI2SIMO | 59 | 5 v tolorant | | | SPI2 data stream. Slave in/master out. Can be programmed as a GIO pin. | | | SPI2SOMI | 57 | | | | SPI2 data stream. Slave out/master in. Can be programmed as a GIO pin. | | | | | | INTER-INTE | GRATED CIRCUIT | 1 (I2C1) | | | I2C1SDA | 87 | 5-\/ toloront | 1 m^ | | I2C1 serial data pin or GIO pin | | | I2C1SCL | 88 | J-V WEIGHT | -V tolerant 4 mA | | I2C1 serial clock pin or GIO pin | | | | | | INTER-INTE | GRATED CIRCUIT | 2 (I2C2) | | | I2C2SDA | 94 | E \/ toleren | 4 == ^ | | I2C2 serial data pin or GIO pin | | | I2C2SCL | 95 | 5-V tolerant | 4 mA | | I2C2 serial clock pin or GIO pin | | | TERMINAL | | (4)(0) | CURRENT INTERNAL | | | | |------------------------------------------|-----|------------------------|------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | TYPE <sup>(1)(2)</sup> | OUTPUT | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | | INTER-INTE | GRATED CIRCUIT 3 | | | | I2C3SDA | 29 | 5-V tolerant | 4 mA | | I2C3 serial data pin or GIO pin | | | I2C3SCL | 28 | | | | I2C3 serial clock pin or GIO pin | | | | | | INTER-INTE | GRATED CIRCUIT 4 | I (I2C4) | | | I2C4SDA | 41 | 5-V tolerant | 4 mA | | I2C4 serial data pin or GIO pin | | | I2C4SCL | 40 | | | | I2C4 serial clock pin or GIO pin | | | | T | | INTER-INTE | GRATED CIRCUIT 5 | 5 (I2C5) | | | I2C5SDA | 38 | 5-V tolerant | 4 mA | | I2C5 serial data pin or GIO pin | | | I2C5SCL | 37 | o v tolorani | 1 110 1 | | I2C5 serial clock pin or GIO pin | | | | | Z | ERO-PIN PH | IASE-LOCKED LOO | P (ZPLL) | | | OSCIN | 33 | 1.8 V | | | Crystal connection pin or external clock input | | | OSCOUT | 32 | | 2 mA | | External crystal connection pin | | | PLLDIS | 97 | 3.3 V | | IPD (20 μA) | Enable/disable the ZPLL. The ZPLL can be bypassed and the oscillator becomes the system clock. If not in bypass mode, TI recommends that this pin be connected to ground or pulled down to ground by an external resistor. | | | SERIAL COMMUNICATIONS INTERFACE 1 (SCI1) | | | | | | | | SCI1CLK | 48 | 3.3 V | 2 mA -z | IPD (20 μA) | SCI1 clock. SCI1CLK can be programmed as a GIO pin. | | | SCI1RX | 46 | 5-V tolerant | 4 mA | | SCI1 data receive. SCI1RX can be programmed as a GIO pin. | | | SCI1TX | 45 | 3.3 V | 2 mA -z | IPU (20 μA) | SCI1 data transmit. SCI1TX can be programmed as a GIO pin. | | | | | SERI | AL COMMUN | NICATIONS INTERF | ACE 2 (SCI2) | | | SCI2CLK | 51 | 3.3 V | 2 mA -z | IPD (20 μA) | SCI2 clock. SCI2CLK can be programmed as a GIO pin. | | | SCI2RX | 50 | 5-V tolerant | 4 mA | | SCI2 data receive. SCI2RX can be programmed as a GIO pin. | | | SCI2TX | 49 | 3.3 V | 2 mA -z | IPU (20 μA) | SCI2 data transmit. SCI2TX can be programmed as a GIO pin. | | | | | SERI | AL COMMUN | NICATIONS INTERF | ACE 3 (SCI3) | | | SCI3CLK | 24 | 3.3 V | 2 mA -z | IPD (20 μA) | SCI3 clock. SCI3CLK can be programmed as a GIO pin. | | | SCI3RX | 22 | 5-V tolerant | 4 mA | | SCI3 data receive. SCI3RX can be programmed as a GIO pin. | | | SCI3TX | 21 | 3.3 V | 2 mA -z | IPU (20 μA) | SCI3 data transmit. SCI3TX can be programmed as a GIO pin. | | | | ı | | SYST | TEM MODULE (SYS) | <u> </u> | | | CLKOUT | 81 | 3.3 V | 8 mA | | Bidirectional pin. CLKOUT can be programmed as a GIO pin or the output of SYSCLK, ICLK, or MCLK. | | | PORRST | 118 | 3.3 V | | IPD (20 μA) | Input master chip power-up reset. External V <sub>CC</sub> monitor circuitry must assert a power-on reset. | | | RST | 121 | 3.3 V | 4 mA | IPU (20 μA) | Bidirectional reset. The internal circuitry can assert a reset, and an external system reset can assert a device reset. On this pin, the output buffer is implemented as an according to the control of | | | | | | | - ( [ / | open drain (drives low only). To ensure an external reset is not arbitrarily generated, TI recommends that an external pullup resistor be connected to this pin. | | | TERMINAL | | | CURRENT | INTERNAL | | | |-------------------|-----|------------------------|-----------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | TYPE <sup>(1)(2)</sup> | OUTPUT | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | WA <sup>-</sup> | TCHDOG/RE | AL-TIME INTERRUF | PT (WD/RTI) | | | AWD | 36 | 3.3 V | 8 mA | | Analog watchdog reset. The AWD pin provides a system reset if the WD KEY is not written in time by the system, providing an external RC network circuit is connected. If the user is not using AWD, TI recommends that this pin be connected to ground or pulled down to ground by an external resistor. | | | | | | | | For more details on the external RC network circuit, see the <i>TMS470R1x System Module Reference Guide</i> (literature number SPNU189). | | | | | | TE | ST/DEBUG (T/D) | | | | TCK | 76 | | | IPD (20 μA) | Test clock. TCK controls the test hardware (JTAG). | | | TDI | 74 | 3.3 V | 8 mA | IPU (20 μA) | Test data in. TDI inputs serial data to the test instruction register, test data register, and programmable test address (JTAG). | | | TDO | 75 | | 8 mA | IPD (20 μA) | Test data out. TDO outputs serial data from the test instruction register, test data register, identification register, and programmable test address (JTAG). | | | TEST | 124 | | | IPD (20 μA) | Test enable. Reserved for internal use only. TI recommends that this pin be connected to ground or pulled down to ground by an external resistor. | | | TMS | 17 | | 8 mA | IPU (20 μA) | Serial input for controlling the state of the CPU test access port (TAP) controller (JTAG). | | | TMS2 | 16 | 3.3 V | 8 mA | IPU (20 μA) | Serial input for controlling the second TAP. TI recommends that this pin be connected to $V_{\rm CCIO}$ or pulled up to $V_{\rm CCIO}$ by an external resistor. | | | TRST | 144 | | | IPD (20 μA) | Test hardware reset to TAP1 and TAP2. IEEE Standard 1149-1 (JTAG) Boundary-Scan Logic. TI recommends that this pin be pulled down to ground by an external resistor. | | | | | | | FLASH | | | | FLTP2 | 132 | NC | NC | | Flash test pad 2. For proper operation, this pin must not be connected [no connect (NC)]. | | | V <sub>CCP</sub> | 131 | 3.3-V PWR | | | Flash external pump voltage (3.3 V) | | | | | | SUPPLY | VOLTAGE CORE (1 | .8 V) | | | | 13 | | | | | | | | 31 | | | | | | | V <sub>CC</sub> | 53 | 1.8-V PWR | | | Core logic supply voltage | | | *00 | 92 | 1.0 4 1 4410 | | | Solo logio dappiy voltago | | | | 123 | | | | | | | | 130 | | | | | | | | | | SUPPLY VO | LTAGE DIGITAL I/O | 0 (3.3 V) | | | | 25 | | | | | | | V <sub>CCIO</sub> | 69 | 3.3-V PWR | | | Digital I/O supply voltage | | | 33.0 | 86 | | | | , | | | | 137 | | | | | | # TMS470R1B1M 16/32-Bit RISC Flash Microcontroller SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 | TERMINAL | | -> (-) - (1) (2) | CURRENT INTERNAL | | | | | |-------------------|--------------------|------------------|------------------|------------------------------------|-------------------------------------|--|--| | NAME | NO. | | OUTPUT | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | SUPPLY GROUND CORE | | | | | | | | | 14 | | | | | | | | | 34 | | | | | | | | W | 52 | GND | | | Care supply ground reference | | | | V <sub>SS</sub> | 91 | GND | | | Core supply ground reference | | | | | 122 | | | | | | | | 129 | | | | | | | | | | | | SUPPLY | GROUND DIGITAL | VO | | | | | 26 | | | | | | | | V <sub>SSIO</sub> | 68 | GND | | | Digital I/O aupply ground reference | | | | | 85 | GND | | | Digital I/O supply ground reference | | | | | 138 | | | | | | | ## **B1M Device-Specific Information** ## Memory Figure 1 shows the memory map of the B1M device. - A. Memory addresses are configurable by the system (SYS) module within the range of 0x0000\_0000 to 0xFFE0\_0000. - The CPU registers are not part of the memory map. Figure 1. TMS470R1B1M Memory Map #### memory selects Memory selects allow the user to address memory arrays (i.e., flash, RAM, and HET RAM) at user-defined addresses. Each memory select has its own set (low and high) of memory base address registers (MFBAHRx and MFBALRx) that, together, define the array's starting (base) address, block size, and protection. The base address of each memory select is configurable to any memory address boundary that is a multiple of the decoded block size. For more information on how to control and configure these memory select registers, see the bus structure and memory sections of the TMS470R1x System Module Reference Guide (literature number SPNU189). For the memory selection assignments and the memory selected, see Table 3. **MEMORY MEMORY MEMORY BASE ADDRESS** STATIC MEM MEMORY **SELECTED** MPU MSM **SELECT** SIZE(1) **REGISTER** CTL REGISTER (ALL INTERNAL) 0 (fine) FLASH/ROM YES MFBAHR0 and MFBALR0 NO 1 M 1 (fine) FLASH/ROM NO YES MFBAHR1 and MFBALR1 YES MFBAHR2 and MFBALR2 2 (fine) RAM YES 64 K<sup>(2)</sup> YES 3 (fine) RAM YES MFBAHR3 and MFBALR3 4 (fine) HET RAM NO MFBAHR4 and MFBALR4 1 K NO SMCR1 128 MB (x8) NO NO MCBAHR2 and MCBALR2 MCBAHR3 and MCBALR3 SMCR5 SMCR6 Table 3. TMS470R1B1M Memory Selection Assignment 512 K (x16) 128 MB (x8) 512 K (x16) NO NO #### JTAG security module **CS[5]/GIOC[3]** CS[6]/GIOC[4] 5 (coarse) 6 (coarse) The B1M device includes a JTAG security module to provide maximum security to the memory contents. The visible unlock code can be in the OTP sector or in the first bank of the user-programmable memory. For the B1M. the visible unlock code is in the OTP sector at address 0x0000 01F8. ## memory security module The B1M device also includes a memory security module (MSM) to provide additional security and flexibility to the memory contents' protection. The password for unlocking the MSM is located in the four words just before the flash protection keys. #### **RAM** The B1M device contains 64K-bytes of internal static RAM configurable by the SYS module to be addressed within the range of 0x0000 0000 to 0xFFE0 0000. This B1M RAM is implemented in one 64K-byte array selected by two memory-select signals. This B1M configuration imposes an additional constraint on the memory map for RAM; the starting addresses for both RAM memory selects cannot be offset from each other by the multiples of the size of the physical RAM (i.e., 64K bytes for the B1M device). The B1M RAM is addressed through memory selects 2 and 3. The RAM can be protected by the memory protection unit (MPU) portion of the SYS module, allowing the user finer blocks of memory protection than is allowed by the memory selects. The MPU is ideal for protecting an operating system while allowing access to the current task. For more detailed information on the MPU portion of the SYS module and memory protection, see the memory section of the TMS470R1x System Module Reference Guide (literature number SPNU189). #### F05 Flash The F05 flash memory is a nonvolatile electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The F05 flash has an external state machine for programming and erase functions. See the Flash read and Flash program and erase sections. x8 refers to size of memory in 8-bits; x16 refers to size of memory in 16-bits. The starting addresses for both RAM memory-select signals cannot be offset from each other by a multiple of the user-defined block size in the memory-base address register. ## TMS470R1B1M 16/32-Bit RISC Flash Microcontroller SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 #### flash protection keys The B1M device provides flash protection keys. These four 32-bit protection keys prevent program/erase/compaction operations from occurring until after the four protection keys have been matched by the CPU loading the correct user keys into the FMPKEY control register. The protection keys on the B1M are located in the last 4 words of the first 64K sector. #### flash read The B1M flash memory is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The flash is addressed through memory selects 0 and 1. #### NOTE: The flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read). #### flash pipeline mode When in pipeline mode, the flash operates with a system clock frequency of up to 60 MHz (versus a system clock frequency of 30 MHz in normal mode). Flash in pipeline mode is capable of accessing 64-bit words and provides two 32-bit pipelined words to the CPU. Also, in pipeline mode the flash can be read with no wait states when memory addresses are contiguous (after the initial 1- or 2-wait-state reads). #### NOTE: After a system reset, pipeline mode is disabled (ENPIPE bit [FMREGOPT.0] is a 0). In other words, the B1M device powers up and comes out of reset in non-pipeline mode. Furthermore, setting the flash configuration mode bit (GBLCTRL.4) will override pipeline mode. #### flash program and erase The B1M device flash contains two 512K-byte memory arrays (or banks), for a total of 1M-byte of flash, and consists of sixteen sectors. These sixteen sectors are sized as follows: | SECTOR<br>NO. | SEGMENT | LOW ADDRESS | HIGH ADDRESS | MEMORY ARRAYS<br>(OR BANKS) | | |---------------|-----------|-------------|--------------|-----------------------------|--| | OTP | 2K Bytes | 0x0000_0000 | 0x0000_007FF | | | | 0 | 64K Bytes | 0x0000_0000 | 0x0000_FFFF | | | | 1 | 64K Bytes | 0x0001_0000 | 0x0001_FFFF | | | | 2 | 64K Bytes | 0x0002_0000 | 0x0002_FFFF | | | | 3 | 64K Bytes | 0x0003_0000 | 0x0003_FFFF | BANK0<br>(512K Bytes) | | | 4 | 64K Bytes | 0x0004_0000 | 0x0004_FFFF | (012112)(00) | | | 5 | 64K Bytes | 0x0005_0000 | 0x0005_FFFF | | | | 6 | 64K Bytes | 0x0006_0000 | 0x0006_FFFF | | | | 7 | 64K Bytes | 0x0007_0000 | 0x0007_FFFF | - | | | 0 | 64K Bytes | 0x0008_0000 | 0x0008_FFFF | | | | 1 | 64K Bytes | 0x0009_0000 | 0x0009_FFFF | | | | 2 | 64K Bytes | 0x000A_0000 | 0x000A_FFFF | | | | 3 | 64K Bytes | 0x000B_0000 | 0x000B_FFFF | BANK1 | | | 4 | 64K Bytes | 0x000C_0000 | 0x000C_FFFF | (512K Bytes) | | | 5 | 64K Bytes | 0x000D_0000 | 0x000D_FFFF | | | | 6 | 64K Bytes | 0x000E_0000 | 0x000E_FFFF | | | | 7 | 64K Bytes | 0x000F_0000 | 0x000F_FFFF | | | The minimum size for an erase operation is one sector. The maximum size for a program operation is one 16-bit word. #### NOTE: The flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read). Execution can occur from one bank while programming/erasing any or all sectors of another bank. However, execution cannot occur from any sector within a bank that is being programmed or erased. #### NOTE: When the OTP sector is enabled, the rest of flash memory is disabled. The OTP memory can only be read or programmed from code executed out of RAM. #### HET RAM The B1M device contains HET RAM. The HET RAM has a 64-instruction capability. The HET RAM is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The HET RAM is addressed through memory select 4. ## peripheral selects and base addresses The B1M device uses 10 of the 16 peripheral selects to decode the base addresses of the peripherals. These peripheral selects are fixed and transparent to the user since they are part of the decoding scheme used by the SYS module. Control registers for the peripherals, SYS module, and flash begin at the base addresses shown in Table 4. Table 4. B1M Peripherals, System Module, and Flash Base Addresses | CONNECTING MODULE | ADDRES | DEDIDUEDAL SELECTS | | | |-------------------|---------------|--------------------|--------------------|--| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | PERIPHERAL SELECTS | | | SYSTEM | 0 x FFFF_FFCC | 0 x FFFF_FFFF | N/A | | | RESERVED | 0 x FFFF_FF70 | 0 x FFFF_FFCB | N/A | | | DWD | 0xFFFF_FF60 | 0 x FFFF_FF6F | N/A | | | PSA | 0 x FFFF_FF40 | 0 x FFFF_FF5F | N/A | | | CIM | 0 x FFFF_FF20 | 0 x FFFF_FF3F | N/A | | | RTI | 0 x FFFF_FF00 | 0 x FFFF_FF1F | N/A | | | DMA | 0 x FFFF_FE80 | 0 x FFFF_FEFF | N/A | | | DEC | 0 x FFFF_FE00 | 0 x FFFF_FE7F | N/A | | | RESERVED | 0xFFFF_FD80 | 0xFFFF_FDFF | N/A | | | MMC | 0 x FFFF_FD00 | 0 x FFFF_FD7F | N/A | | | IEM | 0 x FFFF_FC00 | 0 x FFFF_FCFF | N/A | | | RESERVED | 0 x FFFF_Fb00 | 0 x FFFF_FBFF | N/A | | | RESERVED | 0 x FFFF_Fa00 | 0 x FFFF_FAFF | N/A | | | DMA CMD BUFFER | 0 x FFFF_F800 | 0 x FFFF_F9FF | N/A | | | MSM | 0xFFFF_F700 | 0xFFFF_F7FF | N/A | | | RESERVED | 0xFFF8_0000 | 0xFFFF_F6FF | N/A | | | RESERVED | 0 x FFF7_FD00 | 0xFFF7_FFFF | | | | HET | 0xFFF7_FC00 | 0xFFF7_FCFF | PS[0] | | | RESERVED | 0xFFF7_F900 | 0xFFF7_FBFF | | | | SPI1 | 0xFFF7_F800 | 0xFFF7_F8FF | PS[1] | | | RESERVED | 0xFFF7_F700 | 0xFFF7_F7FF | | | | SCI3 | 0xFFF7_F600 | 0xFFF7_F6FF | | | | SCI2 | 0XFFF7_F500 | 0XFFF7_F5FF | PS[2] | | | SCI1 | 0xFFF7_F400 | 0xFFF7_F4FF | | | | RESERVED | 0xFFF7_F100 | 0xFFF7_F3FF | DOIGI | | | MibADC | 0xFFF7_F000 | 0xFFF7_F0FF | PS[3] | | | ECP | 0xFFF7_EF00 | 0xFFF7_EFFF | | | | RESERVED | 0xFFF7_EE00 | 0xFFF7_EEFF | DOI (1 | | | EBM | 0xFFF7_ED00 | 0xFFF7_EDFF | PS[4] | | | GIO | 0xFFF7_EC00 | 0xFFF7_ECFF | | | | LIEGO | 0xFFF7_EB00 | 0xFFF7_EBFF | | | | HECC2 | 0xFFF7_EA00 | 0xFFF7_EAFF | DOLET | | | 115004 | 0xFFF7_E900 | 0xFFF7_E9FF | PS[5] | | | HECC1 | 0xFFF7_E800 | 0xFFF7_E8FF | | | | LIECCO DAM | 0xFFF7_E700 | 0xFFF7_E7FF | | | | HECC2 RAM | 0xFFF7_E600 | 0xFFF7_E6FF | DOIGI | | | UE004 B 444 | 0xFFF7_E500 | 0xFFF7_E5FF | PS[6] | | | HECC1 RAM | 0xFFF7_E400 | 0xFFF7_E4FF | | | | RESERVED | 0xFFF7_E100 | 0xFFF7_E3FF | 20171 | | | SCC | 0xFFF7_E000 | 0xFFF7_E0FF | PS[7] | | ## Table 4. B1M Peripherals, System Module, and Flash Base Addresses (continued) | CONNECTING MODULE | ADDRES | DEDIDLIEDAL CELECTO | | | |-------------------------|--------------|---------------------|--------------------|--| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | PERIPHERAL SELECTS | | | RESERVED | 0xFFF7_DD00 | 0xFFF7_DFFF | DCIO | | | SCC RAM | 0xFFF7_DC00 | 0xFFF7_DCFF | PS[8] | | | I2C4 | 0xFFF7_DB00 | 0xFFF7_DBFF | | | | I2C3 | 0xFFF7_DA00 | 0xFFF7_DAFF | DOIO | | | I2C2 | 0xFFF7_D900 | 0xFFF7_D9FF | PS[9] | | | I2C1 | 0xFFF7_D800 | 0xFFF7_D8FF | 1 | | | RESERVED | 0xFFF7_D600 | 0xFFF7_D7FF | | | | I2C5 | 0xFFF7_D500 | 0xFFF7_D5FF | PS[10] | | | SPI2 | 0xFFF7_D400 | 0xFFF7_D4FF | | | | RESERVED | 0xFFF7_CC00 | 0xFFF7_D3FF | PS[11] - PS[12] | | | RESERVED | 0xFFF7_C800 | 0xFFF7_CBFF | PS[13] | | | RESERVED | 0xFFF7_C000 | 0xFFF7_C7FF | PS[14] – PS[15] | | | RESERVED | 0xFFF0_0000 | 0xFFF7_BFFF | N/A | | | FLASH CONTROL REGISTERS | 0xFFE8_8000 | 0xFFE8_BFFF | N/A | | | RESERVED | 0xFFF8_4024 | 0xFFF8_7FFF | N/A | | | MPU CONTROL REGISTERS | 0xFFE8_4000 | 0xFFE8_4023 | N/A | | | RESERVED | 0xFFF8_0000 | 0xFFF8_3FFF | N/A | | ## direct-memory access (DMA) The direct-memory access (DMA) controller transfers data to and from any specified location in the B1M memory map (except for restricted memory locations like the system control registers area). The DMA manages up to 16 channels, and supports data transfer for both on-chip and off-chip memories and peripherals. The DMA controller is connected to both the CPU and peripheral buses, enabling these data transfers to occur in parallel with CPU activity and thus maximizing overall system performance. Although the DMA controller has two possible configurations, for the B1M device, the DMA controller configuration is 32 control packets and 16 channels. For the B1M DMA request hardwired configuration, see Table 5. Table 5. DMA Request Lines Connections<sup>(1)</sup> | MODULES | DMA REQUEST IN | TERRUPT SOURCES | DMA CHANNEL | |------------------|-------------------------------------|------------------------------|-------------| | EBM | Expansion Bus DMA request | EBDMAREQ[0] | DMAREQ[0] | | SPI1/I2C4 | SPI1 end-receive/I2C4 read | SPI1DMA0/I2C4DMA0 | DMAREQ[1] | | SPI1/I2C4 | SPI1 end-transmit/I2C4 write | SPI1DMA1/I2C4DMA1 | DMAREQ[2] | | MibADC/I2C1 | ADC EV/I2C1 read | MibADCDMA0/I2C1DMA0 | DMAREQ[3] | | MibADC/SCI1/I2C5 | ADC G1/SCI1 end-receive/I2C5 read | MibADCDMA1/SCI1DMA0/I2C5DMA0 | DMAREQ[4] | | MibADC/SCI1/I2C5 | ADC G2/SCI1 end-transmit/I2C5 write | MibADCDMA2/SCI1DMA1/I2C5DMA1 | DMAREQ[5] | | I2C1 | I2C1 write | I2C1DMA1 | DMAREQ[6] | | SCI3/SPI2 | SCI3 end-receive/SPI2 end-receive | SCI3DMA0/SPI2DMA0 | DMAREQ[7] | | SCI3/SPI2 | SCI3 end-transmit/SPI2 end-transmit | SCI3DMA01SPI2DMA1 | DMAREQ[8] | | I2C2 | I2C2 read end-receive | I2C2DMA0 | DMAREQ[9] | | I2C2 | I2C2 write end-transmit | I2C2DMA1 | DMAREQ[10] | | I2C3 | I2C3 read | I2C3DMA0 | DMAREQ[11] | | I2C3 | I2C3 write | I2C3DMA1 | DMAREQ[12] | | Reserved | | | DMAREQ[13] | | SCI2 | SCI2 end-receive | SCI2DMA0 | DMAREQ[14] | | SCI2 | SCI2 end-transmit | SCI2DMA1 | DMAREQ[15] | <sup>(1)</sup> For DMA channels with more than one assigned request source, *only one* of the sources listed can be the DMA request generator in a given application. The device has software control to ensure that there are no conflicts between requesting modules. Each channel has two control packets attached to it, allowing the DMA to continuously load RAM and generate periodic interrupts so that the data can be read by the CPU. The control packets allow for the interrupt enable, and the channels determine the priority level of the interrupt. DMA transfers occur in one of two modes: - Non-request mode (used when transferring from memory to memory) - Request mode (used when transferring from memory to peripheral) For more detailed functional information on the DMA controller, see the *TMS470R1x Direct Memory Access* (DMA) Controller Reference Guide (literature number SPNU194). ## interrupt priority (IEM to CIM) Interrupt requests originating from the B1M peripheral modules (i.e., SPI1 or SPI2; SCI1 or SCI2; RTI; etc.) are assigned to channels within the 48-channel interrupt expansion module (IEM) where, via programmable register mapping, these channels are then mapped to the 32-channel central interrupt manager (CIM) portion of the SYS module. Programming multiple interrupt sources in the IEM to the same CIM channel effectively shares the CIM channel between sources. The CIM request channels are maskable so that individual channels can be selectively disabled. All interrupt requests can be programmed in the CIM to be of either type: - Fast interrupt request (FIQ) - Normal interrupt request (IRQ) The CIM prioritizes interrupts. The precedences of request channels decrease with ascending channel order in the CIM (0 [highest] and 31 [lowest] priority). For IEM-to-CIM default mapping, channel priorities, and their associated modules, see Table 6. Table 6. Interrupt Priority (IEM and CIM) | MODULES | INTERRUPT SOURCES | DEFAULT CIM INTERRUPT<br>LEVEL/CHANNEL | IEM CHANNEL | |-----------|-------------------------------|----------------------------------------|-------------| | SPI1 | SPI1 end-transfer/overrun | 0 | 0 | | RTI | COMP2 interrupt | 1 | 1 | | RTI | COMP1 interrupt | 2 | 2 | | RTI | TAP interrupt | 3 | 3 | | SPI2 | SPI2 end-transfer/overrun | 4 | 4 | | GIO | GIO interrupt A | 5 | 5 | | Reserved | | 6 | 6 | | HET | HET interrupt 1 | 7 | 7 | | I2C1 | I2C1 interrupt | 8 | 8 | | SCI1/SCI2 | SCI1 or SCI2 error interrupt | 9 | 9 | | SCI1 | SCI1 receive interrupt | 10 | 10 | | Reserved | | 11 | 11 | | I2C2 | I2C2 interrupt | 12 | 12 | | HECC1 | HECC1 interrupt A | 13 | 13 | | SCC | SCC interrupt A | 14 | 14 | | Reserved | | 15 | 15 | | MibADC | MibADC end event conversion | 16 | 16 | | SCI2 | SCI2 receive interrupt | 17 | 17 | | DMA | DMA interrupt 0 | 18 | 18 | | I2C3 | I2C3 interrupt | 19 | 19 | | SCI1 | SCI1 transmit interrupt | 20 | 20 | | System | SW interrupt (SSI) | 21 | 21 | | Reserved | | 22 | 22 | | HET | HET interrupt 2 | 23 | 23 | | HECC1 | HECC1 interrupt B | 24 | 24 | | SCC | SCC interrupt B | 25 | 25 | | SCI2 | SCI2 transmit interrupt | 26 | 26 | | MibADC | MibADC end Group 1 conversion | 27 | 27 | | DMA | DMA Interrupt 1 | 28 | 28 | | GIO | GIO interrupt B | 29 | 29 | | MibADC | MibADC end Group 2 conversion | 30 | 30 | | SCI3 | SCI3 error interrupt | 31 | 31 | ## Table 6. Interrupt Priority (IEM and CIM) (continued) | MODULES | INTERRUPT SOURCES | DEFAULT CIM INTERRUPT<br>LEVEL/CHANNEL | IEM CHANNEL | |----------|-------------------------|----------------------------------------|-------------| | Reserved | | 31 | 32–37 | | HECC2 | HECC2 interrupt A | 31 | 38 | | HECC2 | HECC2 interrupt B | 31 | 39 | | SCI3 | SCI3 receive interrupt | 31 | 40 | | SCI3 | SCI3 transmit interrupt | 31 | 41 | | I2C4 | I2C4 interrupt | 31 | 42 | | I2C5 | I2C5 interrupt | 31 | 43 | | Reserved | | 31 | 44–47 | For more detailed functional information on the IEM, see the *TMS470R1x Interrupt Expansion Module (IEM)* Reference Guide (literature number SPNU211). For more detailed functional information on the CIM, see the *TMS470R1x System Module Reference Guide* (literature number SPNU189). #### SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 EBADDR[14] ## expansion bus module (EBM) The expansion bus module (EBM) is a standalone module used to bond out both general-purpose input/output pins and expansion bus interface pins. This module supports the multiplexing of the GIO and the expansion bus interface functions. The module also supports 8- and 16- bit expansion bus memory interface mappings as well as mapping of the following expansion bus signals: - 27-bit address bus (EBADDR[26:0] for x8, 19-bit address bus (EBADDR[18:0] for x16 - 8- or 16-bit data bus (EBDATA[7:0] or EBDATA[15:0]) - 2 write strobes (EBWR[1:0]) - 2 memory chip selects (EBCS[6:5]) - 1 output enable (EBOE) - 1 external hold signal for interfacing to slow memories (EBHOLD) - 1 DMA request line (EBDMAREQ[0]) GIOH[0] Table 7 shows the multiplexing of I/O signals with the expansion bus interface signals. The mapping of these pins varies depending on the memory mode. **EXPANSION BUS MODULE PINS** GIO x8<sup>(2)</sup> x16<sup>(2)</sup> EBDMAREQ[0] EBDMAREQ[0] GIOB[0] GIOC[0] **EBOE EBOE EBWR[1:0]** EBWR[1:0] GIOC[2:1] GIOC[4:3] EBCS[6:5] EBCS[6:5] GIOD[5:0] EBADDR[5:0] EBADDR[5:0] GIOE[7:0] EBDATA[7:0] EBDATA[7:0] GIOF[7:0] EBADDR[13:6] EBDATA[15:8] GIOG[7:0] EBADDR[21:14] EBADDR[13:6] **EBHOLD EBHOLD** GIOH[5] I2C5SDA EBADDR[26] EBADDR[18] I2C5SCL EBADDR[25] EBADDR[17] I2C4SCL EBADDR[24] EBADDR[16] I2C4SDA EBADDR[23] EBADDR[15] Table 7. Expansion Bus Mux Mapping<sup>(1)</sup> EBADDR[22] Table 8 lists the names of the expansion bus interface signals and their functions. Table 8. Expansion Bus Pins | PIN | DESCRIPTION | |----------|-------------------------------------------------------------------------------------------------------------------| | EBDMAREQ | Expansion bus DMA request | | EBOE | Expansion bus pin enable | | EBWR | Expansion bus write strobe EBWR[1] controls EBDATA[15:8] and EBWR[0] controls EBDATA[7:0] | | EBCS | Expansion bus chip select | | EBADDR | Expansion bus address pins | | EBDATA | Expansion bus data pins | | EBHOLD | Expansion bus hold: An external device may assert this signal to add wait states to an expansion bus transaction. | <sup>(1)</sup> For more detailed information, see the TMS470R1x Expansion Bus Module (EBM) Reference Guide (literature number SPNU222) and the TMS470R1x General Purpose Input/Output Reference Guide (literature number SPNU192). <sup>(2)</sup> X8 refers to size of memory in 8-bits; X16 refers to size of memory in 16-bits. #### **MibADC** The multi-buffered analog-to-digital converter (MibADC) accepts an analog signal and converts the signal to a 10-bit digital value. The B1M MibADC module can function in two modes: compatibility mode, where its programmer's model is compatible with the TMS470R1x ADC module and its digital results are stored in digital result registers; or in buffered mode, where the digital result registers are replaced with three FIFO buffers, one for each conversion group [event, group1 (G1), and group2 (G2)]. In buffered mode, the MibADC buffers can be serviced by interrupts or by the DMA. ## MibADC event trigger enhancements The MibADC includes two major enhancements over the event-triggering capability of the TMS470R1x ADC. - Both group 1 and the event group can be configured for event-triggered operation, providing up to two event-triggered groups. - The trigger source and polarity can be selected individually for both group1 and the event group from the options identified in Table 9. EVENT # SOURCE SELECT BITS FOR G1 OR EVENT (G1SRC[1:0]) OR EVSRC[1:0]) SIGNAL PIN NAME EVENT1 00 ADEVT EVENT2 01 HET18 EVENT3 10 Reserved EVENT4 11 Reserved **Table 9. MibADC Event Hookup Configuration** For group1, these event-triggered selections are configured via the group 1 source select bits (G1SRC[1:0]) in the AD event source register (ADEVTSRC[5:4]). For the event group, these event-triggered selections are configured via the event group source select bits (EVSRC[1:0]) in the AD event source register (ADEVTSRC[1:0]). For more detailed functional information on the MibADC, see the *TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide* (literature number SPNU206). SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 #### **JTAG Interface** There are two main test access ports (TAPs) on the device: - TMS470R1x CPU TAP - Device TAP for factory test Some of the JTAG pins are shared among these two TAPs. The hookup is illustrated in Figure 2. Figure 2. JTAG Interface ## TMS470R1B1M 16/32-Bit RISC Flash Microcontroller SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 ## documentation support Extensive documentation supports all of the TMS470 microcontroller family generation of devices. The types of documentation available include data sheets with design specifications; complete user's guides for all devices and development support tools; and hardware and software applications. Useful reference documentation includes: - Bulletin - TMS470 Microcontroller Family Product Bulletin (literature number SPNB086) - User's Guides - TMS470R1x System Module Reference Guide (literature number SPNU189) - TMS470R1x General Purpose Input/Output (GIO) Reference Guide (literature number SPNU192) - TMS470R1x Direct Memory Access (DMA) Controller Reference Guide (literature number SPNU194) - TMS470R1x Direct Memory Access (DMA) Controller Reference Guide (literature number SPNU194) - TMS470R1x Serial Peripheral Interface (SPI) Reference Guide (literature number SPNU195) - TMS470R1x Serial Communication Interface (SCI) Reference Guide (literature number SPNU196) - TMS470R1x Controller Area Network (CAN) Reference Guide (literature number SPNU197) - TMS470R1x High End Timer (HET) Reference Guide (literature number SPNU199) - TMS470R1x External Clock Prescale (ECP) Reference Guide (literature number SPNU202) - TMS470R1x MultiBuffered Analog to Digital (MibADC) Reference Guide (literature number SPNU206) - TMS470R1x Zero Pin Phase Locked Loop (ZPLL) Clock Module Reference Guide (literature number SPNU212) - TMS470R1x Digital Watchdog Timer Reference Guide (literature number SPNU244) - TMS470R1x Interrupt Expansion Module (IEM) Reference Guide (literature number SPNU211) - TMS470R1x Class II Serial Interface B (C2SIb) Reference Guide (literature number SPNU214) - TMS470R1x Class II Serial Interface A (C2SIa) Reference Guide (literature number SPNU218) - TMS470R1x Expansion Bus Module (EBM) Reference Guide (literature number SPNU222) - TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide (literature number SPNU223) - TMS470R1x JTAG Security Module (JSM) Reference Guide (literature number SPNU245) - TMS470R1x Memory Security Module (MSM) Reference Guide (literature number SPNU246) - TMS470 Peripherals Overview Reference Guide (literature number SPNU248) - Errata Sheet - TMS470R1B1M TMS470 Microcontrollers Silicon Errata (literature number SPNZ139) ## **Device and Development-Support Tool Nomenclature** To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., **TMS**470R1B1M). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: TMX Experimental device that is not necessarily representative of the final device's electrical specifications **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification **TMS** Fully qualified production device Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. Figure 3 illustrates the numbering and symbol nomenclature for the TMS470R1x family. Figure 3. TMS470R1x Family Nomenclature ## device identification code register The device identification code register identifies the silicon version, the technology family (TF), a ROM or flash device, and an assigned device-specific part number (see Table 10). The B1M device identification code register value is 0xnA5F. Figure 4. TMS470 Device ID Bit Allocation Register [offset = 0xFFFF\_FFF0h] | | 31 | | | | | | | | | | 16 | |---|----------|---------|----|-----|-----|---|-------------|---|-----|-----|-----| | | Reserved | | | | | | | | | | | | | 15 | | 12 | 11 | 10 | 9 | | 3 | 2 | 1 | 0 | | | | VERSION | | TF | R/F | | PART NUMBER | | 1 | 1 | 1 | | - | | R-K | | R-K | R-K | | R-K | | R-1 | R-1 | R-1 | LEGEND: For bits 3-15: R = Read only, -K = Value constant after RESET. For bits 0-2: R = Read only, -1 = Value after RESET. ## Table 10. TMS470 Device ID Bit Allocation Register Field Descriptions | Bit | Field | Value | Description | |-------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | | Reads are undefined and writes have no effect. | | 15-12 | VERSION | | Silicon version (revision) bits These bits identify the silicon version of the device. | | 11 | TF | | Technology family bit This bit distinguishes the technology family core power supply: | | | | 0 | 3.3 V for F10/C10 devices | | | | 1 | 1.8 V for F05/C05 devices | | 10 | R/F | | ROM/flash bit This bit distinguishes between ROM and flash devices: | | | | 0 | Flash device | | | | 1 | ROM device | | 9-3 | PART NUMBER | | Device-specific part number bits These bits identify the assigned device-specific part number. The assigned device-specific part number for the B1M device is 1001011. | | 2-0 | 1 | | Mandatory High Bits 2, 1, and 0 are tied high by default. | ## **DEVICE ELECTRICAL SPECIFICATIONS AND TIMING PARAMETERS** ## **Absolute Maximum Ratings** over operating free-air temperature range, A version (unless otherwise noted)(1) $V_{CC}^{(2)}$ Supply voltage range: -0.3 V to 2.5 V V<sub>CCIO</sub>, V<sub>CCAD</sub>, V<sub>CCP</sub> (flash pump)<sup>(2)</sup> Supply voltage range: -0.3 V to 4.1 V Input voltage range: All 5 V tolerant input pins -0.3 V to 6.0 V > -0.3 V to 4.1 V All other input pins $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CCIO}$ ) Input clamp current: All pins except ADIN[0:11], PORRST, TRST, TEST, ±20 mA $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CCAD}$ ) ADIN[0:11] ±10 mA Operating free-air temperature A version -40°C to 85°C range, T<sub>A</sub>: Operating junction temperature range, T<sub>.J</sub>: -40°C to 150°C Storage temperature range, T<sub>sta</sub>: -40°C to 150°C (2) All voltage values are with respect to their associated grounds. ## **Device Recommended Operating Conditions**(1) | | | | MIN | NOM M | AX | UNIT | |-------------------|-------------------------------------|--------------------------------------------|------|-------|------|------| | V <sub>CC</sub> | Digital logic supply voltage (Core) | SYSCLK = 48 MHz<br>(pipeline mode enabled) | 1.71 | | 2.05 | V | | | | SYSCLK = 60 MHz<br>(pipeline mode enabled) | 1.81 | | 2.05 | V | | $V_{CCIO}$ | Digital logic supply voltage (I/O) | | 3 | | 3.6 | V | | $V_{CCAD}$ | ADC supply voltage | | 3 | | 3.6 | V | | $V_{CCP}$ | Flash pump supply voltage | | 3 | | 3.6 | V | | V <sub>SS</sub> | Digital logic supply ground | | | 0 | | V | | V <sub>SSAD</sub> | ADC supply ground <sup>(1)</sup> | | -0.1 | | 0.1 | V | | T <sub>A</sub> | Operating free-air temperature | A version | -40 | | 85 | ° C | | TJ | Operating junction temperature | | -40 | | 150 | ° C | <sup>(1)</sup> All voltages are with respect to $V_{SS}$ , except $V_{CCAD}$ , which is with respect to $V_{SSAD}$ . <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (1) | | PARAM | IETER | TEST CONDITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |-----------------|---------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------|------------------------------|------| | $V_{hys}$ | Input hysteresis | | | 0.15 | | | V | | V <sub>IL</sub> | Low-level input voltage | All inputs <sup>(3)</sup> | | -0 .3 | | 0.8 | V | | V <sub>IH</sub> | High-level input voltage | All inputs | | 2 | | V <sub>CCIO</sub> + 0. 3 | V | | V <sub>IH</sub> | Input threshold voltage | AWD only <sup>(4)</sup> | | 1.35 | | 1.8 | V | | V <sub>OL</sub> | Low-level output volta | age <sup>(5)</sup> | $I_{OL} = I_{OL} MAX$ $I_{OL} = 50 \mu A$ | | | 0.2 V <sub>CCIO</sub><br>0.2 | V | | V <sub>OH</sub> | High-level output volt | age <sup>(5)</sup> | $I_{OH} = I_{OH} MIN$<br>$I_{OH} = 50 \mu A$ | 0.8 V <sub>CCIO</sub> V <sub>CCIO</sub> - 0.2 | | | V | | I <sub>IC</sub> | Input clamp current ( | I/O pins) <sup>(6)</sup> | $V_1 < V_{SSIO} - 0.3 \text{ or } V_1 > V_{CCIO} + 0.3$ | -2 | | 2 | mA | | | | I <sub>IL</sub> Pulldown | $V_I = V_{SS}$ | -1 | | 1 | | | l <sub>l</sub> | | I <sub>IH</sub> Pulldown | $V_{I} = V_{CCIO}$ | 5 | | 40 | μΑ | | | Input current (3.3 V input pins) | I <sub>IL</sub> Pullup | $V_I = V_{SS}$ | -40 | | -5 | | | | | I <sub>IH</sub> Pullup | $V_{I} = V_{CCIO}$ | -1 | | 1 | | | | | All other pins | No pullup or pulldown | -1 | | 1 | | | | Input current (5 V tolerant input pins) | | $V_I = V_{SS}$ | -1 | | 1 | | | | | | $V_{I} = V_{CCIO}$ | 1 | | 5 | | | | | | V <sub>I</sub> = 5 V | 5 | | 25 | μA | | | | | V <sub>I</sub> = 5.5 V | 25 | | 50 | | | | | CLKOUT, AWD, TDI,<br>TDO, TMS, TMS2 | | | | 8 | | | $I_{OL}$ | Low-level output current | RST | $V_{OL} = V_{OL} MAX$ | | | 4 | mA | | | current | All other 3.3 V I/O <sup>(7)</sup> | | | | 2 | | | | | 5 V tolerant | | | | 4 | | | | | CLKOUT, TDI, TDO,<br>TMS, TMS2 | | -8 | | | | | I <sub>OH</sub> | High-level output current | RST | V <sub>OH</sub> = V <sub>OH</sub> MIN | -4 | | | mA | | | current | All other 3.3 V I/O <sup>(7)</sup> | | -2 | | | | | | | 5 V tolerant | | -4 | | | | | | V <sub>CC</sub> Digital supply current (operating mode) | | $\begin{aligned} &SYSCLK = 48 \; MHz, \\ &ICLK = 24 \; MHz, \; V_{CC} = 2.05 \; V \end{aligned}$ | | | 110 | mA | | I <sub>CC</sub> | | | SYSCLK = 60 MHz,<br>ICLK = 30 MHz, V <sub>CC</sub> = 2.05 V | | | 125 | mA | | | V <sub>CC</sub> Digital supply cu | rrent (standby mode) (8)(9) | OSCIN = 5 MHz, V <sub>CC</sub> = 2.05 V | | | 1.30 | mA | | | V <sub>CC</sub> Digital supply cu | rrent (halt mode) (8) (9) | All frequencies, V <sub>CC</sub> = 2.05 V | | | 700 | μA | - (1) Source currents (out of the device) are negative while sink currents (into the device) are positive. - (2) The typical values indicated in this table are the expected values during operation under normal operating conditions: nominal V<sub>CC</sub>, V<sub>CCIO</sub>, or V<sub>CCAD</sub>, room temperature. - (3) This does not apply to the PORRST pin. For PORRST exceptions, see the RST and PORRST Timings section. - (4) These values help to determine the external RC network circuit. For more details, see the TMS470R1x System Module Reference Guide (literature number SPNU189). - (5) $V_{OL}$ and $V_{OH}$ are linear with respect to the amount of load current ( $I_{OL}/I_{OH}$ ) applied. - (6) Parameter does not apply to input-only or output-only pins. - (7) Some of the 2 mA buffers on this device are zero-dominant buffers, as indicated by a -z in the Output Current column of the Terminal Functions table. If two of these buffers are shorted together and one is outputting a low level and the other is outputting a high level, the resulting value will always be low. - 8) For flash banks/pumps in sleep mode. - (9) For reduced power consumption in low power mode, CANSRX and CANSTX should be driven output LOW. ## **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating free-air temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |-------------------|------------------------------------------------------------------------|----------------------------------------------------------------|-----|--------------------|-----|------| | | V <sub>CCIO</sub> Digital supply current (operating mode) | No DC load, $V_{CCIO} = 3.6 V^{(10)}$ | | | 15 | mA | | I <sub>CCIO</sub> | V <sub>CCIO</sub> Digital supply current (standby mode) <sup>(9)</sup> | No DC load, V <sub>CCIO</sub> = 3.6 V <sup>(10)</sup> | | | 10 | μΑ | | | V <sub>CCIO</sub> Digital supply current (halt mode) <sup>(9)</sup> | No DC load, $V_{CCIO} = 3.6 V^{(10)}$ | | | 10 | μА | | | V <sub>CCAD</sub> supply current (operating mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | | | 15 | mA | | $I_{CCAD}$ | V <sub>CCAD</sub> supply current (standby mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | | | 10 | μΑ | | | V <sub>CCAD</sub> supply current (halt mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | | | 10 | μΑ | | | | SYSCLK = 48 MHz, V <sub>CCP</sub> = 3.6 V read operation | | | 45 | mA | | | V <sub>CCP</sub> pump supply current | SYSCLK = 60 MHz, V <sub>CCP</sub> = 3.6 V read operation | | | 55 | mA | | $I_{CCP}$ | | V <sub>CCP</sub> = 3.6 V program and erase | | | 70 | mA | | | | V <sub>CCP</sub> = 3.6 V standby mode operation <sup>(8)</sup> | | | 10 | μA | | | | V <sub>CCP</sub> = 3.6 V halt mode operation <sup>(8)</sup> | | | 10 | μA | | C <sub>I</sub> | Input capacitance | | | 2 | | pF | | Co | Output capacitance | | | 3 | | pF | <sup>(10)</sup> I/O pins configured as inputs or outputs with no load. All pulldown inputs $\leq$ 0.2 V. All pullup inputs $\geq$ V<sub>CCIO</sub> - 0.2 V. #### **Parameter Measurement Information** Where: $I_{OL} = I_{OL}$ MAX for the respective pin $^{(A)}$ $I_{OH} = I_{OH}$ MIN for the respective pin $^{(A)}$ $V_{LOAD} = 1.5 V$ C<sub>L</sub> = 150-pF typical load-circuit capacitance<sup>(B)</sup> - A. For these values, see the "Electrical Characteristics over Recommended Operating Free-Air Temperature Range" table. - B. All timing parameters measured using an external load capacitance of 150 pF unless otherwise noted. Figure 5. Test Load Circuit ## **Timing Parameter Symbology** Timing parameter symbols have been created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: | CM | Compaction, CMPCT | RD | Read | |-----------|------------------------|------|--------------| | CO | CLKOUT | RST | Reset, RST | | ER | Erase | RX | SCInRX | | ICLK | Interface clock | S | Slave mode | | M | Master mode | SCC | SCInCLK | | OSC, OSCI | OSCIN | SIMO | SPInSIMO | | OSCO | OSCOUT | SOMI | SPInSOMI | | Р | Program, PROG | SPC | SPInCLK | | R | Ready | SYS | System clock | | R0 | Read margin 0, RDMRGN0 | TX | SCInTX | | R1 | Read margin 1, RDMRGN1 | | | | | | | | Lowercase subscripts and their meanings are: | а | access time | r | rise time | |---|---------------------|----|------------------------| | С | cycle time (period) | su | setup time | | d | delay time | t | transition time | | f | fall time | V | valid time | | h | hold time | W | pulse duration (width) | The following additional letters are used with these meanings: | Н | High | X | Unknown, changing, or don't care level | |---|-------|---|----------------------------------------| | L | Low | Z | High impedance | | V | Valid | | | ## **External Reference Resonator/Crystal Oscillator Clock Option** The oscillator is enabled by connecting the appropriate fundamental 4–10 MHz resonator/crystal and load capacitors across the external OSCIN and OSCOUT pins as shown in Figure 6a. The oscillator is a single-stage inverter held in bias by an integrated bias resistor. This resistor is disabled during leakage test measurement and HALT mode. TI strongly encourages each customer to submit samples of the device to the resonator/crystal vendors for validation. The vendors are equipped to determine what load capacitors will best tune their resonator/crystal to the microcontroller device for optimum start-up and operation over temperature/voltage extremes. An external oscillator source can be used by connecting a 1.8-V clock signal to the OSCIN pin and leaving the OSCOUT pin unconnected (open) as shown in Figure 6b. A. The values of C1 and C2 should be provided by the resonator/crystal vendor. Figure 6. Crystal/Clock Connection ## ZPLL AND CLOCK SPECIFICATIONS ## Timing Requirements for ZPLL Circuits Enabled or Disabled | | | MIN | TYP MA | X UNIT | |-----------------------|-----------------------------------|-----|--------|--------| | f <sub>(OSC)</sub> | Input clock frequency | 4 | 1 | 0 MHz | | t <sub>c(OSC)</sub> | Cycle time, OSCIN | 100 | | ns | | t <sub>w(OSCIL)</sub> | Pulse duration, OSCIN low | 15 | | ns | | t <sub>w(OSCIH)</sub> | Pulse duration, OSCIN high | 15 | | ns | | f <sub>(OSCRST)</sub> | OSC FAIL frequency <sup>(1)</sup> | | 53 | kHz | <sup>(1)</sup> Causes a device reset (specifically a clock reset) by setting the RST OSC FAIL (GLBCTRL.15) and the OSC FAIL flag (GLBSTAT.1) bits equal to 1. For more detailed information on these bits and device resets, see the TMS470R1x System Module Reference Guide (literature number SPNU189). ## Switching Characteristics over Recommended Operating Conditions for Clocks (1)(2)(3) | | PARAMETER | TEST CONDITIONS <sup>(4)</sup> | MIN | MAX | UNIT | |------------------------|------------------------------------------------|--------------------------------|------|-------------------|------| | | Custom alask framusas (5) | Pipeline mode enabled | | 60 <sup>(6)</sup> | MHz | | f <sub>(SYS)</sub> | System clock frequency (5) | Pipeline mode disabled | | 24 | MHz | | f <sub>(CONFIG)</sub> | System clock frequency - flash config mode | | | 24 | MHz | | f <sub>(ICLK)</sub> | Interfere clearly functions of | Pipeline mode enabled | | 30 | MHz | | | Interface clock frequency | Pipeline mode disabled | | 24 | MHz | | 4 | External alask autaut fraguency for ECD module | Pipeline mode enabled | | 30 | MHz | | f <sub>(ECLK)</sub> | External clock output frequency for ECP module | Pipeline mode disabled | | 24 | MHz | | 4 | Cools time southern alsole | Pipeline mode enabled | 16.7 | | ns | | (LOLIV) | Cycle time, system clock | Pipeline mode disabled | 41.6 | | ns | | t <sub>c(CONFIG)</sub> | Cycle time, system clock - flash config mode | | 41.6 | | ns | | | Cycle time interfere cleak | Pipeline mode enabled | 33.3 | | ns | | <sup>l</sup> c(ICLK) | Cycle time, interface clock | Pipeline mode disabled | 41.6 | | ns | | t <sub>c(ICLK)</sub> | Cycle time FCD module systemal clock systems | Pipeline mode enabled | 33.3 | | ns | | t <sub>c(ECLK)</sub> | Cycle time, ECP module external clock output | Pipeline mode disabled | 41.6 | | ns | <sup>(1)</sup> $f_{(SYS)} = M \times f_{(OSC)}/R$ , where $M = \{8\}$ , $R = \{1,2,3,4,5,6,7,8\}$ when PLLDIS = 0. R is the system-clock divider determined by the CLKDIVPRE [2:0] bits in the global control register (GLBCTRL[2:0]) and M is the PLL multiplier determined by the MULT4 bit also in the GLBCTRL register (GLBCTRL.3). $f_{(SYS)} = f_{(OSC)}/R$ , where $R = \{1,2,3,4,5,6,7,8\}$ when PLLDIS = 1. $f_{(ICLK)} = f_{(SYS)}/X$ , where $X = \{1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16\}$ . X is the interface clock divider ratio determined by the PCR0[4:1] bits in the SYS module. (5) Flash Vread must be set to 5 V to achieve maximum system clock frequency. (6) Operating V<sub>CC</sub> range for this system clock frequency is 1.81 to 2.05 V. $f_{(ECLK)} = f_{(ICLK)}/N$ , where N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL[7:0] register bits in the ECP module. Only ZPLL mode is available. FM mode must not be turned on. <sup>(4)</sup> Pipeline mode enabled or disabled is determined by the ENPIPE bit (FMREGOPT.0). ## Switching Characteristics over Recommended Operating Conditions for External Clocks (1)(2)(3) (see Figure 7 and Figure 8) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------|-----------------------------|-----------------------------------------|------------------------------------------|-----|------| | t <sub>w(COL)</sub> | Pulse duration, CLKOUT low | SYSCLK or MCLK <sup>(4)</sup> | $0.5t_{c(SYS)} - t_f$ | | ns | | | | ICLK: X is even or 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} - t_{f}$ | | | | | | ICLK: X is odd and not 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} + 0.5t_{c(SYS)} - t_f$ | | | | t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | SYSCLK or MCLK <sup>(4)</sup> | $0.5t_{c(SYS)} - t_r$ | | ns | | | | ICLK: X is even or 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} - t_{r}$ | | | | | | ICLK: X is odd and not 1 (5) | $0.5t_{c(ICLK)} - 0.5t_{c(SYS)} - t_{r}$ | | | | t <sub>w(EOL)</sub> | Pulse duration, ECLK low | N is even and X is even or odd | $0.5t_{c(ECLK)} - t_{f}$ | | ns | | | | N is odd and X is even | $0.5t_{c(ECLK)} - t_{f}$ | | | | | | N is odd and X is odd and not 1 | $0.5t_{c(ECLK)} + 0.5t_{c(SYS)} - t_f$ | | | | t <sub>w(EOH)</sub> | Pulse duration, ECLK high | N is even and X is even or odd | $0.5t_{c(ECLK)} - t_r$ | | ns | | | | N is odd and X is even | $0.5t_{c(ECLK)} - t_r$ | | | | | | N is odd and X is odd and not 1 | $0.5t_{c(ECLK)} - 0.5t_{c(SYS)} - t_r$ | | | - (1) X = {1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16}. X is the interface clock divider ratio determined by the PCR0[4:1] bits in the SYS module. (2) N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL[7:0] register bits in the ECP module. (3) CLKOUT/ECLK pulse durations (low/high) are a function of the OSCIN pulse durations when PLLDIS is active. - Clock source bits are selected as either SYSCLK (CLKCNTL[6:5] = 11 binary) or MCLK (CLKCNTL[6:5] = 10 binary). - Clock source bits are selected as ICLK (CLKCNTL[6:5] = 01 binary). Figure 7. CLKOUT Timing Diagram Figure 8. ECLK Timing Diagram ### **RST AND PORRST TIMINGS** ### Timing Requirements for PORRST (see Figure 9) | | | MIN | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CCPORL</sub> | V <sub>CC</sub> low supply level when PORRST must be active during power up | | 0.6 | V | | V <sub>CCPORH</sub> | V <sub>CC</sub> high supply level when PORRST must remain active during power up and become active during power down | 1.5 | | V | | V <sub>CCIOPORL</sub> | V <sub>CCIO</sub> low supply level when PORRST must be active during power up | | 1.1 | V | | V <sub>CCIOPORH</sub> | V <sub>CCIO</sub> high supply level when PORRST must remain active during power up and become active during power down | 2.75 | | V | | V <sub>IL</sub> | Low-level input voltage after V <sub>CCIO</sub> > V <sub>CCIOPORH</sub> | | 0.2 V <sub>CCIO</sub> | V | | V <sub>IL(PORRST)</sub> | Low-level input voltage of PORRST before V <sub>CCIO</sub> > V <sub>CCIOPORL</sub> | | 0.5 | V | | t <sub>su(PORRST)r</sub> | Setup time, PORRST active before V <sub>CCIO</sub> > V <sub>CCIOPORL</sub> during power up | 0 | | ms | | t <sub>su(VCCIO)r</sub> | Setup time, V <sub>CCIO</sub> >V <sub>CCIOPORL</sub> before V <sub>CC</sub> > V <sub>CCPORL</sub> | 0 | | ms | | t <sub>h(PORRST)r</sub> | Hold time, PORRST active after V <sub>CC</sub> > V <sub>CCPORH</sub> | 1 | | ms | | t <sub>su(PORRST)f</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCPORH</sub> during power down | 8 | | μs | | t <sub>h(PORRST)rio</sub> | Hold time, PORRST active after V <sub>CC</sub> > V <sub>CCIOPORH</sub> | 1 | | ms | | t <sub>h(PORRST)d</sub> | Hold time, PORRST active after V <sub>CC</sub> < V <sub>CCPORL</sub> | 0 | | ms | | t <sub>su(PORRST)fio</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCIOPORH</sub> during power down | 0 | | ns | | t <sub>su(VCCIO)f</sub> | Setup time, V <sub>CC</sub> < V <sub>CCPORL</sub> before V <sub>CCIO</sub> < V <sub>CCIOPORL</sub> | 0 | | ns | Figure 9. PORRST Timing Diagram # Switching Characteristics over Recommended Operating Conditions for RST<sup>(1)</sup> | | PARAMETER | MIN MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------| | t <sub>v(RST)</sub> | Valid time, RST active after PORRST inactive | 4112t <sub>c(OSC)</sub> | | | | Valid time, RST active (all others) | 8t <sub>c(SYS)</sub> | ns | | t <sub>fsu</sub> | Flash start up time, from $\overline{\text{RST}}$ inactive to fetch of first instruction from flash (flash pump stabilization time) | 836t <sub>c(OSC)</sub> | ns | <sup>(1)</sup> Specified values do NOT include rise/fall times. For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. # JTAG SCAN INTERFACE TIMING (JTAG CLOCK SPECIFICATION 10-MHz AND 50-pF LOAD ON TDO OUTPUT) | | | MIN | MAX | UNIT | |---------------------------------|---------------------------------------------|-----|-----|------| | t <sub>c(JTAG)</sub> | Cycle time, JTAG low and high period | 50 | | ns | | t <sub>su(TDI/TMS - TCKr)</sub> | Setup time, TDI, TMS before TCK rise (TCKr) | 15 | | ns | | t <sub>h(TCKr</sub> -TDI/TMS) | Hold time, TDI, TMS after TCKr | 15 | | ns | | t <sub>h(TCKf</sub> -TDO) | Hold time, TDO after TCKf | 10 | | ns | | t <sub>d(TCKf-TDO)</sub> | Delay time, TDO valid after TCK fall (TCKf) | | 45 | ns | Figure 10. JTAG Scan Timings ### **OUTPUT TIMINGS** ## Switching Characteristics for Output Timings versus Load Capacitance ©L) (see Figure 11) | | PARAMETER | | MIN | MAX | UNIT | |----------------|----------------------------------------------|--------------------------|-----|------|------| | | | C <sub>L</sub> = 15 pF | 0.5 | 2.5 | | | + | Disa time AM/D CLI/OLIT TOLITO TAG TAGO | C <sub>L</sub> = 50 pF | 1.5 | 5.0 | | | t <sub>r</sub> | Rise time, AWD, CLKOUT, TDI, TDO, TMS, TMS2 | C <sub>L</sub> = 100 pF | 3.0 | 9.0 | ns | | | | C <sub>L</sub> = 150 pF | 4.5 | 12.5 | | | | | C <sub>L</sub> = 15 pF | 0.5 | 2.5 | | | | Fall time, AWD, CLKOUT, TDI, TDO, TMS, TMS2 | C <sub>L</sub> = 50 pF | 1.5 | 5.0 | 20 | | t <sub>f</sub> | Fail tille, AWD, CLROOT, TDI, TDO, TMS, TMS2 | C <sub>L</sub> = 100 pF | 3.0 | 9.0 | ns | | | | C <sub>L</sub> = 150 pF | 4.5 | 12.5 | | | | | C <sub>L</sub> = 15 pF | 2.5 | 8 | | | | Rise time, RST | C <sub>L</sub> = 50 pF | 5 | 14 | | | t <sub>r</sub> | Rise time, RS1 | C <sub>L</sub> = 100 pF | 9 | 23 | ns | | | | C <sub>L</sub> = 150 pF | 13 | 32 | | | | | C <sub>L</sub> = 15 pF | 3 | 10 | | | | | $C_L = 50 pF$ | 3.5 | 12 | | | t <sub>r</sub> | Rise time, 4mA, 5 V tolerant pins | C <sub>L</sub> = 100 pF | 7 | 21 | ns | | | | C <sub>L</sub> = 150 pF | 9 | 28 | | | | | C <sub>L</sub> = 400 pF | 18 | 40 | | | | | C <sub>L</sub> = 15 pF | 2 | 8 | | | | | $C_L = 50 pF$ | 2.5 | 9 | | | $t_{f}$ | Fall time, 4mA, 5 V tolerant pins | C <sub>L</sub> = 100 pF | 8 | 25 | ns | | | | $C_{L} = 150 \text{ pF}$ | 11 | 35 | | | | | $C_L = 400 pF$ | 20 | 45 | | | | | C <sub>L</sub> = 15 pF | 2.5 | 10 | | | | Rice time, all other output nine | $C_L = 50 pF$ | 6.0 | 25 | no | | t <sub>r</sub> | Rise time, all other output pins | C <sub>L</sub> = 100 pF | 12 | 45 | ns | | | | C <sub>L</sub> = 150 pF | 18 | 65 | | | | | C <sub>L</sub> = 15 pF | 3 | 10 | | | + | Fall time, all other output pins | C <sub>L</sub> = 50 pF | 8.5 | 25 | ns | | t <sub>f</sub> | i all tille, all other output pills | C <sub>L</sub> = 100 pF | 16 | 45 | | | | | C <sub>L</sub> = 150 pF | 23 | 65 | | | | • | * | | | | Figure 11. CMOS-Level Outputs ### **INPUT TIMINGS** ## Timing Requirements for Input Timings<sup>(1)</sup> (see Figure 12) | | | MIN MAX | UNIT | |-----------------|---------------------------|---------------------------|------| | t <sub>pw</sub> | Input minimum pulse width | t <sub>c(ICLK)</sub> + 10 | ns | (1) $t_{c(ICLK)}$ = interface clock cycle time = $1/f_{(ICLK)}$ Figure 12. CMOS-Level Inputs ### **FLASH TIMINGS** # Timing Requirements for Program Flash<sup>(1)</sup> | | | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------|-------|------------------------|-----|--------| | t <sub>prog(16-bit)</sub> | Half word (16-bit) programming time | 4 | 16 | 200 | μs | | t <sub>prog(Total)</sub> | 1M-byte programming time (2) | | 8 | 32 | S | | t <sub>erase(sector)</sub> | Sector erase time | | 1.7 | | S | | t <sub>wec</sub> | Write/erase cycles at T <sub>A</sub> = -40°C to 85°C | 50000 | | | cycles | | $t_{fp(\overline{RST})}$ | Flash pump settling time from RST to SLEEP | | 167t <sub>c(SYS)</sub> | | ns | | t <sub>fp(SLEEP)</sub> | Initial flash pump settling time from SLEEP to STANDBY | | 167t <sub>c(SYS)</sub> | | ns | | t <sub>fp(STANDBY)</sub> | Initial flash pump settling time from STANDBY to ACTIVE | | 84t <sub>c(SYS)</sub> | | ns | - (1) For more detailed information on the flash core sectors, see the flash program and erase section of this data sheet. - (2) The 1M-byte programming time includes overhead of state machine. #### SPIN MASTER MODE TIMING PARAMETERS ### **SPIn Master Mode External Timing Parameters** (CLOCK PHASE = 0, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input) (1)(2)(3) (see Figure 13) | NO. | | | MIN | MAX | UNIT | |------------------|-----------------------------|-------------------------------------------------------------------------|-----------------------------------------|-------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPInCLK <sup>(4)</sup> | 100 | 256t <sub>c(ICLK)</sub> | | | 2(5) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)M}-t_{r}$ | $0.5t_{c(SPC)M} + 5$ | | | 2(-) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)M}-t_{f}$ | $0.5t_{c(SPC)M} + 5$ | | | 3(5) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | $0.5t_{c(SPC)M}-t_{f}$ | $0.5t_{c(SPC)M} + 5$ | | | 3(-) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)M} - t_r$ | $0.5t_{c(SPC)M} + 5$ | | | 4(5) | t <sub>d(SPCH-SIMO)M</sub> | Delay time, SPInCLK high to SPInSIMO valid (clock polarity = 0) | | 10 | | | 4(*) | t <sub>d(SPCL-SIMO)M</sub> | Delay time, SPInCLK low to SPInSIMO valid (clock polarity = 1) | | 10 | ns | | 5 <sup>(5)</sup> | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0) | $t_{\text{c(SPC)M}} - 5 - t_{\text{f}}$ | | | | 3(-) | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | $t_{\text{c(SPC)M}} - 5 - t_{\text{r}}$ | | | | 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 0) | 6 | | | | 0(-) | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 1) | 6 | | | | 7(5) | t <sub>v(SPCL-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 0) | 4 | | | | (0) | t <sub>v(SPCH-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 1) | 4 | · | | - (1) The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. - (2) - $t_{c(ICLK)}$ = interface clock cycle time = $1/t_{(ICLK)}$ For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. - When the SPI is in master mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)M} \ge (PS+1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0: $t_{c(SPC)M} = 2t_{c(ICLK)} \ge 100$ ns. (5) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 13. SPIn Master Mode External Timing (CLOCK PHASE = 0) ### **SPIn Master Mode External Timing Parameters** (CLOCK PHASE = 1, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input)(1)(2)(3) (see Figure 14) | NO. | | | MIN | MAX | UNIT | |------------------|-----------------------------|-------------------------------------------------------------------------|------------------------------|-------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPInCLK <sup>(4)</sup> | 100 | 256t <sub>c(ICLK)</sub> | | | 2 <sup>(5)</sup> | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)M} - t_r$ | $0.5t_{c(SPC)M} + 5$ | | | 2(1) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)M} - t_f$ | $0.5t_{c(SPC)M} + 5$ | | | 3(5) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | $0.5t_{c(SPC)M} - t_f$ | $0.5t_{c(SPC)M} + 5$ | | | 3(*) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)M} - t_r$ | $0.5t_{c(SPC)M} + 5$ | | | 4(5) | t <sub>v(SIMO-SPCH)M</sub> | Valid time, SPInCLK high after SPInSIMO data valid (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 10 | | | | 4(0) | t <sub>v(SIMO-SPCL)M</sub> | Valid time, SPInCLK low after SPInSIMO data valid (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 10 | | | | 5(5) | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)M} - 5 - t_r$ | | ns | | 3(3) | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)M} - 5 - t_f$ | | | | 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 0) | 6 | | | | 0(3) | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 1) | 6 | | | | 7(5) | t <sub>v(SPCH-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 4 | | | | 100 | t <sub>v(SPCL-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | 4 | | | - (1) The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is set. - (2) t<sub>c(ICLK)</sub> = interface clock cycle time = 1/f<sub>(ICLK)</sub> (3) For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. (4) When the SPI is in master mode, the following must be true: - For PS values from 1 to 255: t <sub>c(SPC)M</sub> ≥ (PS +1)t<sub>c(ICLK)</sub> ≥ 100 ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0: t<sub>c(SPC)M</sub> = 2t <sub>c(ICLK)</sub> ≥ 100 ns. (5) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 14. SPIn Master Mode External Timing (CLOCK PHASE = 1) #### SPIN SLAVE MODE TIMING PARAMETERS ### **SPIn Slave Mode External Timing Parameters** (CLOCK PHASE = 0, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output) (1)(2)(3)(4) (see Figure 15) | NO. | | | MIN | MAX | UNI<br>T | |------------------|------------------------------|-------------------------------------------------------------------------|------------------------------------|------------------------------------|----------| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 100 | 256t <sub>c(ICLK)</sub> | | | 2(6) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 2(-) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 3(6) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 3(-7 | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 4(6) | t <sub>d(SPCH-SOMI)S</sub> | Delay time, SPInCLK high to SPInSOMI valid (clock polarity = 0) | | 6 + t <sub>r</sub> | | | 4(3) | t <sub>d(SPCL-SOMI)S</sub> | Delay time, SPInCLK low to SPInSOMI valid (clock polarity = 1) | | 6 + t <sub>f</sub> | | | 5(6) | t <sub>v(SPCH-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | $t_{c(SPC)S} - 6 - t_r$ | | ns | | 3(0) | t <sub>v(SPCL-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | $t_{c(SPC)S} - 6 - t_f$ | | | | 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPInSIMO before SPInCLK low (clock polarity = 0) | 6 | | | | 0(3) | t <sub>su(SIMO-SPCH)</sub> S | Setup time, SPInSIMO before SPInCLK high (clock polarity = 1) | 6 | | | | 7(6) | t <sub>v(SPCL-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0) | 6 | | | | 7(0) | t <sub>v(SPCH-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | 6 | | | - (1) The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. - (2) If the SPI is in slave mode, the following must be true: t<sub>c(SPC)S</sub> ≥ (PS + 1) t<sub>c(ICLK)</sub>, where PS = prescale value set in SPInCTL1[12:5]. (3) For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. - (4) t<sub>c(ICLK)</sub> = interface clock cycle time = 1/f<sub>(ICLK)</sub> (5) When the SPIn is in slave mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)S} \ge (PS+1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0: $t_{c(SPC)S} = 2t_{c(ICLK)} \ge 100$ ns. (6) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 15. SPIn Slave Mode External Timing (CLOCK PHASE = 0) ### **SPIn Slave Mode External Timing Parameters** (CLOCK PHASE = 1, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output) (1)(2)(3)(4) (see Figure 16) | NO. | | | MIN | MAX | UNI<br>T | |------------------|------------------------------|-------------------------------------------------------------------------|--------------------------------------------|------------------------------------|----------| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 100 | 256t <sub>c(ICLK)</sub> | | | 2(6) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 2(") | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 3(6) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 3(-) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)S} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | | | 4(6) | t <sub>v(SOMI-SPCH)S</sub> | Valid time, SPInCLK high after SPInSOMI data valid (clock polarity = 0) | $0.5t_{c(SPC)S} - 6 - t_r$ | | | | 4(0) | t <sub>v(SOMI-SPCL)S</sub> | Valid time, SPInCLK low after SPInSOMI data valid (clock polarity = 1) | $0.5t_{c(SPC)S} - 6 - t_f$ | | | | 5 <sup>(6)</sup> | t <sub>v(SPCH-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | $0.5t_{c(SPC)S} - 6 - t_r$ | | ns | | 3(-) | t <sub>v(SPCL-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | $0.5t_{\text{c(SPC)S}} - 6 - t_{\text{f}}$ | | | | 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCH)</sub> S | Setup time, SPInSIMO before SPInCLK high (clock polarity = 0) | 6 | | | | <b>B</b> (0) | t <sub>su(SIMO-SPCL)</sub> S | Setup time, SPInSIMO before SPInCLK low (clock polarity = 1) | 6 | | | | 7(6) | t <sub>v(SPCH-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | 6 | | | | 7(0) | t <sub>v(SPCL-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1) | 6 | | | - (1) The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is set. - If the SPI is in slave mode, the following must be true: $t_{c(SPC)} \ge (PS + 1) t_{c(ICLK)}$ , where PS = prescale value set in SPInCTL1[12:5]. For rise and fall timings, see the "Switching Characteristics for Output Timings versus Load Capacitance" table. - (4) t<sub>c(ICLK)</sub> = interface clock cycle time = 1/f<sub>(ICLK)</sub> (5) When the SPIn is in slave mode, the following must be true: - For PS values from 1 to 255: t <sub>c(SPC)S</sub> ≥ (PS +1)t<sub>c(ICLK)</sub> ≥ 100 ns, where PS is the prescale value set in the SPInCTL1[12:5] register bits. For PS values of 0: t<sub>c(SPC)S</sub> = 2t <sub>c(ICLK)</sub> ≥ 100 ns. (6) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 16. SPIn Slave Mode External Timing (CLOCK PHASE = 1) ### **SCIN ISOSYNCHRONOUS MODE TIMINGS - INTERNAL CLOCK** # Timing Requirements for Internal Clock SCIn Isosynchronous Mode<sup>(1)(2)(3)</sup> (see Figure 17) | | | (BAUD<br>IS EVEN OR | | (BAUD + 1)<br>IS ODD AND BAUD ≠ 0 | | UNIT | |--------------------------|----------------------------------------------------|---------------------------|--------------------------------------|---------------------------------------------------------------|--------------------------------------------|------| | | | MIN | MAX | MIN | MAX | | | t <sub>c(SCC)</sub> | Cycle time,<br>SCInCLK | 2t <sub>c(ICLK)</sub> | 2 <sup>24</sup> t <sub>c(ICLK)</sub> | 3t <sub>c(ICLK)</sub> | (2 <sup>24</sup> – 1) t <sub>c(ICLK)</sub> | ns | | t <sub>w(SCCL)</sub> | Pulse duration,<br>SCInCLK low | $0.5t_{c(SCC)} - t_f$ | 0.5t <sub>c(SCC)</sub> + 5 | $0.5t_{c(SCC)} + 0.5t_{c(ICLK)} - t_{f}$ | $0.5t_{c(SCC)} + 0.5t_{c(ICLK)}$ | ns | | t <sub>w(SCCH)</sub> | Pulse duration,<br>SCInCLK high | $0.5t_{c(SCC)} - t_r$ | 0.5t <sub>c(SCC)</sub> + 5 | $0.5t_{\text{c(SCC)}} - 0.5t_{\text{c(ICLK)}} - t_{\text{r}}$ | $0.5t_{c(SCC)} - 0.5t_{c(ICLK)}$ | ns | | t <sub>d(SCCH-TXV)</sub> | Delay time,<br>SCInCLK high to<br>SCInTX valid | | 10 | | 10 | ns | | t <sub>v(TX)</sub> | Valid time,<br>SCInTX data<br>after SCInCLK<br>low | t <sub>c(SCC)</sub> – 10 | | t <sub>c(SCC)</sub> – 10 | | ns | | t <sub>su(RX-SCCL)</sub> | Setup time,<br>SCInRX before<br>SCInCLK low | $t_{c(ICLK)} + t_f + 20$ | | $t_{c(ICLK)} + t_f + 20$ | | ns | | t <sub>v(SCCL-RX)</sub> | Valid time,<br>SCInRX data<br>after SCInCLK<br>low | $-t_{c(ICLK)} + t_f + 20$ | | $-t_{c(ICLK)} + t_f + 20$ | | ns | - BAUD = 24-bit concatenated value formed by the SCI[H,M,L]BAUD registers. - $t_{c(ICLK)}$ = interface clock cycle time = $1/f_{(ICLK)}$ For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. Data transmission/reception characteristics for isosynchronous mode with internal clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge. Figure 17. SCIn Isosynchronous Mode Timing Diagram for Internal Clock ### SCIN ISOSYNCHRONOUS MODE TIMINGS - EXTERNAL CLOCK # Timing Requirements for External Clock SCIn Isosynchronous Mode (1)(2) (see Figure 18) | | | MIN | MAX | UNIT | |--------------------------|-------------------------------------------|-----------------------------------|-----------------------------------|------| | t <sub>c(SCC)</sub> | Cycle time, SCInCLK <sup>(3)</sup> | 8t <sub>c(ICLK)</sub> | | ns | | t <sub>w(SCCH)</sub> | Pulse duration, SCInCLK high | $0.5t_{c(SCC)} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns | | t <sub>w(SCCL)</sub> | Pulse duration, SCInCLK low | $0.5t_{c(SCC)} - 0.25t_{c(ICLK)}$ | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns | | t <sub>d(SCCH-TXV)</sub> | Delay time, SCInCLK high to SCInTX valid | | $2t_{c(ICLK)} + 12 + t_r$ | ns | | t <sub>v(TX)</sub> | Valid time, SCInTX data after SCInCLK low | 2t <sub>c(SCC)</sub> - 10 | | ns | | t <sub>su(RX-SCCL)</sub> | Setup time, SCInRX before SCInCLK low | 0 | | ns | | t <sub>v(SCCL-RX)</sub> | Valid time, SCInRX data after SCInCLK low | 2t <sub>c(ICLK)</sub> + 10 | | ns | - (1) t<sub>c(ICLK)</sub> = interface clock cycle time = 1/t<sub>(ICLK)</sub> (2) For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. (3) When driving an external SCInCLK, the following must be true: t<sub>c(SCC)</sub> ≥ 8t<sub>c(ICLK)</sub>. Data transmission / reception characteristics for isosynchronous mode with external clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge. Figure 18. SCIn Isosynchronous Mode Timing Diagram for External Clock #### **12C TIMING** Table 11 assumes testing over recommended operating conditions. ### I2C Signals (SDA and SCL) Switching Characteristics (1) | | DARAMETER | STANDA | RD MODE | FAST MO | DE | | | |----------------------------|-----------------------------------------------------|------------------------------------------------------------|---------|-------------------------------------|-------------------------------------|------|----| | | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | | t <sub>c(I2CCLK)</sub> | Cycle time, I2C module clock | 75 | 150 | 75 | 150 | ns | | | t <sub>c(SCL)</sub> | Cycle time, SCL | | 10 | | 2.5 | | μs | | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for condition) | or a repeated START | 4.7 | | 0.6 | | μs | | t <sub>h(SCLL-SDAL)</sub> | Hold time, SCL low after SDA low (for a condition) | 4 | | 0.6 | | μs | | | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | μs | | | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | μs | | | t <sub>su(SDA-SCLH)</sub> | Setup time, SDA valid before SCL high | | 250 | | 100 | | ns | | t <sub>h(SDA-SCLL)</sub> | Hold time, SDA valid after SCL low | For I2C bus devices | 0 | 3.45 <sup>(2)</sup> | 0 | 0.9 | μs | | t <sub>w(SDAH)</sub> | Pulse duration, SDA high between STOR | Pulse duration, SDA high between STOP and START conditions | | | | | μs | | t <sub>r(SCL)</sub> | Rise time, SCL | | | 1000 | 20+0.1C <sub>b</sub> <sup>(3)</sup> | 300 | ns | | t <sub>r(SDA)</sub> | Rise time, SDA | | | 1000 | 20+0.1C <sub>b</sub> <sup>(3)</sup> | 300 | ns | | t <sub>f(SCL)</sub> | Fall time, SCL | | 300 | 20+0.1C <sub>b</sub> <sup>(3)</sup> | 300 | ns | | | t <sub>f(SDA)</sub> | Fall time, SDA | | 300 | 20+0.1C <sub>b</sub> <sup>(3)</sup> | 300 | ns | | | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high ( | 4.0 | | 0.6 | | μs | | | t <sub>w(SP)</sub> | Pulse duration, spike (must be suppress | | | 0 | 50 | ns | | | C <sub>b</sub> (3) | Capacitive load for each bus line | | | 400 | | 400 | pF | - (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. - (2) The maximum t<sub>h(SDA-SCLL)</sub> for I2C bus devices needs to be met only if the device does not stretch the low period (t<sub>w(SCLL)</sub>) of the SCL signal. - (3) $C_b = The total capacitance of one bus line in pF. If mixed with HS=mode devices, faster fall-times are allowed.$ - A. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - B. The maximum $t_{h(SDA-SCLL)}$ needs only be met if the device does not stretch the LOW period $(t_{w(SCLL)})$ of the SCL signal. - C. A fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub>≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r</sub> max + t<sub>su(SDA-SCLH)</sub>. - D. C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS=mode devices, faster fall-times are allowed. ### Figure 19. I2C Timings # SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 ### STANDARD CAN CONTROLLER (SCC) MODE TIMINGS ### **Dynamic Characteristics for the CANSTX and CANSRX Pins** | | PARAMETER | MIN | MAX | UNIT | |----------------|------------------------------------------------------------------|-----|-----|------| | $t_d$ (CANSTX) | Delay time, transmit shift register to CANSTX pin <sup>(1)</sup> | | 15 | ns | | $t_d$ (CANSRX) | Delay time, CANSRX pin to receive shift register | | 5 | ns | (1) These values do not include the rise/fall times of the output buffer. #### **EXPANSION BUS MODULE TIMING** ### **Expansion Bus Timing Parameters** $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ , 3.0 V $\le$ V $_{\text{CC}} \le$ 3.6 V (see Figure 20 and Figure 21) | | | MIN | MAX | UNIT | |------------------------------|-------------------------------------------------------------------|------|---------|------| | t <sub>c(CO)</sub> | Cycle time, CLKOUT | 20.8 | | ns | | t <sub>d(COH-EBADV)</sub> | Delay time, CLKOUT high to EBADDR valid | | 21.4 | ns | | t <sub>h(COH-EBADIV)</sub> | Hold time, EBADDR invalid after CLKOUT high | | 12.4 | ns | | t <sub>d(COH-EBOE)</sub> | Delay time, CLKOUT high to EBOE fall | | 11.4 | ns | | t <sub>h(COH-EBOEH)</sub> | Hold time, EBOE rise after CLKOUT high | | 11.4 | ns | | t <sub>d(COL-EBWR)</sub> | Delay time, CLKOUT low to write strobe (EBWR) low | | 11.3 | ns | | t <sub>h(COL-EBWRH)</sub> | Hold time, EBWR high after CLKOUT low | | 11.6 | ns | | t <sub>su(EBRDATV-COH)</sub> | Setup time, EBDATA valid before CLKOUT high (READ) <sup>(1)</sup> | 15.2 | | ns | | t <sub>h(COH-EBRDATIV)</sub> | Hold time, EBDATA invalid after CLKOUT high (READ) | | (-14.7) | ns | | t <sub>d(COL-EBWDATV)</sub> | Delay time, CLKOUT low to EBDATA valid (WRITE)(2) | | 16.1 | ns | | t <sub>h(COL-EBWDATIV)</sub> | Hold time, EBDATA invalid after CLKOUT low (WRITE) | | 14.7 | ns | | | SECONDARY TIMES | | | | | t <sub>d(COH-EBCS0)</sub> | Delay, CLKOUT high to EBCS0 fall | | 13.6 | ns | | t <sub>h(COH-EBCS0H)</sub> | Hold, EBCS0 rise after CLKOUT high | | 13.2 | ns | | t <sub>su(COH-EBHOLDL)</sub> | Setup time, EBHOLD low to CLKOUT high <sup>(1)</sup> | 10.9 | | ns | | t <sub>su(COH-EBHOLDH)</sub> | Setup time, EBHOLD high to CLKOUT high(1) | 10.5 | | ns | - (1) Setup time is the minimum time under worst case conditions. Data with less setup time will not work. - (2) Valid after CLKOUT goes low for write cycles. Figure 20. Expansion Memory Signal Timing - Reads Figure 21. Expansion Memory Signal Timing - Writes ### **HIGH-END TIMER (HET) TIMINGS** ### **Minimum PWM Output Pulse Width:** This is equal to one high resolution clock period (HRP). The HRP is defined by the 6-bit high resolution prescale factor (hr), which is user defined, giving prescale factors of 1 to 64, with a linear increment of codes. Therefore, the minimum PWM output pulse width = HRP(min) = hr(min)/SYSCLK = 1/SYSCLK For example, for a SYSCLK of 30 MHz, the minimum PWM output pulse width = 1/30 = 33.33ns ### Minimum Input Pulses that Can Be Captured: The input pulse width must be greater or equal to the low resolution clock period (LRP), i.e., the HET loop (the HET program must fit within the LRP). The LRP is defined by the 3-bit loop-resolution prescale factor (lr), which is user defined, with a power of 2 increment of codes. That is, the value of lr can be 1, 2, 4, 8, 16, or 32. Therefore, the minimum input pulse width = LRP(min) = hr(min) \* Ir(min)/SYSCLK = 1 \* 1/SYSCLK For example, with a SYSCLK of 30 MHz, the minimum input pulse width = 1 \* 1/30 = 33.33 ns #### NOTE: Once the input pulse width is greater than LRP, the resolution of the measurement is still HRP. (That is, the captured value gives the number of HRP clocks inside the pulse.) #### Abbreviations: hr = HET high resolution divide rate = 1, 2, 3,...63, 64 Ir = HET low resolution divide rate = 1, 2, 4, 8, 16, 32 High resolution clock period = HRP = hr/SYSCLK Loop resolution clock period = LRP = hr\*lr/SYSCLK ### **MULTI-BUFFERED A-TO-D CONVERTER (MibADC)** The multi-buffered A-to-D converter (MibADC) has a separate power bus for its analog circuitry that enhances the A-to-D performance by preventing digital switching noise on the logic circuitry, which could be present on V SS and V CC, from coupling into the A-to-D analog stage. All A-to-D specifications are given with respect to AD REFLO unless otherwise noted. Resolution 10 bits (1024 values) Monotonic Assured Output conversion code 00h to 3FFh [00 for $V_{AI} \le AD_{REFLO}$ ; 3FF for $V_{AI} \ge AD_{REFHI}$ ] Table 17. MibADC Recommended Operating Conditions (1) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------| | $AD_{REFHI}$ | A-to-D high-voltage reference source | V <sub>SSAD</sub> | $V_{CCAD}$ | V | | $AD_{REFLO}$ | A-to-D low-voltage reference source | V <sub>SSAD</sub> | $V_{CCAD}$ | V | | V <sub>AI</sub> | Analog input voltage | V <sub>SSAD</sub> - 0.3 | V <sub>CCAD</sub> + 0.3 | V | | I <sub>AIC</sub> | Analog input clamp current <sup>(2)</sup> $(V_{AI} < V_{SSAD} - 0.3 \text{ or } V_{AI} > V_{CCAD} + 0.3)$ | -2 | 2 | mA | <sup>(1)</sup> For V<sub>CCAD</sub> and V<sub>SSAD</sub> recommended operating conditions, see the "Device Recommended Operating Conditions" table. Table 18. Operating Characteristics over Full Ranges of Recommended Operating Conditions (1)(2) | | PARAMETER | DESCRIPTION/CON | IDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|------| | R <sub>I</sub> | Analog input resistance | See Figure 22. | See Figure 22. | | 250 | 500 | Ω | | C | Analog input conscitones | Soo Figure 22 | Conversion | | | 10 | pF | | C <sub>I</sub> | Analog input capacitance | See Figure 22. | Sampling | | | 30 | pF | | I <sub>AIL</sub> | Analog input leakage current | See Figure 22. | | -1 | | 1 | μΑ | | I <sub>ADREFHI</sub> | AD <sub>REFHI</sub> input current | AD <sub>REFHI</sub> = 3.6 V, AD <sub>REFLO</sub> = | V <sub>SSAD</sub> | | | 5 | mA | | CR | Conversion range over which specified accuracy is maintained | AD <sub>REFHI</sub> - AD <sub>REFLO</sub> | 3 | | 3.6 | V | | | E <sub>DNL</sub> | Differential nonlinearity error | Difference between the actual step width and the ideal value. See Figure 23. | | | | ±1.5 | LSB | | E <sub>INL</sub> | Integral nonlinearity error | Maximum deviation from the best straight line through the MibADC. MibADC transfer characteristics, excluding the quantization error. See Figure 24. | | | | ±2 | LSB | | E <sub>TOT</sub> | Total error/Absolute accuracy | Maximum value of the difference between an analog value and the ideal midstep value. See Figure 25. | | | | ±2 | LSB | Input currents into any ADC input channel outside the specified limits could affect conversion results of other channels. <sup>(1)</sup> $V_{CCAD} = AD_{REFHI}$ (2) 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ for the MibADC Figure 22. MibADC Input Equivalent Circuit Table 19. Multi-Buffer ADC Timing Requirements | | | MIN | NOM I | ΙΑΧ | UNIT | |------------------------------------|---------------------------------------------------|------|-------|-----|------| | t <sub>c(ADCLK)</sub> | Cycle time, MibADC clock | 0.05 | | | μs | | t <sub>d(SH)</sub> | Delay time, sample and hold time | 1 | | | μs | | t <sub>d©)</sub> | Delay time, conversion time | 0.55 | | | μs | | t <sub>d(SHC)</sub> <sup>(1)</sup> | Delay time, total sample/hold and conversion time | 1.55 | | | μs | <sup>(1)</sup> This is the minimum sample/hold and conversion time that can be achieved. These parameters are dependent on many factors; for more details, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206). The differential nonlinearity error shown in Figure 23 (sometimes referred to as differential linearity) is the difference between an actual step width and the ideal value of 1 LSB. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 23. Differential Nonlinearity (DNL) The integral nonlinearity error shown in Figure 24 (sometimes referred to as linearity error) is the deviation of the values on the actual transfer function from a straight line. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 24. Integral Nonlinearity (INL) Error The absolute accuracy or total error of an MibADC as shown in Figure 25 is the maximum value of the difference between an analog value and the ideal midstep value. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 25. Absolute Accuracy (Total) Error ## TMS470R1B1M 16/32-Bit RISC Flash Microcontroller ### **Thermal Resistance Characteristics** | PARAMETER | °C/W | |-------------------|------| | $R_{\theta JA}$ | 43 | | R <sub>θ JC</sub> | 5 | SPNS109A-SEPTEMBER 2005-REVISED AUGUST 2006 ### **Revision History** This revision history highlights the changes made to the device-specific datasheet SPNS109. ### **Table 12. Revision History** | CD | NIC4 | <b>nn</b> . | •~ | CDI | 104 | 09Δ | | |----|------|-------------|----|-----|-----|-----|--| | | | | | | | | | Added note to PORRST Timing Diagram. Changed T $_{\!A}$ range to –40 $^{\circ}C$ to 85 $^{\circ}C$ on $t_{wec}$ in "Timing Requirements for Program Flash" table. Changed t<sub>wec</sub> MIN value to 50000 and deleted TYP value in "Timing Requirements for Program Flash" table. Changed $t_{\text{erase(sector)}}$ TYP value $t_{\text{o}}$ 1.7 in "Timing Requirements for Program Flash" table. #### PACKAGE OPTION ADDENDUM 1-Oct-2007 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------| | TMS470R1B1MPGEA | ACTIVE | LQFP | PGE | 144 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | TMS470R1B1MPGEAR | ACTIVE | LQFP | PGE | 144 | 500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PGE (S-PQFP-G144) ### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Telephony | www.ti.com/telephony | | Low Power<br>Wireless | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated