# 1. General description

The TJA1054A is the interface between the protocol controller and the physical bus wires in a Controller Area Network (CAN). It is primarily intended for low-speed applications up to 125 kBd in passenger cars. The device provides differential receive and transmit capability but will switch to single-wire transmitter and/or receiver in error conditions.

The TJA1054A is the ElectroStatic Discharge (ESD) improved version of the TJA1054.

The TJA1054AT is, as the TJA1054T, pin and downwards compatible with the PCA82C252T and the TJA1053T. This means that these two devices can be replaced by the TJA1054AT or the TJA1054T with retention of all functions.

The most important improvements of the TJA1054 and the TJA1054A with respect to the PCA82C252 and the TJA1053 are:

- Very low ElectroMagnetic Emission (EME) due to a very good matching of the CANL and CANH output signals
- Good ElectroMagnetic Emission (EMI), especially in low power modes
- Full wake-up capability during bus failures
- Extended bus failure management including short-circuit of the CANH bus line to V<sub>CC</sub>
- Support for easy system fault diagnosis
- Two-edge sensitive wake-up input signal via pin WAKE

# 2. Features

# 2.1 Optimized for in-car low-speed communication

- Baud rate up to 125 kBd
- Up to 32 nodes can be connected
- Supports unshielded bus wires
- Very low ElectroMagnetic Emission (EME) due to built-in slope control function and a very good matching of the CANL and CANH bus outputs
- Good ElectroMagnetic Immunity (EMI) in normal operating mode and in low power modes
- Fully integrated receiver filters
- Transmit Data (TxD) dominant time-out function

# 2.2 Bus failure management

Supports single-wire transmission modes with ground offset voltages up to 1.5 V



- Automatic switching to single-wire mode in the event of bus failures, even when the CANH bus wire is short-circuited to V<sub>CC</sub>
- Automatic reset to differential mode if bus failure is removed
- Full wake-up capability during failure modes

### 2.3 Protections

- Bus pins short-circuit safe to battery and to ground
- Thermally protected
- Bus lines protected against transients in an automotive environment
- An unpowered node does not disturb the bus lines

### 2.4 Support for low power modes

- Low-current sleep mode and standby mode with wake-up via the bus lines
- Power-on reset flag on the output

# 3. Quick reference data

### Table 1. Quick reference data

 $V_{CC} = 4.75 \text{ V}$  to 5.25 V;  $V_{BAT} = 5.0 \text{ V}$  to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree \text{C}$  to +150  $\degree \text{C}$ ; all voltages are defined with respect to ground; positive currents flow into the device; unless otherwise specified.[1][2][3]

| Symbol            | Parameter                            | Conditions                                                                                                                                                                            | Min            | Тур | Max  | Unit |
|-------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------|------|
| V <sub>CC</sub>   | supply voltage                       |                                                                                                                                                                                       | 4.75           | -   | 5.25 | V    |
| $V_{BAT}$         | battery supply voltage               | no time limit                                                                                                                                                                         | -0.3           | -   | +40  | V    |
|                   | on pin BAT                           | operating mode                                                                                                                                                                        | 5.0            | -   | 27   | V    |
|                   |                                      | load dump                                                                                                                                                                             | -              | -   | 40   | V    |
| I <sub>BAT</sub>  | battery supply current<br>on pin BAT | sleep mode; $V_{CC} = 0 V$ ; $V_{BAT} = 12 V$                                                                                                                                         | -              | 30  | 50   | μA   |
| V <sub>CANH</sub> | voltage on pin CANH                  | $\begin{array}{l} V_{CC} = 0 \ V \ to \ 5.0 \ V; \\ V_{BAT} \geq 0 \ V; \ no \ time \ limit; \\ with \ respect \ to \\ any \ other \ pin \end{array}$                                 | -27            | -   | +40  | V    |
| V <sub>CANL</sub> | voltage on pin CANL                  | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 0 \ V \ \text{to} \ 5.0 \ V; \\ V_{BAT} \geq 0 \ V; \ \text{no time limit}; \\ \text{with respect to} \\ \text{any other pin} \end{array}$ | -27            | -   | +40  | V    |
| $\Delta V_{CANH}$ | voltage drop on pin CANH             | $I_{CANH} = -40 \text{ mA}$                                                                                                                                                           | -              | -   | 1.4  | V    |
| $\Delta V_{CANL}$ | voltage drop on pin CANL             | I <sub>CANL</sub> = 40 mA                                                                                                                                                             | -              | -   | 1.4  | V    |
| t <sub>r</sub>    | bus line output rise time            | between 10 % and 90 %;<br>C1 = 10 nF; see <u>Figure 5</u>                                                                                                                             | -              | 0.6 | -    | μs   |
| t <sub>f</sub>    | bus line output fall time            | between 10 % and 90 %;<br>C1 = 1 nF; see <u>Figure 5</u>                                                                                                                              | -              | 0.3 | -    | μs   |
| T <sub>vj</sub>   | virtual junction temperature         |                                                                                                                                                                                       | <u>[4]</u> –40 | -   | +150 | °C   |

[1] All parameters are guaranteed over the virtual junction temperature range by design, but only 100 % tested at  $T_{amb} = 125$  °C for dies on wafer level, and above this for cased products 100 % tested at  $T_{amb} = 25$  °C, unless otherwise specified.

[2] For bare die, all parameters are only guaranteed if the back side of the die is connected to ground.

- [3] A local or remote wake-up event will be signalled at the transceiver pins RXD and  $\overline{\text{ERR}}$  if  $V_{\text{BAT}} = 5.3 \text{ V}$  to 27 V (see Table 5).
- [4] Junction temperature in accordance with "*IEC 60747-1*". An alternative definition is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

# 4. Ordering information

### Table 2.Ordering information

| Type number    | Package |                                                                 |          |
|----------------|---------|-----------------------------------------------------------------|----------|
|                | Name    | Description                                                     | Version  |
| TJA1054AT      | SO14    | plastic small outline package; 14 leads; body width 3.9 mm      | SOT108-1 |
| TJA1054AT/S900 | SO14    | plastic small outline package; 14 leads; body width 3.9 mm      | SOT108-1 |
| TJA1054AU      | -       | bare die; 1990 $\mu m \times 2730 \; \mu m \times 375 \; \mu m$ | -        |

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

| Table 3.        | Pin description |                                                                                                                                                                                                                                                                |
|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin             | Description                                                                                                                                                                                                                                                    |
| INH             | 1               | inhibit output for switching an external voltage regulator if a wake-up signal occurs                                                                                                                                                                          |
| TXD             | 2               | transmit data input for activating the driver to the bus lines                                                                                                                                                                                                 |
| RXD             | 3               | receive data output for reading out the data from the bus lines                                                                                                                                                                                                |
| ERR             | 4               | error, wake-up and power-on indication output; active LOW in normal operating mode when a bus failure is detected; active LOW in standby and sleep mode when a wake-up is detected; active LOW in power-on standby when a $V_{BAT}$ power-on event is detected |
| STB             | 5               | standby digital control signal input; together with the input signal<br>on pin EN this input determines the state of the transceiver;<br>see <u>Table 5</u> and <u>Figure 3</u>                                                                                |
| EN              | 6               | enable digital control signal input; together with the input signal on pin $\overline{STB}$ this input determines the state of the transceiver; see Table 5 and Figure 3                                                                                       |
| WAKE            | 7               | local wake-up signal input (active LOW); both falling and rising edges are detected                                                                                                                                                                            |
| RTH             | 8               | termination resistor connection; in case of a CANH bus wire error the line is terminated with a predefined impedance                                                                                                                                           |
| RTL             | 9               | termination resistor connection; in case of a CANL bus wire error the line is terminated with a predefined impedance                                                                                                                                           |
| V <sub>CC</sub> | 10              | supply voltage                                                                                                                                                                                                                                                 |
| CANH            | 11              | HIGH-level CAN bus line                                                                                                                                                                                                                                        |
| CANL            | 12              | LOW-level CAN bus line                                                                                                                                                                                                                                         |
| GND             | 13              | ground                                                                                                                                                                                                                                                         |
| BAT             | 14              | battery supply voltage                                                                                                                                                                                                                                         |

# 7. Functional description

The TJA1054A is the interface between the CAN protocol controller and the physical wires of the CAN bus (see Figure 7). It is primarily intended for low-speed applications, up to 125 kBd, in passenger cars. The device provides differential transmit capability to the CAN bus and differential receive capability to the CAN controller.

To reduce EME, the rise and fall slopes are limited. This allows the use of an unshielded twisted pair or a parallel pair of wires for the bus lines. Moreover, the device supports transmission capability on either bus line if one of the wires is corrupted. The failure detection logic automatically selects a suitable transmission mode.

In normal operating mode (no wiring failures) the differential receiver is output on pin RXD (see Figure 1). The differential receiver inputs are connected to pins CANH and CANL through integrated filters. The filtered input signals are also used for the single-wire receivers. The receivers connected to pins CANH and CANL have threshold voltages that ensure a maximum noise margin in single-wire mode.

A timer function (TxD dominant time-out function) has been integrated to prevent the bus lines from being driven into a permanent dominant state (thus blocking the entire network communication) due to a situation in which pin TXD is permanently forced to a LOW level, caused by a hardware and/or software application failure.

If the duration of the LOW level on pin TXD exceeds a certain time, the transmitter will be disabled. The timer will be reset by a HIGH level on pin TXD.

# 7.1 Failure detector

The failure detector is fully active in the normal operating mode. After the detection of a single bus failure the detector switches to the appropriate mode (see <u>Table 4</u>). The differential receiver threshold voltage is set at -3.2 V typical (V<sub>CC</sub> = 5 V). This ensures correct reception with a noise margin as high as possible in the normal operating mode and in the event of failures 1, 2, 5 and 6a. These failures, or recovery from them, do not destroy ongoing transmissions. The output drivers remain active, the termination does not change and the receiver remains in differential mode (see <u>Table 4</u>).

Failures 3, 3a and 6 are detected by comparators connected to the CANH and CANL bus lines. Failures 3 and 3a are detected in a two-step approach. If the CANH bus line exceeds a certain voltage level, the differential comparator signals a continuous dominant condition. Because of inter operability reasons with the predecessor products PCA82C252 and TJA1053, after a first time-out the transceiver switches to single-wire operation through CANH. If the CANH bus line is still exceeding the CANH detection voltage for a second time-out, the TJA1054A switches to CANL operation; the CANH driver is switched off and the RTH bias changes to the pull-down current source. The time-outs (delays) are needed to avoid false triggering by external RF fields.

Fault-tolerant CAN transceiver

| Table 4. | Bus failures                                 |                           |                           |                |                |                  |
|----------|----------------------------------------------|---------------------------|---------------------------|----------------|----------------|------------------|
| Failure  | Description                                  | Termination<br>CANH (RTH) | Termination<br>CANL (RTL) | CANH<br>driver | CANL<br>driver | Receiver<br>mode |
| 1        | CANH wire<br>interrupted                     | on                        | on                        | on             | on             | differential     |
| 2        | CANL wire interrupted                        | on                        | on                        | on             | on             | differential     |
| 3        | CANH short-circuited to battery              | weak <sup>[1]</sup>       | on                        | off            | on             | CANL             |
| За       | CANH short-circuited to $V_{CC}$             | weak <sup>[1]</sup>       | on                        | off            | on             | CANL             |
| 4        | CANL short-circuited to ground               | on                        | weak <sup>[2]</sup>       | on             | off            | CANH             |
| 5        | CANH short-circuited to ground               | on                        | on                        | on             | on             | differential     |
| 6        | CANL short-circuited to battery              | on                        | weak <sup>[2]</sup>       | on             | off            | CANH             |
| 6a       | CANL short-circuited to $V_{CC}$             | on                        | on                        | on             | on             | differential     |
| 7        | CANL and CANH<br>mutually<br>short-circuited | on                        | weak <sup>[2]</sup>       | on             | off            | CANH             |

### [1] A weak termination implies a pull-down current source behavior of 75 µA typical.

[2] A weak termination implies a pull-up current source behavior of 75 µA typical.

Failure 6 is detected if the CANL bus line exceeds its comparator threshold for a certain period of time. This delay is needed to avoid false triggering by external RF fields. After detection of failure 6, the reception is switched to the single-wire mode through CANH; the CANL driver is switched off and the RTL bias changes to the pull-up current source.

Recovery from failures 3, 3a and 6 is detected automatically after reading a consecutive recessive level by corresponding comparators for a certain period of time.

Failures 4 and 7 initially result in a permanent dominant level on pin RXD. After a time-out the CANL driver is switched off and the RTL bias changes to the pull-up current source. Reception continues by switching to the single-wire mode via pins CANH or CANL. When failures 4 or 7 are removed, the recessive bus levels are restored. If the differential voltage remains below the recessive threshold level for a certain period of time, reception and transmission switch back to the differential mode.

If any of the wiring failure occurs, the output signal on pin  $\overline{\text{ERR}}$  will be set to LOW. On error recovery, the output signal on pin  $\overline{\text{ERR}}$  will be set to HIGH again. In case of an interrupted open bus wire, this failure will be detected and signalled only if there is an open wire between the transmitting and receiving node(s). Thus, during open wire failures, pin  $\overline{\text{ERR}}$  typically toggles.

During all single-wire transmissions, ElectroMagnetic Compatibility (EMC) performance (both immunity and emission) is worse than in the differential mode. The integrated receiver filters suppress any HF noise induced into the bus wires. The cut-off frequency of these filters is a compromise between propagation delay and HF suppression. In single-wire mode, LF noise cannot be distinguished from the required signal.

## 7.2 Low power modes

The transceiver provides three low power modes which can be entered and exited via STB and EN (see <u>Table 5</u> and <u>Figure 3</u>).

The sleep mode is the mode with the lowest power consumption. Pin INH is switched to HIGH-impedance for deactivation of the external voltage regulator. Pin CANL is biased to the battery voltage via pin RTL. If the supply voltage is provided, pins RXD and ERR will signal the wake-up interrupt.

The standby mode operates in the same way as the sleep mode but with a HIGH level on pin INH.

The power-on standby mode is the same as the standby mode, however, in this mode the battery power-on flag is shown on pin  $\overline{\text{ERR}}$  instead of the wake-up interrupt signal. The output on pin RXD will show the wake-up interrupt. This mode is only for reading out the power-on flag.

| Mode                | Pin STB Pin EN Pin ERR |                    | Pin RXD                                                |                     | Pin RTL                                     |                               |                  |   |                  |
|---------------------|------------------------|--------------------|--------------------------------------------------------|---------------------|---------------------------------------------|-------------------------------|------------------|---|------------------|
|                     |                        |                    | LOW                                                    | HIGH                | LOW                                         | HIGH                          | switched<br>to   |   |                  |
| Goto-sleep command  | LOW                    | HIGH               | wake-up<br>interrupt                                   |                     |                                             | •                             |                  | • | V <sub>BAT</sub> |
| Sleep               | LOW                    | LOW <sup>[4]</sup> | signal<br>[1][2][3]                                    | signal<br>[1][2][3] |                                             |                               |                  |   |                  |
| Standby             | LOW                    | LOW                | <u>- (                                   </u>          |                     | <u>e ac ac a</u>                            |                               |                  |   |                  |
| Power-on<br>standby | HIGH                   | LOW                | V <sub>BAT</sub><br>power-on<br>flag <sup>[1][5]</sup> |                     | wake-up<br>interrupt<br>signal<br>[1][2][3] |                               | V <sub>BAT</sub> |   |                  |
| Normal operating    | HIGH                   | HIGH               | error flag                                             | no error<br>flag    | dominant<br>received<br>data                | recessive<br>received<br>data | V <sub>CC</sub>  |   |                  |

### Table 5. Normal operating and low power modes

[1] If the supply voltage V<sub>CC</sub> is present.

- [2] Wake-up interrupts are released when entering normal operating mode.
- [3] A local or remote wake-up event will be signalled at the transceiver pins RXD and  $\overline{\text{ERR}}$  if  $V_{\text{BAT}} = 5.3 \text{ V}$  to 27 V.
- [4] In case the goto-sleep command was used before. When V<sub>CC</sub> drops, pin EN will become LOW, but due to the fail-safe functionality this does not effect the internal functions.
- [5]  $V_{BAT}$  power-on flag will be reset when entering normal operating mode.

Wake-up requests are recognized by the transceiver through two possible channels:

- The bus lines for remote wake-up
- Pin WAKE for local wake-up

In order to wake-up the transceiver remotely through the bus lines, a filter mechanism is integrated. This mechanism makes sure that noise and any present bus failure conditions do not result into an erroneous wake-up. Because of this mechanism it is not sufficient to simply pull the CANH or CANL bus lines to a dominant level for a certain time. To guarantee a successful remote wake-up under all conditions, a message frame with a dominant phase of at least the maximum specified  $t_{(CANH)}$  or  $t_{(CANL)}$  in it is required.

A local wake-up through pin  $\overline{WAKE}$  is detected by a rising or falling edge with a consecutive level exceeding the maximum specified t<sub>WAKE</sub>.

On a wake-up request the transceiver will set the output on pin INH to HIGH which can be used to activate the external supply voltage regulator.

If  $V_{CC}$  is provided the wake-up request can be read on the  $\overline{ERR}$  or RXD outputs, so the external microcontroller can activate the transceiver (switch to normal operating mode) via pins  $\overline{STB}$  and EN.

To prevent a false remote wake-up due to transients or RF fields, the wake-up voltage levels have to be maintained for a certain period of time. In the low power modes the failure detection circuit remains partly active to prevent an increased power consumption in the event of failures 3, 3a, 4 and 7.

To prevent a false local wake-up during an open wire at pin  $\overline{WAKE}$ , this pin has a weak pull-up current source towards V<sub>BAT</sub>. However, in order to protect the transceiver against any EMC immunity issues, it is recommended to connect a not used pin  $\overline{WAKE}$  to pin BAT. Pin INH is set to floating only if the goto-sleep command is entered successfully. To enter a successful goto-sleep command under all conditions, this command must be kept stable for the maximum specified t<sub>h(sleep)</sub>.

Pin INH will be set to a HIGH level again by the following events only:

- V<sub>BAT</sub> power-on (cold start)
- Rising or falling edge on pin WAKE
- A message frame with a dominant phase of at least the maximum specified  $t_{(CANH)}$  or  $t_{(CANL)}$ , while pin EN or pin  $\overline{STB}$  is at a LOW level
- Pin  $\overline{\text{STB}}$  goes to a HIGH level with V<sub>CC</sub> active

To provide fail-safe functionality, the signals on pins  $\overline{\text{STB}}$  and EN will internally be set to LOW when V<sub>CC</sub> is below a certain threshold voltage (V<sub>CC(stb)</sub>).

### 7.3 Power-on

After power-on ( $V_{BAT}$  switched on) the signal on pin INH will become HIGH and an internal power-on flag will be set. This flag can be read in the power-on standby mode through pin  $\overline{ERR}$  ( $\overline{STB} = HIGH$ ; EN = LOW) and will be reset by entering the normal operating mode.

### 7.4 Protections

A current limiting circuit protects the transmitter output stages against short-circuit to positive and negative battery voltage.

If the junction temperature exceeds the typical value of 165 °C, the transmitter output stages are disabled. Because the transmitter is responsible for the major part of the power dissipation, this will result in a reduced power dissipation and hence a lower chip temperature. All other parts of the device will continue to operate.

The pins CANH and CANL are protected against electrical transients which may occur in an automotive environment.

### Fault-tolerant CAN transceiver



Fig 3. Mode control

# 8. Limiting values

### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol              | Parameter                                  | Conditions                    | Min  | Max                   | Unit |
|---------------------|--------------------------------------------|-------------------------------|------|-----------------------|------|
| V <sub>CC</sub>     | supply voltage                             |                               | -0.3 | +6                    | V    |
| V <sub>BAT</sub>    | battery supply voltage                     |                               | -0.3 | +40                   | V    |
| V <sub>TXD</sub>    | voltage on pin TXD                         |                               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>RXD</sub>    | voltage on pin RXD                         |                               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>ERR</sub>    | voltage on pin ERR                         |                               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>STB</sub>    | voltage on pin STB                         |                               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>EN</sub>     | voltage on pin EN                          |                               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>CANH</sub>   | voltage on pin CANH                        | with respect to any other pin | -27  | +40                   | V    |
| V <sub>CANL</sub>   | voltage on pin CANL                        | with respect to any other pin | -27  | +40                   | V    |
| V <sub>trt(n)</sub> | transient voltage on<br>pins CANH and CANL | see Figure 6                  | -150 | +100                  | V    |

### Fault-tolerant CAN transceiver

| Symbol               | Parameter                              | Conditions                      | Min                  | Max                    | Unit |
|----------------------|----------------------------------------|---------------------------------|----------------------|------------------------|------|
| V <sub>I(WAKE)</sub> | input voltage on pin $\overline{WAKE}$ | with respect to any other pin   | -                    | V <sub>BAT</sub> + 0.3 | V    |
| I <sub>I(WAKE)</sub> | input current on pin WAKE              |                                 | <mark>[2]</mark> –15 | -                      | mA   |
| V <sub>INH</sub>     | voltage on pin INH                     |                                 | -0.3                 | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>RTH</sub>     | voltage on pin RTH                     | with respect to any other pin   | -0.3                 | V <sub>BAT</sub> + 1.2 | V    |
| V <sub>RTL</sub>     | voltage on pin RTL                     | with respect to any other pin   | -0.3                 | V <sub>BAT</sub> + 1.2 | V    |
| R <sub>RTH</sub>     | termination resistance on<br>pin RTH   |                                 | 500                  | 16000                  | Ω    |
| R <sub>RTL</sub>     | termination resistance on<br>pin RTL   |                                 | 500                  | 16000                  | Ω    |
| T <sub>vj</sub>      | virtual junction temperature           |                                 | <u>[3]</u> –40       | +150                   | °C   |
| T <sub>stg</sub>     | storage temperature                    |                                 | -55                  | +150                   | °C   |
| V <sub>esd</sub>     | electrostatic discharge                | human body model                | <u>[4]</u>           |                        |      |
|                      | voltage                                | pins RTH, RTL,<br>CANH and CANL | -4                   | +4                     | kV   |
|                      |                                        | all other pins                  | -2                   | +2                     | kV   |
|                      |                                        | machine model                   | [5]                  |                        |      |
|                      |                                        | any pin                         | -300                 | +300                   | V    |

### Table 6. Limiting values ... continued

[1] All voltages are defined with respect to pin GND, unless otherwise specified. Positive current flows into the device.

[2] Only relevant if  $V_{WAKE} < V_{GND} - 0.3$  V; current will flow into pin GND.

[3] Junction temperature in accordance with "IEC 60747-1". An alternative definition is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature (T<sub>amb</sub>).

- [4] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.
- [5] Equivalent to discharging a 200 pF capacitor through a 10  $\Omega$  resistor and a 0.75  $\mu$ H coil.

### **Thermal characteristics** 9.

| Table 7.             | Thermal characteristics                                |             |     |      |
|----------------------|--------------------------------------------------------|-------------|-----|------|
| Symbol               | Parameter                                              | Conditions  | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient            | in free air | 120 | K/W  |
| R <sub>th(j-s)</sub> | thermal resistance from junction to substrate bare die | in free air | 40  | K/W  |

# **10. Static characteristics**

### Table 8. Static characteristics

 $V_{CC} = 4.75$  V to 5.25 V;  $V_{BAT} = 5.0$  V to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree C$  to +150 °C; all voltages are defined with respect to ground; positive currents flow into the device; unless otherwise specified.<sup>[1][2][3]</sup>

| Symbol                | Parameter                                                | Conditions                                                                                      | Min         | Тур  | Max                   | Unit |
|-----------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------|-----------------------|------|
| Supplies (            | pins V <sub>CC</sub> and BAT)                            |                                                                                                 |             |      |                       |      |
| V <sub>CC</sub>       | supply voltage                                           |                                                                                                 | 4.75        | -    | 5.25                  | V    |
| V <sub>CC(stb)</sub>  | supply voltage for<br>forced standby mode<br>(fail-safe) |                                                                                                 | 2.75        | -    | 4.5                   | V    |
| I <sub>CC</sub>       | supply current                                           | normal operating mode;<br>V <sub>TXD</sub> = V <sub>CC</sub> (recessive)                        | 4           | 7    | 11                    | mA   |
|                       |                                                          | normal operating mode;<br>V <sub>TXD</sub> = 0 V (dominant); no load                            | 10          | 17   | 27                    | mA   |
|                       |                                                          | low power modes at $V_{TXD} = V_{CC}$                                                           | 0           | 0    | 10                    | μA   |
| V <sub>BAT</sub>      | battery supply voltage                                   | no time limit                                                                                   | -0.3        | -    | +40                   | V    |
|                       | on pin BAT                                               | operating mode                                                                                  | 5.0         | -    | 27                    | V    |
|                       |                                                          | load dump                                                                                       | -           | -    | 40                    | V    |
| I <sub>BAT</sub>      | battery supply current<br>on pin BAT                     | low power mode at<br>V <sub>RTL</sub> = V <sub>WAKE</sub> = V <sub>INH</sub> = V <sub>BAT</sub> |             |      |                       |      |
|                       |                                                          | V <sub>BAT</sub> = 12 V                                                                         | 10          | 30   | 50                    | μΑ   |
|                       |                                                          | $V_{BAT} = 5 V \text{ to } 27 V$                                                                | 5           | 30   | 125                   | μΑ   |
|                       |                                                          | V <sub>BAT</sub> = 3.5 V                                                                        | 5           | 20   | 30                    | μΑ   |
|                       |                                                          | V <sub>BAT</sub> = 51 V                                                                         | 0           | 0    | 10                    | μA   |
|                       |                                                          | sleep mode; $V_{CC} = 0 V$ ;<br>$V_{BAT} = 12 V$                                                | -           | 30   | 50                    | μA   |
| V <sub>pof(BAT)</sub> | power-on flag voltage<br>on pin BAT                      | low power modes                                                                                 |             |      |                       |      |
|                       |                                                          | power-on flag set                                                                               | -           | -    | 1                     | V    |
|                       |                                                          | power-on flag not set                                                                           | 3.5         | -    | -                     | V    |
| I <sub>(tot)</sub>    | total supply current                                     | low power modes; $V_{CC} = 5 V$ ; $V_{BAT} = V_{WAKE} = V_{INH} = 12 V$                         | -           | 30   | 60                    | μΑ   |
| Pins STB,             | EN and TXD                                               |                                                                                                 |             |      |                       |      |
| V <sub>IH</sub>       | HIGH-level input voltage                                 |                                                                                                 | $0.7V_{CC}$ | -    | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>       | LOW-level input voltage                                  |                                                                                                 | -0.3        | -    | $0.3V_{CC}$           | V    |
| I <sub>IH</sub>       | HIGH-level input<br>current                              |                                                                                                 |             |      |                       |      |
|                       | pins STB and EN                                          | $V_{I} = 4 V$                                                                                   | -           | 9    | 20                    | μA   |
|                       | pin TXD                                                  | $V_{I} = 4 V$                                                                                   | -200        | -80  | -25                   | μA   |
| lıL                   | LOW-level input<br>current                               |                                                                                                 |             |      |                       |      |
|                       | pins STB and EN                                          | V <sub>I</sub> = 1 V                                                                            | 4           | 8    | -                     | μA   |
|                       | pin TXD                                                  | V <sub>I</sub> = 1 V                                                                            | -800        | -320 | -100                  | μA   |
|                       |                                                          |                                                                                                 |             |      |                       |      |

### Table 8. Static characteristics ...continued

 $V_{CC} = 4.75$  V to 5.25 V;  $V_{BAT} = 5.0$  V to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree C$  to  $+150 \degree C$ ; all voltages are defined with respect to ground; positive currents flow into the device; unless otherwise specified.<sup>[1][2][3]</sup>

| Symbol                | Parameter                               | Conditions                                                                                                              | Min                   | Тур                  | Max                  | Unit |
|-----------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|------|
| Pins RXD a            | and ERR                                 |                                                                                                                         |                       |                      |                      |      |
| V <sub>OH</sub>       | HIGH-level output voltage               |                                                                                                                         |                       |                      |                      |      |
|                       | on pin ERR                              | $I_{O} = -100 \ \mu A$                                                                                                  | $V_{CC}-0.9$          | -                    | V <sub>CC</sub>      | V    |
|                       | on pin RXD                              | $I_{O} = -1 \text{ mA}$                                                                                                 | $V_{CC}-0.9$          | -                    | V <sub>CC</sub>      | V    |
| V <sub>OL</sub>       | LOW-level output voltage                |                                                                                                                         |                       |                      |                      |      |
|                       | on pin ERR                              | I <sub>O</sub> = 1.6 mA                                                                                                 | 0                     | -                    | 0.4                  | V    |
|                       | on pin RXD                              | l <sub>O</sub> = 7.5 mA                                                                                                 | 0                     | -                    | 1.5                  | V    |
| Pin WAKE              |                                         |                                                                                                                         |                       |                      |                      |      |
| IIL                   | LOW-level input<br>current              | $V_{WAKE} = 0 V; V_{BAT} = 27 V$                                                                                        | -10                   | -4                   | -1                   | μΑ   |
| V <sub>th(wake)</sub> | wake-up threshold voltage               | V <sub>STB</sub> = 0 V                                                                                                  | 2.5                   | 3.2                  | 3.9                  | V    |
| Pin INH               |                                         |                                                                                                                         |                       |                      |                      |      |
| $\Delta V_{H}$        | HIGH-level voltage<br>drop              | I <sub>INH</sub> = -0.18 mA                                                                                             | -                     | -                    | 0.8                  | V    |
| I_                    | leakage current                         | sleep mode; V <sub>INH</sub> = 0 V                                                                                      | -                     | -                    | 5                    | μA   |
| Pins CANH             | and CANL                                |                                                                                                                         |                       |                      |                      |      |
| V <sub>CANH</sub>     | voltage on pin CANH                     | $V_{CC} = 0 \text{ V to } 5.0 \text{ V}; V_{BAT} \ge 0 \text{ V}; \text{ no time limit; with respect to any other pin}$ | -27                   | -                    | +40                  | V    |
| V <sub>CANL</sub>     | voltage on pin CANL                     | $V_{CC}$ = 0 V to 5.0 V; $V_{BAT} \ge$ 0 V; no time limit; with respect to any other pin                                | -27                   | -                    | +40                  | V    |
| $\Delta V_{CANH}$     | voltage drop on pin<br>CANH             | I <sub>CANH</sub> = -40 mA                                                                                              | -                     | -                    | 1.4                  | V    |
| $\Delta V_{CANL}$     | voltage drop on pin<br>CANL             | I <sub>CANL</sub> = 40 mA                                                                                               | -                     | -                    | 1.4                  | V    |
| V <sub>th(dif)</sub>  | differential receiver threshold voltage | no failures and<br>bus failures 1, 2, 5 and 6a;<br>see <mark>Figure 4</mark>                                            |                       |                      |                      |      |
|                       |                                         | $V_{CC} = 5 V$                                                                                                          | -3.5                  | -3.2                 | -2.9                 | V    |
|                       |                                         | $V_{CC}$ = 4.75 V to 5.25 V                                                                                             | -0.70V <sub>CC</sub>  | -0.64V <sub>CC</sub> | -0.58V <sub>CC</sub> | V    |
| V <sub>O(reces)</sub> | recessive output voltage                | $V_{TXD} = V_{CC}$                                                                                                      |                       |                      |                      |      |
|                       | on pin CANH                             | $R_{RTH} < 4 \ k\Omega$                                                                                                 | -                     | -                    | 0.2                  | V    |
|                       | on pin CANL                             | $R_{RTL} < 4 \text{ k}\Omega$                                                                                           | V <sub>CC</sub> - 0.2 | -                    | -                    | V    |
| V <sub>O(dom)</sub>   | dominant output<br>voltage              | $V_{TXD} = 0 V; V_{EN} = V_{CC}$                                                                                        |                       |                      |                      |      |
|                       | on pin CANH                             | $I_{CANH} = -40 \text{ mA}$                                                                                             | V <sub>CC</sub> – 1.4 | -                    | -                    | V    |
|                       | on pin CANL                             | $I_{CANL} = 40 \text{ mA}$                                                                                              | -                     | -                    | 1.4                  | V    |

### Table 8. Static characteristics ...continued

 $V_{CC} = 4.75$  V to 5.25 V;  $V_{BAT} = 5.0$  V to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree C$  to  $+150 \degree C$ ; all voltages are defined with respect to ground; positive currents flow into the device; unless otherwise specified.<sup>[1][2][3]</sup>

| Symbol                    | Parameter                                                                 | Conditions                                                              | Min                 | Тур                 | Max                 | Unit |
|---------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| I <sub>O(CANH)</sub>      | output current on<br>pin CANH                                             | normal operating mode;<br>$V_{CANH} = 0 V$ ; $V_{TXD} = 0 V$            | -110                | -80                 | -45                 | mA   |
|                           |                                                                           | low power modes;<br>$V_{CANH} = 0 V; V_{CC} = 5 V$                      | -                   | -0.25               | -                   | μΑ   |
| I <sub>O(CANL)</sub>      | output current on<br>pin CANL                                             | normal operating mode; $V_{CANL} = 14 \text{ V}; V_{TXD} = 0 \text{ V}$ | 45                  | 70                  | 100                 | mA   |
|                           |                                                                           | low power modes;<br>V <sub>CANL</sub> = 12 V; V <sub>BAT</sub> = 12 V   | -                   | 0                   | -                   | μΑ   |
| V <sub>d(CANH)(sc)</sub>  | detection voltage for<br>short-circuit to battery<br>voltage on pin CANH  | normal operating mode;<br>$V_{CC} = 5 V$                                | 1.5                 | 1.7                 | 1.85                | V    |
|                           |                                                                           | low power modes                                                         | 1.1                 | 1.8                 | 2.5                 | V    |
| V <sub>d(CANL)(sc)</sub>  | detection voltage for                                                     | normal operating mode                                                   |                     |                     |                     |      |
|                           | short-circuit to battery voltage on pin CANL                              | $V_{CC} = 5 V$                                                          | 6.6                 | 7.2                 | 7.8                 | V    |
|                           | VOILage ON PIT CAINE                                                      | $V_{CC}$ = 4.75 V to 5.25 V                                             | 1.32V <sub>CC</sub> | $1.44V_{CC}$        | 1.56V <sub>CC</sub> | V    |
| V <sub>th(wake)</sub>     | wake-up threshold voltage                                                 |                                                                         |                     |                     |                     |      |
|                           | on pin CANL                                                               | low power modes                                                         | 2.5                 | 3.2                 | 3.9                 | V    |
|                           | on pin CANH                                                               | low power modes                                                         | 1.1                 | 1.8                 | 2.5                 | V    |
| $\Delta V_{th(wake)}$     | difference of wake-up<br>threshold voltages (on<br>pins CANL and<br>CANH) | low power modes                                                         | 0.8                 | 1.4                 | -                   | V    |
| V <sub>th(CANH)(se)</sub> | single-ended receiver threshold voltage on                                | normal operating mode and failures 4, 6 and 7                           |                     |                     |                     |      |
|                           | pin CANH                                                                  | $V_{CC} = 5 V$                                                          | 1.5                 | 1.7                 | 1.85                | V    |
|                           |                                                                           | $V_{CC}$ = 4.75 V to 5.25 V                                             | $0.30V_{CC}$        | $0.34V_{CC}$        | $0.37V_{CC}$        | V    |
| V <sub>th(CANL)(se)</sub> | single-ended receiver threshold voltage on                                | normal operating mode and failures 3 and 3a                             |                     |                     |                     |      |
|                           | pin CANL                                                                  | $V_{CC} = 5 V$                                                          | 3.15                | 3.3                 | 3.45                | V    |
|                           |                                                                           | $V_{CC}$ = 4.75 V to 5.25 V                                             | $0.63V_{CC}$        | 0.66V <sub>CC</sub> | $0.69V_{CC}$        | V    |
| R <sub>i(CANH)(se)</sub>  | single-ended input<br>resistance on<br>pin CANH                           | normal operating mode                                                   | 110                 | 165                 | 270                 | kΩ   |
| R <sub>i(CANL)(se)</sub>  | single-ended input<br>resistance on<br>pin CANL                           | normal operating mode                                                   | 110                 | 165                 | 270                 | kΩ   |
| R <sub>i(dif)</sub>       | differential input resistance                                             | normal operating mode                                                   | 220                 | 330                 | 540                 | kΩ   |
| Pins RTH ar               | nd RTL                                                                    |                                                                         |                     |                     |                     |      |
| R <sub>sw(RTL)</sub>      | switch-on resistance on pin RTL                                           | normal operating mode;<br> I <sub>O</sub>   < 10 mA                     | -                   | 50                  | 100                 | Ω    |
| R <sub>sw(RTH)</sub>      | switch-on resistance<br>on pin RTH                                        | normal operating mode;<br> I <sub>O</sub>   < 10 mA                     | -                   | 50                  | 100                 | Ω    |

### Table 8. Static characteristics ... continued

 $V_{CC} = 4.75 \text{ V}$  to 5.25 V;  $V_{BAT} = 5.0 \text{ V}$  to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree C$  to  $+150 \degree C$ ; all voltages are defined with respect to ground; positive currents flow into the device; unless otherwise specified.<sup>[1][2][3]</sup>

| Symbol               | Parameter                       | Conditions                                    | Min   | Тур   | Мах  | Unit |
|----------------------|---------------------------------|-----------------------------------------------|-------|-------|------|------|
| V <sub>O(RTH)</sub>  | output voltage on<br>pin RTH    | low power modes; $I_0 = 1 \text{ mA}$         |       | 0.7   | 1.0  | V    |
| I <sub>O(RTL)</sub>  | output current on<br>pin RTL    | low power modes; $V_{RTL} = 0 V$              | -1.25 | -0.65 | -0.3 | mA   |
| I <sub>pu(RTL)</sub> | pull-up current on<br>pin RTL   | normal operating mode and failures 4, 6 and 7 | -     | 75    | -    | μA   |
| I <sub>pd(RTH)</sub> | pull-down current on<br>pin RTH | normal operating mode and failures 3 and 3a   | -     | 75    | -    | μΑ   |
| Thermal sh           | hutdown                         |                                               |       |       |      |      |
| T <sub>j(sd)</sub>   | shutdown junction temperature   |                                               | 155   | 165   | 180  | °C   |

[1] All parameters are guaranteed over the virtual junction temperature range by design, but only 100 % tested at  $T_{amb} = 125$  °C for dies on wafer level, and above this for cased products 100 % tested at  $T_{amb} = 25$  °C, unless otherwise specified.

[2] For bare die, all parameters are only guaranteed if the back side of the die is connected to ground.

[3] A local or remote wake-up event will be signalled at the transceiver pins RXD and  $\overline{\text{ERR}}$  if V<sub>BAT</sub> = 5.3 V to 27 V (see <u>Table 5</u>).

# **11. Dynamic characteristics**

### Table 9.Dynamic characteristics

 $V_{CC} = 4.75 \text{ V}$  to 5.25 V;  $V_{BAT} = 5.0 \text{ V}$  to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; all voltages are defined with respect to ground; unless otherwise specified.[1][2][3]

| Symbol                                                            | Parameter                                                                  | Conditions                                                                                                | Min  | Тур  | Мах  | Unit |
|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------|
| $t_{t(\text{reces-dom})}$                                         | transition time for<br>recessive to dominant<br>(on pins CANL and<br>CANH) | between 10 % and 90 %;<br>R = 100 $\Omega$ ; C1 = 10 nF;<br>C2 = not present;<br>see Figure 5             | 0.35 | 0.60 | -    | μs   |
| $t_{t(\text{dom-reces})}$                                         | transition time for<br>dominant to recessive<br>(on pins CANL and<br>CANH) | between 10 % and 90 %;<br>R = 100 $\Omega$ ; C1 = 1 nF;<br>C2 = not present;<br>see Figure 5              | 0.2  | 0.3  | -    | μs   |
| t <sub>PD(L)</sub> propagation delay<br>TXD (LOW) to RXD<br>(LOW) |                                                                            | no failures and failures 1, 2, 5<br>and 6a; R = 100 $\Omega$ ;<br>see <u>Figure 4</u> and <u>Figure 5</u> |      |      |      |      |
|                                                                   |                                                                            | C1 = 1 nF;<br>C2 = not present                                                                            | -    | 0.75 | 1.5  | μs   |
|                                                                   |                                                                            | C1 = C2 = 3.3 nF                                                                                          | -    | 1    | 1.75 | μs   |
|                                                                   |                                                                            | failures 3, 3a, 4, 6 and 7;<br>R = 100 $\Omega$ ;<br>see Figure 4 and Figure 5                            |      |      |      |      |
|                                                                   |                                                                            | C1 = 1 nF;<br>C2 = not present                                                                            | -    | 0.85 | 1.4  | μs   |
|                                                                   |                                                                            | C1 = C2 = 3.3 nF                                                                                          | -    | 1.1  | 1.7  | μs   |

**Table 9.** Dynamic characteristics ...continued $V_{CC} = 4.75$  V to 5.25 V;  $V_{BAT} = 5.0$  V to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \degree C$  to +150 °C; all voltages are defined with respect toground; unless otherwise specified.[1][2][3]

| Symbol                    | Parameter                                          | Conditions                                                                                                |            | Min  | Тур | Мах | Unit |
|---------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------|------|-----|-----|------|
| t <sub>PD(H)</sub>        | propagation delay<br>TXD (HIGH) to RXD<br>(HIGH)   | no failures and failures 1, 2, 5<br>and 6a; R = 100 $\Omega$ ;<br>see <u>Figure 4</u> and <u>Figure 5</u> |            |      |     |     |      |
|                           |                                                    | C1 = 1 nF;<br>C2 = not present                                                                            |            | -    | 1.2 | 1.9 | μs   |
|                           |                                                    | C1 = C2 = 3.3 nF                                                                                          |            | -    | 2.5 | 3.3 | μs   |
|                           |                                                    | failures 3, 3a, 4, 6 and 7;<br>R = 100 $\Omega$ ;<br>see <u>Figure 4</u> and <u>Figure 5</u>              |            |      |     |     |      |
|                           |                                                    | C1 = 1 nF;<br>C2 = not present                                                                            |            | -    | 1.1 | 1.7 | μs   |
|                           |                                                    | C1 = C2 = 3.3 nF                                                                                          |            | -    | 1.5 | 2.2 | μs   |
| tr                        | bus line output rise<br>time                       | between 10 % and 90 %;<br>C1 = 10 nF; see <u>Figure 5</u>                                                 |            | -    | 0.6 | -   | μs   |
| t <sub>f</sub>            | bus line output fall time                          | between 10 % and 90 %;<br>C1 = 1 nF; see <u>Figure 5</u>                                                  |            | -    | 0.3 | -   | μs   |
| t <sub>react(sleep)</sub> | reaction time of goto-sleep command                |                                                                                                           |            | 5    | -   | 50  | μs   |
| t <sub>dis(TxD)</sub>     | disable time of TxD<br>permanent dominant<br>timer | normal operating mode;<br>$V_{TXD} = 0 V$                                                                 |            | 0.75 | -   | 4   | ms   |
| t <sub>dom(CANH)</sub>    | dominant time for<br>remote wake-up on<br>pin CANH | low power modes;<br>V <sub>BAT</sub> = 12 V                                                               | <u>[4]</u> | 7    | -   | 38  | μs   |
| t <sub>dom(CANL)</sub>    | dominant time for<br>remote wake-up on<br>pin CANL | low power modes;<br>V <sub>BAT</sub> = 12 V                                                               | <u>[4]</u> | 7    | -   | 38  | μs   |
| t <sub>WAKE</sub>         | required time on<br>pin WAKE for local<br>wake-up  | low power modes;<br>V <sub>BAT</sub> = 12 V; for wake-up after<br>receiving a falling or rising<br>edge   | [4]        | 7    | -   | 38  | μs   |
| t <sub>det</sub>          | failure detection time                             | normal operating mode                                                                                     |            |      |     |     |      |
|                           |                                                    | failures 3 and 3a                                                                                         |            | 1.6  | -   | 8.0 | ms   |
|                           |                                                    | failures 4, 6 and 7                                                                                       |            | 0.3  | -   | 1.6 | ms   |
|                           |                                                    | low power modes;<br>V <sub>BAT</sub> = 12 V                                                               |            |      |     |     |      |
|                           |                                                    | failures 3 and 3a                                                                                         |            | 1.6  | -   | 8.0 | ms   |
|                           |                                                    | failures 4 and 7                                                                                          |            | 0.1  | -   | 1.6 | ms   |

### Table 9. Dynamic characteristics ...continued

 $V_{CC} = 4.75 \text{ V}$  to 5.25 V;  $V_{BAT} = 5.0 \text{ V}$  to 27 V;  $V_{STB} = V_{CC}$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; all voltages are defined with respect to ground; unless otherwise specified. [1][2][3]

| Symbol                                 | Parameter                                               | Conditions                                                                                                           | Min | Тур | Max | Unit |  |  |
|----------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| t <sub>rec</sub> failure recovery time |                                                         | normal operating mode                                                                                                |     |     |     |      |  |  |
|                                        |                                                         | failures 3 and 3a                                                                                                    | 0.3 | -   | 1.6 | ms   |  |  |
|                                        |                                                         | failures 4 and 7                                                                                                     | 7   | -   | 38  | μs   |  |  |
|                                        |                                                         | failure 6                                                                                                            | 125 | -   | 750 | μs   |  |  |
|                                        |                                                         | low power modes;<br>V <sub>BAT</sub> = 12 V                                                                          |     |     |     |      |  |  |
|                                        |                                                         | failures 3, 3a, 4 and 7                                                                                              | 0.3 | -   | 1.6 | ms   |  |  |
| N <sub>det</sub>                       | pulse-count failure<br>detection                        | difference between CANH<br>and CANL; normal operating<br>mode and failures 1, 2, 5<br>and 6a;<br>pin ERR becomes LOW | -   | 4   | -   |      |  |  |
| n <sub>rec</sub>                       | number of<br>consecutive pulses<br>for failure recovery | on CANH and CANL<br>simultaneously;<br>failures 1, 2, 5 and 6a                                                       | -   | 4   | -   |      |  |  |

[1] All parameters are guaranteed over the virtual junction temperature range by design, but only 100 % tested at T<sub>amb</sub> = 125 °C for dies on wafer level, and above this for cased products 100 % tested at T<sub>amb</sub> = 25 °C, unless otherwise specified.

[2] For bare die, all parameters are only guaranteed if the back side of the die is connected to ground.

[3] A local or remote wake-up event will be signalled at the transceiver pins RXD and ERR if V<sub>BAT</sub> = 5.3 V to 27 V (see Table 4).

[4] To guarantee a successful mode transition under all conditions, the maximum specified time must be applied.



TJA1054A 4

Fault-tolerant CAN transceiver

# **12. Test information**





Fault-tolerant CAN transceiver



# 12.1 Quality information

This product has been qualified to the appropriate Automotive Electronics Council (AEC) standard Q100 or Q101 and is suitable for use in automotive critical applications.

**Fault-tolerant CAN transceiver** 

# 13. Package outline



### Fig 8. Package outline SOT108-1 (SO14)

# 14. Bare die outline

| Table 10.       | Bonding pad locations |             |                            |  |  |
|-----------------|-----------------------|-------------|----------------------------|--|--|
| Symbol          | Pad                   | Coordinates | Coordinates <sup>[1]</sup> |  |  |
|                 |                       | x           | У                          |  |  |
| INH             | 1                     | 106         | 317                        |  |  |
| TXD             | 2                     | 111         | 168                        |  |  |
| RXD             | 3                     | 750         | 111                        |  |  |
| ERR             | 4                     | 1347        | 111                        |  |  |
| STB             | 5                     | 2248        | 103                        |  |  |
| EN              | 6                     | 2551        | 240                        |  |  |
| WAKE            | 7                     | 2559        | 381                        |  |  |
| RTH             | 8                     | 2463        | 1443                       |  |  |
| RTL             | 9                     | 2389        | 1840                       |  |  |
| V <sub>CC</sub> | 10                    | 1886        | 1809                       |  |  |
| CANH            | 11                    | 900         | 1698                       |  |  |
| CANL            | 12                    | 401         | 1698                       |  |  |
| GND             | 13a                   | 80          | 1356                       |  |  |
| GND             | 13b                   | 80          | 1241                       |  |  |
| BAT             | 14                    | 105         | 772                        |  |  |

 All coordinates (μm) represent the position of the center of each pad with respect to the bottom left-hand corner of the top aluminium layer (see Figure 9).



# 15. Soldering

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus PbSn soldering

## 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 10</u>) than a PbSn process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 11 and 12

### Table 11. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

### Table 12. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 10.

### Fault-tolerant CAN transceiver



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

# 16. Appendix

# 16.1 Overview of differences between the TJA1054 and the TJA1054A

| Table 13.         | Characteristics            |                                    |      |         |      |          |    |
|-------------------|----------------------------|------------------------------------|------|---------|------|----------|----|
| Symbol            | Parameter                  | Conditions                         | TJA  | TJA1054 |      | TJA1054A |    |
|                   |                            |                                    | Min  | Max     | Min  | Max      |    |
| V <sub>CANH</sub> | CANH bus line voltage      |                                    | -40  | +40     | -27  | +40      | V  |
| V <sub>CANL</sub> | CANL bus line voltage      |                                    | -40  | +40     | -27  | +40      | V  |
| V <sub>esd</sub>  | electrostatic<br>discharge | human body<br>model                |      |         |      |          |    |
|                   | voltage                    | pins RTH,<br>RTL, CANH<br>and CANL | -2   | +2      | -4   | +4       | kV |
|                   |                            | all other pins                     | -2   | +2      | -2   | +2       | kV |
|                   |                            | machine model                      |      |         |      |          |    |
|                   |                            | any pin                            | -175 | +175    | -300 | +300     | V  |

### Table 14. Bare die

| Parameter               | TJA1054            | TJA1054A           | Unit |
|-------------------------|--------------------|--------------------|------|
| Dimensions              | $1990 \times 2700$ | $1990 \times 2730$ | μm   |
| Bonding pad coordinates | [1]                | <u>[1]</u>         |      |

[1] The bonding pad coordinates partly differ between the TJA1054 and the TJA1054A.

# **17. Abbreviations**

| Table 15. Abbreviations |                               |  |  |  |
|-------------------------|-------------------------------|--|--|--|
| Acronym                 | Description                   |  |  |  |
| CAN                     | Controller Area Network       |  |  |  |
| EMC                     | ElectroMagnetic Compatibility |  |  |  |
| EME                     | ElectroMagnetic Emission      |  |  |  |
| EMI                     | ElectroMagnetic Immunity      |  |  |  |
| ESD                     | ElectroStatic Discharge       |  |  |  |

# **18. Revision history**

### Table 16.Revision history

| Release date                         | Data sheet status                                                                                          | Change notice                                                                                                                                                                                                                                                                                                             | Supersedes                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20070102                             | Product data sheet                                                                                         | -                                                                                                                                                                                                                                                                                                                         | TJA1054A_3                                                                                                                                                                                                                                                                                                                                                                                                        |
| guidelines of                        | NXP Semiconductors                                                                                         |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>Legal texts have</li> </ul> | ave been adapted to the new o                                                                              | company name whe                                                                                                                                                                                                                                                                                                          | re appropriate                                                                                                                                                                                                                                                                                                                                                                                                    |
| <ul> <li>Added type n</li> </ul>     | umber TJA1054AT/S900 in Ta                                                                                 | ble 2                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20040323                             | Product specification                                                                                      | -                                                                                                                                                                                                                                                                                                                         | TJA1054A_2                                                                                                                                                                                                                                                                                                                                                                                                        |
| 20020211                             | Product specification                                                                                      | -                                                                                                                                                                                                                                                                                                                         | TJA1054A_1                                                                                                                                                                                                                                                                                                                                                                                                        |
| 20010820                             | Preliminary specification                                                                                  | -                                                                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                      | 20070102<br>• The format or<br>guidelines of<br>• Legal texts ha<br>• Added type n<br>20040323<br>20020211 | 20070102       Product data sheet         • The format of this data sheet has been redeguidelines of NXP Semiconductors         • Legal texts have been adapted to the new of         • Added type number TJA1054AT/S900 in Tag         20040323       Product specification         20020211       Product specification | 20070102       Product data sheet       -         • The format of this data sheet has been redesigned to comply we guidelines of NXP Semiconductors       -         • Legal texts have been adapted to the new company name where       -         • Added type number TJA1054AT/S900 in Table 2       -         20040323       Product specification       -         20020211       Product specification       - |

# **19. Legal information**

## **19.1 Data sheet status**

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## **19.2 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

# **19.3 Disclaimers**

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Bare die** — All die are tested on compliance with all related technical specifications as stated in this data sheet up to the point of wafer sawing for a period of ninety (90) days from the date of delivery by NXP Semiconductors. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers.

NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department.

# 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 20. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

# 21. Contents

| 1            | General description 1                          |
|--------------|------------------------------------------------|
| 2            | Features 1                                     |
| 2.1          | Optimized for in-car low-speed communication 1 |
| 2.2          | Bus failure management 1                       |
| 2.3          | Protections 2                                  |
| 2.4          | Support for low power modes 2                  |
| 3            | Quick reference data 2                         |
| 4            | Ordering information 3                         |
| 5            | Block diagram 3                                |
| 6            | Pinning information 4                          |
| 6.1          | Pinning 4                                      |
| 6.2          | Pin description 4                              |
| 7            | Functional description 5                       |
| 7.1          | Failure detector 5                             |
| 7.2          | Low power modes                                |
| 7.3          | Power-on                                       |
| 7.4          | Protections                                    |
| 8            | Limiting values                                |
| 9            | Thermal characteristics                        |
| 10           | Static characteristics 11                      |
| 11           | Dynamic characteristics 14                     |
| 12           | Test information 17                            |
| 12.1         | Quality information 18                         |
| 13           | Package outline 19                             |
| 14           | Bare die outline 20                            |
| 15           | Soldering 21                                   |
| 15.1         | Introduction to soldering 21                   |
| 15.2         | Wave and reflow soldering 21                   |
| 15.3         | Wave soldering                                 |
| 15.4         | Reflow soldering 22                            |
| 16           | Appendix                                       |
| 16.1         | Overview of differences between the            |
|              | TJA1054 and the TJA1054A                       |
| 17           | Abbreviations                                  |
| 18           | Revision history 24                            |
| 19           | Legal information                              |
| 19.1         | Data sheet status                              |
| 19.2         | Definitions                                    |
| 19.3<br>19.4 | Disclaimers                                    |
| 19.4<br>20   |                                                |
|              | Contact information 25                         |
| 21           | Contents                                       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2007.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 2 January 2007 Document identifier: TJA1054A\_4

