# NAND01G-B2B NAND02G-B2C 1-Gbit, 2-Gbit, # 2112-byte/1056-word page, 1.8 V/3 V, NAND flash memory #### **Features** - High density NAND flash memories - Up to 2 Gbits of memory array - Cost effective solutions for mass storage applications - NAND interface - x8 or x16 bus width - Multiplexed address/ data - Pinout compatibility for all densities - Supply voltage: 1.8 V/3.0 V - Page size - x8 device: (2048 + 64 spare) bytesx16 device: (1024 + 32 spare) words - Block size - x8 device: (128 K + 4 K spare) bytes x16 device: (64 K + 2 K spare) words - Page read/program - Random access: 25 µs (max) Sequential access: 30 ns (min) Page program time: 200 µs (typ) - Copy back program mode - Cache program and cache read modes - Fast block erase: 2 ms (typ) - Status register - Electronic signature - Chip enable 'don't care' - Serial number option - Data protection - Hardware block locking - Hardware program/erase locked during power transitions - Data integrity - 100 000 program/erase cycles per block (with ECC) - 10 years data retention - ECOPACK<sup>®</sup> packages - Development tools - Error correction code models - Bad blocks management and wear leveling algorithms - Hardware simulation models Table 1. Device summary | Reference | Part number | |-------------|-------------------------------------------| | NAND01G-B2B | NAND01GR3B2B, NAND01GW3B2B | | NANDUTG-626 | NAND01GR4B2B, NAND01GW4B2B <sup>(1)</sup> | | NAND02G-B2C | NAND02GR3B2C, NAND02GW3B2C | | NANDUZG-BZC | NAND02GR4B2C, NAND02GW4B2C <sup>(1)</sup> | <sup>1.</sup> x16 organization only available for MCP products. # **Contents** | 1 | Desc | Description | | | | | | | | | |---|------|--------------------------------|--|--|--|--|--|--|--|--| | 2 | Mem | ory array organization12 | | | | | | | | | | | 2.1 | Bad blocks | | | | | | | | | | 3 | Sign | als description | | | | | | | | | | | 3.1 | Inputs/outputs (I/O0-I/O7) | | | | | | | | | | | 3.2 | Inputs/outputs (I/O8-I/O15) | | | | | | | | | | | 3.3 | Address Latch Enable (AL) | | | | | | | | | | | 3.4 | Command Latch Enable (CL) | | | | | | | | | | | 3.5 | Chip Enable (E) | | | | | | | | | | | 3.6 | Read Enable (R) | | | | | | | | | | | 3.7 | Write Enable (W) | | | | | | | | | | | 3.8 | Write Protect (WP) 15 | | | | | | | | | | | 3.9 | Ready/Busy (RB) | | | | | | | | | | | 3.10 | V <sub>DD</sub> supply voltage | | | | | | | | | | | 3.11 | V <sub>SS</sub> ground | | | | | | | | | | 4 | Bus | operations | | | | | | | | | | | 4.1 | Command input | | | | | | | | | | | 4.2 | Address input | | | | | | | | | | | 4.3 | Data input | | | | | | | | | | | 4.4 | Data output | | | | | | | | | | | 4.5 | Write Protect | | | | | | | | | | | 4.6 | Standby | | | | | | | | | | 5 | Com | mand set | | | | | | | | | | 6 | Devi | ce operations | | | | | | | | | | | 6.1 | Read memory array | | | | | | | | | | | | 6.1.1 Random read | | | | | | | | | | | | 6.1.2 Page read | | | | | | | | | | | 6.2 | Cache read | 23 | |---------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | | 6.3 | Page program | 24 | | | | 6.3.1 Sequential input | 24 | | | | 6.3.2 Random data input in a page | 24 | | | 6.4 | Copy back program | 26 | | | 6.5 | Cache program | 28 | | | 6.6 | Block erase | 29 | | | 6.7 | Reset | 29 | | | 6.8 | Read status register | 30 | | | | 6.8.1 Write protection bit (SR7) | 30 | | | | 6.8.2 P/E/R controller and cache ready/busy bit (SR6) | 30 | | | | 6.8.3 P/E/R controller bit (SR5) | 30 | | | | 6.8.4 Cache program error bit (SR1) | 31 | | | | 6.8.5 Error bit (SR0) | 31 | | | | 6.8.6 SR4, SR3 and SR2 are reserved | | | | 6.9 | Read electronic signature | 32 | | 7 | Data | protection | 34 | | | | | | | Ω | Softv | ware algorithms | 35 | | 8 | | ware algorithms | | | 8 | 8.1 | Bad block management | 35 | | 8 | 8.1<br>8.2 | Bad block management | 35<br>35 | | 8 | 8.1<br>8.2<br>8.3 | Bad block management | 35<br>35 | | 8 | 8.1<br>8.2<br>8.3<br>8.4 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm | 35<br>35<br>37 | | 8 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5 | Bad block management | 35 37 37 | | 8 | 8.1<br>8.2<br>8.3<br>8.4 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models | 35 37 37 37 | | 8 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models | 35 37 37 37 38 | | 8 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models | 35 37 37 37 38 | | 9 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models | 35 37 37 37 38 38 | | | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models 8.6.2 IBIS simulations models | 35 37 37 38 38 | | 9 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models 8.6.2 IBIS simulations models gram and erase times and endurance cycles | 35 37 37 38 38 38 | | 9<br>10 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models 8.6.2 IBIS simulations models gram and erase times and endurance cycles imum ratings | 35 37 37 38 38 38 | | 9<br>10 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>Prog<br>Maxi | Bad block management NAND flash memory failure modes Garbage collection Wear-leveling algorithm Error correction code Hardware simulation models 8.6.1 Behavioral simulation models 8.6.2 IBIS simulations models gram and erase times and endurance cycles imum ratings and AC parameters | 35 37 37 38 38 38 39 40 41 | | NAND01G-B2B, | NAND02G-B2C | |--------------|-------------| | | | #### Contents | 12 | Package mechanical | 55 | |----|----------------------|----| | 13 | Ordering information | 58 | | 14 | Revision history | 59 | # List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------------------------------------------|------| | Table 2. | Product description | 8 | | Table 3. | Signal names | 9 | | Table 4. | Valid blocks | . 12 | | Table 5. | Bus operations | . 17 | | Table 6. | Address insertion, x8 devices | . 17 | | Table 7. | Address insertion, x16 devices | . 18 | | Table 8. | Address definitions, x8 | . 18 | | Table 9. | Address definitions, x16 | . 18 | | Table 10. | Commands | . 19 | | Table 11. | Copy back program x8 addresses | . 26 | | Table 12. | Copy back program x16 addresses | . 26 | | Table 13. | Status register bits | . 31 | | Table 14. | Electronic signature | . 32 | | Table 15. | Electronic signature byte 3 | . 32 | | Table 16. | Electronic signature byte/word 4 | . 33 | | Table 17. | NAND flash failure modes | | | Table 18. | Program, erase times and program erase endurance cycles | . 39 | | Table 19. | Absolute maximum ratings | . 40 | | Table 20. | Operating and AC measurement conditions | . 41 | | Table 21. | Capacitance | | | Table 22. | DC characteristics, 1.8 V devices | | | Table 23. | DC characteristics, 3 V devices | . 43 | | Table 24. | AC characteristics for command, address, data input | . 44 | | Table 25. | AC characteristics for operations | | | Table 26. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package mechanical data | . 55 | | Table 27. | VFBGA63 9.5 x 12 mm - 6 x 8 ball array, 0.80 mm pitch, package mechanical data | | | Table 28. | VFBGA63 9 x 11 mm - 6 x 8 active ball array, 0.80 mm pitch, package mechanical data | | | Table 29. | Ordering information scheme | . 58 | | Table 30. | Document revision history | . 59 | # List of figures | Figure 1. | Logic block diagram | 8 | |------------|-------------------------------------------------------------------------------|------| | Figure 2. | Logic diagram | 9 | | Figure 3. | TSOP48 connections | | | Figure 4. | VFBGA63 connections (top view through package) | . 11 | | Figure 5. | Memory array organization | | | Figure 6. | Read operations | | | Figure 7. | Random data output during sequential data output | . 22 | | Figure 8. | Cache read operation | . 23 | | Figure 9. | Page program operation | . 25 | | Figure 10. | Random data input during sequential data input | . 25 | | Figure 11. | Copy back program | . 27 | | Figure 12. | Page copy back program with random data input | . 27 | | Figure 13. | Cache program operation | . 28 | | Figure 14. | Block erase operation | . 29 | | Figure 15. | Bad block management flowchart | . 36 | | Figure 16. | Garbage collection | . 36 | | Figure 17. | Error detection | . 38 | | Figure 18. | Equivalent testing circuit for AC characteristics measurement | . 42 | | Figure 19. | Command latch AC waveforms | . 46 | | Figure 20. | Address latch AC waveforms | . 46 | | Figure 21. | Data Input Latch AC waveforms | . 47 | | Figure 22. | Sequential data output after read AC waveforms | . 47 | | Figure 23. | Read status register AC waveforms | . 48 | | Figure 24. | Read electronic signature AC waveforms | . 48 | | Figure 25. | Page read operation AC waveforms | . 49 | | Figure 26. | Page program AC waveforms | . 50 | | Figure 27. | Block erase AC waveforms | . 51 | | Figure 28. | Reset AC waveforms | . 51 | | Figure 29. | Program/erase enable waveforms | . 52 | | Figure 30. | Program/erase disable waveforms | . 52 | | Figure 31. | Ready/Busy AC waveform | . 53 | | Figure 32. | Ready/Busy load circuit | . 53 | | Figure 33. | Resistor value versus waveform timings for Ready/Busy signal | . 54 | | Figure 34. | Data protection | | | Figure 35. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline | | | Figure 36. | VFBGA63 9.5 x 12 mm - 6 x 8 active ball array, 0.80 mm pitch, package outline | | | Figure 37 | VFBGA63 9 x 11 mm - 6 x 8 active ball array 0.80 mm pitch, package outline | | # 1 Description NAND01G-B2B and NAND02G-B2C flash 2112-byte/1056-word page is a family of non-volatile flash memories that uses NAND cell technology. The devices range from 1 Gbit to 2 Gbits and operate with either a 1.8 V or 3 V voltage supply. The size of a page is either 2112 bytes (2048 + 64 spare) or 1056 words (1024 + 32 spare) depending on whether the device has a x8 or x16 bus width. The address lines are multiplexed with the Data Input/Output signals on a multiplexed x8 or x16 input/output bus. This interface reduces the pin count and makes it possible to migrate to other densities without changing the footprint. Each block can be programmed and erased over 100 000 cycles (with ECC on). To extend the lifetime of NAND flash devices it is strongly recommended to implement an error correction code (ECC). The devices feature a write protect pin that allows performing hardware protection against program and erase operations. The devices feature an open-drain ready/busy output that can be used to identify if the program/erase/read (P/E/R) controller is currently active. The use of an open-drain output allows the ready/busy pins from several memories to be connected to a single pull-up resistor. A Copy Back Program command is available to optimize the management of defective blocks. When a page program operation fails, the data can be programmed in another page without having to resend the data to be programmed. Each device has cache program and cache read features which improve the program and read throughputs for large files. During cache programming, the device loads the data in a cache register while the previous data is transferred to the page buffer and programmed into the memory array. During cache reading, the device loads the data in a cache register while the previous data is transferred to the I/O buffers to be read. All devices have the chip enable don't care feature, which allows code to be directly downloaded by a microcontroller, as chip enable transitions during the latency time do not stop the read operation. All devices have the option of a unique identifier (serial number), which allows each device to be uniquely identified. The unique identifier options is subject to an NDA (non disclosure agreement) and so not described in the datasheet. For more details of this option contact your nearest Numonyx sales office. The devices are available in the following packages: - TSOP48 (12 x 20 mm) - VFBGA63 (9.5 x 12 x 1 mm, 0.8 mm pitch) for NAND02G-B2C devices - VFBGA63 (9 x 11 x 1 mm, 0.8 mm pitch) for NAND01G-B2B devices. For information on how to order these options refer to *Table 29: Ordering information scheme*. Devices are shipped from the factory with Block 0 always valid and the memory content bits, in valid blocks, erased to '1'. See Table 2: Product description, for all the devices available in the family. Table 2. Product description | | | | | | | | | Timings | | | | | | |-----------------|--------------|---------|--------------|----------------------|---------------------|---------------------------------|-------------------|-----------------------------------|------------------------------|-----------------------------------|-----------------------------|----------------------|----------------------------| | Reference | Part number | Density | Bus<br>width | Page<br>size | Block<br>size | Memory<br>array | Operating voltage | Random<br>access<br>time<br>(max) | Sequential access time (min) | Page<br>Progra<br>m time<br>(typ) | Bloc<br>k<br>erase<br>(typ) | Package | | | NAND01G<br>-B2B | NAND01GR3B2B | | x8 | 2048<br>+64 | 128K | | 1.7 to<br>1.95 V | 25 μs | 50 ns | | | VFBGA63<br>9 x 11 mm | | | | NAND01GW3B2B | 1Gbit | | bytes | +4K<br>bytes | 64<br>pages x<br>1024<br>blocks | 2.7 to<br>3.6 V | 25 μs | 30 ns | | 2 ms | TSOP48 | | | | NAND01GR4B2B | TODIL | x16 | 1024<br>+32<br>words | 64K+<br>2K<br>words | | 1.7 to<br>1.95 V | 25 μs | 50 ns | | | (1) | | | | NAND01GW4B2B | | | | | | 2.7 to<br>3.6 V | 25 µs | 30 ns | | | (1) | | | | NAND02GR3B2C | | x8 | 2048<br>+64 | 128K<br>+4K | 64<br>pages x | pages x | 1.7 to<br>1.95 V | 25 µs | 50 ns | 200 μs | | VFBGA63<br>9.5 x 12 m<br>m | | NAND02G | NAND02GW3B2C | 2Gbits | | bytes | bytes | | | 2.7 to<br>3.6 V | 25 μs | 30 ns | 2 | 2 ms | TSOP48 | | -B2C | NAND02GR4B2C | | x16 | 1024<br>+32 | 64K+ | 2048<br>blocks | 1.7 to<br>1.95 V | 25 μs | 50 ns | | | (1) | | | | NAND02GW4B2C | | X10 | +32<br>words | 2K<br>words | | 2.7 to<br>3.6 V | 25 μs | 30 ns | - | | (1) | | <sup>1.</sup> x16 organization only available for MCP. Figure 1. Logic block diagram Numonyx Figure 2. Logic diagram <sup>1.</sup> x16 organization only available for MCP. Table 3. Signal names | Signal | Function | Direction | | | | | |-----------------|------------------------------------------------------------------------------|-----------|--|--|--|--| | I/O8-15 | Data input/outputs for x16 devices | I/O | | | | | | I/O0-7 | Data input/outputs, address inputs, or command inputs for x8 and x16 devices | I/O | | | | | | AL | Address Latch Enable | Input | | | | | | CL | CL Command Latch Enable | | | | | | | Ē | E Chip Enable | | | | | | | R | Read Enable | Input | | | | | | R₩ | Ready/Busy (open-drain output) | Output | | | | | | W | Write Enable | Input | | | | | | WP | Write Protect | Input | | | | | | V <sub>DD</sub> | Supply voltage | Supply | | | | | | V <sub>SS</sub> | Ground | Supply | | | | | | NC | Not connected internally | - | | | | | | DU | Do not use | - | | | | | Numonyx 9/60 Figure 3. TSOP48 connections 1. Available only for NAND01GW3B2B and NAND02GW3B2C 8-bit devices. Figure 4. VFBGA63 connections (top view through package) 1. Available only for NAND01GR3B2B and NAND02GR3B2C 8-bit devices. # 2 Memory array organization The memory array is made up of NAND structures where 32 cells are connected in series. The memory array is organized in blocks where each block contains 64 pages. The array is split into two areas, the main area and the spare area. The main area of the array is used to store data whereas the spare area is typically used to store error correction codes, software flags or bad block identification. In x8 devices the pages are split into a 2048-byte main area and a spare area of 64 bytes. In the x16 devices the pages are split into a 1,024-word main area and a 32-word spare area. Refer to *Figure 5: Memory array organization*. #### 2.1 Bad blocks The NAND flash 2112-byte/1056-word page devices may contain bad blocks, that is blocks that contain one or more invalid bits whose reliability is not guaranteed. Additional bad blocks may develop during the lifetime of the device. The bad block Information is written prior to shipping (refer to Section 8.1: Bad block management for more details). Table 4: Valid blocks shows the minimum number of valid blocks in each device. The values shown include both the bad blocks that are present when the device is shipped and the bad blocks that could develop later on. These blocks need to be managed using bad blocks management, block replacement or error correction codes (refer to *Section 8: Software algorithms*). Table 4. Valid blocks | Density of device | Min | Max | |-------------------|------|------| | 2 Gbits | 2008 | 2048 | | 1 Gbit | 1004 | 1024 | Figure 5. Memory array organization # 3 Signals description See Figure 2: Logic diagram, and Table 3: Signal names, for a brief overview of the signals connected to this device. ## 3.1 Inputs/outputs (I/O0-I/O7) Input/outputs 0 to 7 are used to input the selected address, output the data during a read operation or input a command or data during a write operation. The inputs are latched on the rising edge of Write Enable. I/O0-I/O7 are left floating when the device is deselected or the outputs are disabled. ## 3.2 Inputs/outputs (I/O8-I/O15) Input/outputs 8 to 15 are only available in x16 devices. They are used to output the data during a read operation or input data during a write operation. Command and address Inputs only require I/O0 to I/O7. The inputs are latched on the rising edge of Write Enable. I/O8-I/O15 are left floating when the device is deselected or the outputs are disabled. ## 3.3 Address Latch Enable (AL) The Address Latch Enable activates the latching of the address inputs in the command interface. When AL is High, the inputs are latched on the rising edge of Write Enable. # 3.4 Command Latch Enable (CL) The Command Latch Enable activates the latching of the command inputs in the command interface. When CL is High, the inputs are latched on the rising edge of Write Enable. # 3.5 Chip Enable $(\overline{E})$ The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is Low, $V_{\rm IL}$ , the device is selected. If Chip Enable goes High, $v_{\rm IH}$ , while the device is busy, the device remains selected and does not go into standby mode. # 3.6 Read Enable $(\overline{R})$ The Read Enable pin, $\overline{R}$ , controls the sequential data output during read operations. Data is valid $t_{RLQV}$ after the falling edge of $\overline{R}$ . The falling edge of $\overline{R}$ also increments the internal column address counter by one. ## 3.7 Write Enable $(\overline{W})$ The Write Enable input, $\overline{W}$ , controls writing to the command interface, input address and data latches. Both addresses and data are latched on the rising edge of Write Enable. During power-up and power-down a recovery time of $10 \mu s$ (min) is required before the command interface is ready to accept a command. It is recommended to keep Write Enable High during the recovery time. # 3.8 Write Protect (WP) The Write Protect pin is an input that gives a hardware protection against unwanted program or erase operations. When Write Protect is Low, $V_{\rm IL}$ , the device does not accept any program or erase operations. It is recommended to keep the Write Protect pin Low, V<sub>II</sub> , during power-up and power-down. # 3.9 Ready/Busy ( $\overline{RB}$ ) The Ready/Busy output, $R\overline{B}$ , is an open-drain output that can be used to identify if the P/E/R controller is currently active. When Ready/Busy is Low, $V_{OL}$ , a read, program or erase operation is in progress. When the operation completes Ready/Busy goes High, $V_{OH}$ . The use of an open-drain output allows the Ready/Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. Refer to the Section 11.1: Ready/Busy signal electrical characteristics for details on how to calculate the value of the pull-up resistor. During power-up and power-down a minimum recovery time of 10 $\mu s$ is required before the command interface is ready to accept a command. During this period the $R\overline{B}$ signal is Low, $V_{OL}$ . # 3.10 V<sub>DD</sub> supply voltage V<sub>DD</sub> provides the power supply to the internal core of the memory device. It is the main power supply for all operations (read, program and erase). An internal voltage detector disables all functions whenever $V_{DD}$ is below $V_{LKO}$ (see *Table 22* and *Table 23*) to protect the device from any involuntary program/erase during power-transitions. Each device in a system should have $V_{DD}$ decoupled with a 0.1 $\mu F$ capacitor. The PCB track widths should be sufficient to carry the required program and erase currents. # 3.11 V<sub>SS</sub> ground Ground, $V_{SS}$ , is the reference for the power supply. It must be connected to the system around. # 4 Bus operations There are six standard bus operations that control the memory. Each of these is described in this section, see *Table 5: Bus operations*, for a summary. Typically, glitches of less than 5 ns on Chip Enable, Write Enable and Read Enable are ignored by the memory and do not affect bus operations. ## 4.1 Command input Command input bus operations are used to give commands to the memory. Commands are accepted when Chip Enable is Low, Command Latch Enable is High, Address Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input commands. See Figure 19 and Table 24 for details of the timings requirements. ## 4.2 Address input Address input bus operations are used to input the memory addresses. Four bus cycles are required to input the addresses for 1-Gbit devices whereas five bus cycles are required for the 2-Gbit device (refer to *Table 6* and *Table 7*, Address insertion). The addresses are accepted when Chip Enable is Low, Address Latch Enable is High, Command Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input addresses. See Figure 20 and Table 24 for details of the timings requirements. ## 4.3 Data input Data input bus operations are used to input the data to be programmed. Data is accepted only when Chip Enable is Low, Address Latch Enable is Low, Command Latch Enable is Low and Read Enable is High. The data is latched on the rising edge of the Write Enable signal. The data is input sequentially using the Write Enable signal. See Figure 21 and Table 24 and Table 25 for details of the timings requirements. # 4.4 Data output Data output bus operations are used to read: the data in the memory array, the status register, the lock status, the electronic signature and the unique identifier. Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low, and Command Latch Enable is Low. The data is output sequentially using the Read Enable signal. See Figure 22 and Table 25 for details of the timings requirements. #### 4.5 **Write Protect** Write Protect bus operations are used to protect the memory against program or erase operations. When the Write Protect signal is Low the device will not accept program or erase operations and so the contents of the memory array cannot be altered. The Write Protect signal is not latched by Write Enable to ensure protection even during power-up. #### **Standby** 4.6 When Chip Enable is High the memory enters standby mode, the device is deselected, outputs are disabled and power consumption is reduced. Table 5. **Bus operations** | Bus operation | Ē | AL | CL | R | W | WP | I/O0 - I/O7 | I/O8 - I/O15 <sup>(1)</sup> | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------------------|-------------|-----------------------------| | Command input | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Rising | X <sup>(2)</sup> | Command | Х | | Address input | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Rising | Х | Address | Х | | Data input | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Rising | V <sub>IH</sub> | Data input | Data input | | Data output | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Falling | V <sub>IH</sub> | Х | Data output | Data output | | Write Protect | Х | Х | Х | Х | Х | $V_{IL}$ | Х | Х | | Standby | V <sub>IH</sub> | Х | Х | Х | Х | V <sub>IL</sub> /V <sub>D</sub> | Х | Х | <sup>1.</sup> Only for x16 devices. Table 6. Address insertion, x8 devices | Bus cycle <sup>(1)</sup> | 1/07 | 1/06 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | 1/00 | |--------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------| | 1 <sup>st</sup> | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 2 <sup>nd</sup> | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | A11 | A10 | A9 | A8 | | 3 <sup>rd</sup> | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | | 4 <sup>th</sup> | A27 | A26 | A25 | A24 | A23 | A22 | A21 | A20 | | 5 <sup>th(2)</sup> | V <sub>IL</sub> A28 | <sup>1.</sup> Any additional address input cycles will be ignored. <sup>2.</sup> WP must be V<sub>IH</sub> when issuing a program or erase command. <sup>2.</sup> The fifth cycle is valid for 2-Gbit devices. A28 is for 2-Gbit devices only. Table 7. Address insertion, x16 devices | Bus<br>cycle <sup>(1)</sup> | I/O8-<br>I/O15 | 1/07 | I/O6 | I/O5 | 1/04 | I/O3 | I/O2 | I/O1 | 1/00 | |-----------------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------| | 1 <sup>st</sup> | Х | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 2 <sup>nd</sup> | Х | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | A10 | A9 | A8 | | 3 <sup>rd</sup> | Х | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | 4 <sup>th</sup> | Х | A26 | A25 | A24 | A23 | A22 | A21 | A20 | A19 | | 5 <sup>th(2)</sup> | Х | V <sub>IL</sub> A27 | <sup>1.</sup> Any additional address input cycles will be ignored. Table 8. Address definitions, x8 | Address | Defir | ition | |-----------|---------------|---------------| | A0 - A11 | Column | address | | A12 - A17 | Page a | ddress | | A18 - A27 | Block address | 1-Gbit device | | A18 - A28 | Block address | 2-Gbit device | Table 9. Address definitions, x16 | Address | Defir | nition | |-----------|---------------|---------------| | A0 - A10 | Column | address | | A11 - A16 | Page a | ddress | | A17 - A26 | Block address | 1-Gbit device | | A17 - A27 | Block address | 2-Gbit device | <sup>2.</sup> The fifth cycle is valid for 2-Gbit devices. A27 is for 2-Gbit devices only. ## 5 Command set All bus write operations to the device are interpreted by the command interface. The commands are input on I/O0-I/O7 and are latched on the rising edge of Write Enable when the Command Latch Enable signal is High. Device operations are selected by writing specific commands to the command register. The two-step command sequences for program and erase operations are imposed to maximize data security. The commands are summarized in *Table 10: Commands*. Table 10. Commands | | | Commands accepted | | | | | |--------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|--------------------|--| | Command | 1 <sup>st</sup> cycle | 2 <sup>nd</sup> cycle | 3 <sup>rd</sup> cycle | 4 <sup>th</sup> cycle | during<br>busy | | | Read | 00h | 30h | _ | - | | | | Random Data Output | 05h | E0h | _ | _ | | | | Cache Read | 00h | 31h | _ | _ | | | | Exit Cache Read | 34h | - | _ | - | Yes <sup>(2)</sup> | | | Page Program<br>(Sequential Input default) | 80h | 10h | _ | - | | | | Random Data Input | 85h | _ | _ | _ | | | | Copy Back Program | 00h | 35h | 85h | 10h | | | | Cache Program | 80h | 15h | _ | - | | | | Block Erase | 60h | D0h | _ | _ | | | | Reset | FFh | - | _ | - | Yes | | | Read Electronic Signature | 90h | - | _ | - | | | | Read Status Register | 70h | - | - | - | Yes | | <sup>1.</sup> The bus cycles are only shown for issuing the codes. The cycles required to input the addresses or input/output data are not shown. <sup>2.</sup> Only during Cache Read busy. ## 6 Device operations The following section gives the details of the device operations. ## 6.1 Read memory array At power-up the device defaults to read mode. To enter read mode from another mode the Read command must be issued, see *Table 10: Commands*. Once a Read command is issued two types of operations are available: random read and page read. #### 6.1.1 Random read Each time the Read command is issued the first read is random read. #### 6.1.2 Page read After the first random read access, the page data (2112 bytes or 1056 words) is transferred to the page buffer in a time of t<sub>WHBH</sub> (refer to *Table 25* for value). Once the transfer is complete the Ready/Busy signal goes High. The data can then be read out sequentially (from selected column address to last column address) by pulsing the Read Enable signal. The device can output random data in a page, instead of the consecutive sequential data, by issuing a Random Data Output command. The Random Data Output command can be used to skip some data during a sequential data output. The sequential operation can be resumed by changing the column address of the next data to be output, to the address which follows the Random Data Output command. The Random Data Output command can be issued as many times as required within a page. The Random Data Output command is not accepted during cache read operations. Figure 6. Read operations 1. Highest address depends on device density. tBLBH1 (Read Busy time) $R\bar{B}$ Busy R Address inputs Address inputs 30h E0h I/O 00h 05h Data output Data output Cmd Cmd Cmd ¦ Cmd code code code code 5 Add cycles Row Add 1,2,3 Col Add 1,2 2Add cycles Col Add 1,2 Spare Spare Main area Main area area area ai08658 Figure 7. Random data output during sequential data output #### 6.2 Cache read The cache read operation is used to improve the read throughput by reading data using the cache register. As soon as the user starts to read one page, the device automatically loads the next page into the cache register. A cache read operation consists of three steps (see *Table 10: Commands*): - 1. One bus cycle is required to setup the Cache Read command (the same as the standard Read command) - 2. Four or five (refer to *Table 6* and *Table 7*) bus cycles are then required to input the start address - 3. One bus cycle is required to issue the Cache Read Confirm command to start the P/E/R controller. The start address must be at the beginning of a page (column address = 00h, see *Table 8* and *Table 9*). This allows the data to be output uninterrupted after the latency time ( $t_{BLBH1}$ ), see *Figure 8*. The Ready/Busy signal can be used to monitor the start of the operation. During the latency period the Ready/Busy signal goes Low, after this the Ready/Busy signal goes High, even if the device is internally downloading page n+1. Once the cache read operation has started, the status register can be read using the Read Status Register command. During the operation, SR5 can be read, to find out whether the internal reading is ongoing (SR5 = '0'), or has completed (SR5 = '1'), while SR6 indicates whether the cache register is ready to download new data. To exit the cache read operation an Exit Cache Read command must be issued (see *Table 10*). If the Exit Cache Read command is issued while the device is internally reading page n+1, pages n and n+1 will not be output. Figure 8. Cache read operation 📢 numonyx ## 6.3 Page program The page program operation is the standard operation to program data to the memory array. Generally, the page is programmed sequentially, however the device does support random input within a page. It is recommended to address pages sequentially within a given block. The memory array is programmed by page, however partial page programming is allowed where any number of bytes (1 to 2112) or words (1 to 1056) can be programmed. The maximum number of consecutive partial page program operations allowed in the same page is four. After exceeding this a Block Erase command must be issued before any further program operations can take place in that page. ### 6.3.1 Sequential input To input data sequentially the addresses must be sequential and remain in one block. For sequential input each page program operation consists of five steps (see Figure 9): - one bus cycle is required to setup the Page Program (sequential input) command (see Table 10) - 2. four or five bus cycles are then required to input the program address (refer to *Table 6* and *Table 7*) - 3. the data is then loaded into the data registers - 4. one bus cycle is required to issue the Page Program Confirm command to start the P/E/R controller. The P/E/R will only start if the data has been loaded in step 3 - 5. the P/E/R controller then programs the data into the array. #### 6.3.2 Random data input in a page During a sequential input operation, the next sequential address to be programmed can be replaced by a random address, by issuing a Random Data Input command. The following two steps are required to issue the command: - one bus cycle is required to setup the Random Data Input command (see Table 10) - 2. two bus cycles are then required to input the new column address (refer to *Table 6*). Random Data Input can be repeated as often as required in any given page. Once the program operation has started the status register can be read using the Read Status Register command. During program operations the status register will only flag errors for bits set to '1' that have not been successfully programmed to '0'. During the program operation, only the Read Status Register and Reset commands will be accepted, all other commands will be ignored. Once the program operation has completed the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. The device remains in read status register mode until another valid command is written to the command interface. Figure 9. Page program operation Figure 10. Random data input during sequential data input ## 6.4 Copy back program The copy back program operation is used to copy the data stored in one page and reprogram it in another page. The copy back program operation does not require external memory and so the operation is faster and more efficient because the reading and loading cycles are not required. The operation is particularly useful when a portion of a block is updated and the rest of the block needs to be copied to the newly assigned block. If the copy back program operation fails an error is signalled in the status register. However as the standard external ECC cannot be used with the copy back program operation bit error due to charge loss cannot be detected. For this reason it is recommended to limit the number of copy back program operations on the same data and or to improve the performance of the ECC. The copy back program operation requires four steps: - 1. The first step reads the source page. The operation copies all 1056 words/ 2112 bytes from the page into the data buffer. It requires: - one bus write cycle to setup the command - 4 or 5 bus write cycles to input the source page address (see Table 6 and Table 7) - one bus write cycle to issue the confirm command code - 2. When the device returns to the ready state (Ready/Busy High), the next bus write cycle of the command is given with the 4 or 5 bus cycles to input the target page address (see *Table 6* and *Table 7*). Refer to *Table 11* for the addresses that must be the same for the source and target pages - Then the confirm command is issued to start the P/E/R controller. To see the data input cycle for modifying the source page and an example of the copy back program operation refer to *Figure 11*. A data input cycle to modify a portion or a multiple distant portion of the source page, is shown in *Figure 12*. Table 11. Copy back program x8 addresses | Density | Same address for source and target pages | |---------|------------------------------------------| | 1 Gbit | no constraint | | 2 Gbits | A28 | Table 12. Copy back program x16 addresses | Density | Same address for source and target pages | |---------|------------------------------------------| | 1 Gbit | no constraint | | 2 Gbits | A27 | Figure 11. Copy back program Figure 12. Page copy back program with random data input ## 6.5 Cache program The cache program operation is used to improve the programming throughput by programming data using the cache register. The cache program operation can only be used within one block. The cache register allows new data to be input while the previous data that was transferred to the page buffer is programmed into the memory array. The following sequence is required to issue a cache program operation (refer to *Figure 13*): - First of all the program setup command is issued: one bus cycle to issue the program setup command then 4 or 5 bus write cycles to input the address (see *Table 6* and *Table 7*). The data is then input (up to 2112 bytes/1056 words) and loaded into the cache register - One bus cycle is required to issue the confirm command to start the P/E/R controller - 3. The P/E/R controller then transfers the data to the page buffer. During this the device is busy for a time of t<sub>BLBH5</sub> - 4. Once the data is loaded into the page buffer the P/E/R controller programs the data into the memory array. As soon as the cache registers are empty (after t<sub>BLBH5</sub>) a new Cache Program command can be issued, while the internal programming is still executing. Once the program operation has started the status register can be read using the Read Status Register command. During cache program operations SR5 can be read to find out whether the internal programming is ongoing (SR5 = '0') or has completed (SR5 = '1') while SR6 indicates whether the cache register is ready to accept new data. If any errors have been detected on the previous page (Page N-1), the cache program error bit SR1 will be set to '1', while if the error has been detected on page N the error bit SR0 will be set to '1'. When the next page (Page N) of data is input with the Cache Program command, $t_{BLBH5}$ is affected by the pending internal programming. The data will only be transferred from the cache register to the page buffer when the pending program cycle is finished and the page buffer is available. If the system monitors the progress of the operation using only the Ready/Busy signal, the last page of data must be programmed with the Page Program Confirm command (10h). If the Cache Program Confirm command (15h) is used instead, status register bit SR5 must be polled to find out if the last programming is finished before starting any other operations. Figure 13. Cache program operation - 1. Up to 64 pages can be programmed in one cache program operation. - t<sub>CACHEPG</sub> is the program time for the last page + the program time for the (last 1)<sup>th</sup> page (Program command cycle time + Last page data loading time). #### 6.6 Block erase Erase operations are done one block at a time. An erase operation sets all of the bits in the addressed block to '1'. All previous data in the block is lost. An erase operation consists of three steps (refer to Figure 14): - 1. One bus cycle is required to setup the Block Erase command. Only addresses A18-A28 (x8) or A17-A27 (x16) are used, the other address inputs are ignored - 2. Two or three bus cycles are then required to load the address of the block to be erased. Refer to *Table 8* and *Table 9* for the block addresses of each device - 3. One bus cycle is required to issue the Block Erase Confirm command to start the P/E/R controller. The operation is initiated on the rising edge of write Enable, $\overline{W}$ , after the Confirm command is issued. The P/E/R controller handles block erase and implements the verify process. During the block erase operation, only the Read Status Register and Reset commands will be accepted, all other commands will be ignored. Once the program operation has completed the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. If the operation completed successfully, the write status bit SR0 is '0', otherwise it is set to '1'. Figure 14. Block erase operation #### 6.7 Reset The Reset command is used to reset the command interface and status register. If the Reset command is issued during any operation, the operation will be aborted. If it was a program or erase operation that was aborted, the contents of the memory locations being modified will no longer be valid as the data will be partially programmed or erased. If the device has already been reset then the new Reset command will not be accepted. The Ready/Busy signal goes Low for $t_{BLBH4}$ after the Reset command is issued. The value of $t_{BLBH4}$ depends on the operation that the device was performing when the command was issued, refer to *Table 25: AC characteristics for operations* for the values. ### 6.8 Read status register The device contains a status register which provides information on the current or previous program or erase operation. The various bits in the status register convey information and errors on the operation. The status register is read by issuing the Read Status Register command. The status register information is present on the output data bus (I/O0-I/O7) on the falling edge of Chip Enable or Read Enable, whichever occurs last. When several memories are connected in a system, the use of Chip Enable and Read Enable signals allows the system to poll each device separately, even when the Ready/Busy pins are common-wired. It is not necessary to toggle the Chip Enable or Read Enable signals to update the contents of the status register. After the Read Status Register command has been issued, the device remains in read status register mode until another command is issued. Therefore if a Read Status Register command is issued during a random read cycle a new Read command must be issued to continue with a page read operation. The Status Register bits are summarized in *Table 13: Status register bits*,. Refer to *Table 13* in conjunction with the following text descriptions. #### 6.8.1 Write protection bit (SR7) The write protection bit can be used to identify if the device is protected or not. If the write protection bit is set to '1' the device is not protected and program or erase operations are allowed. If the write protection bit is set to '0' the device is protected and program or erase operations are not allowed. #### 6.8.2 P/E/R controller and cache ready/busy bit (SR6) Status register bit SR6 has two different functions depending on the current operation. During cache program operations SR6 acts as a cache program ready/busy bit, which indicates whether the cache register is ready to accept new data. When SR6 is set to '0', the cache register is busy and when SR6 is set to '1', the cache register is ready to accept new data. During all other operations SR6 acts as a P/E/R controller bit, which indicates whether the P/E/R controller is active or inactive. When the P/E/R controller bit is set to '0', the P/E/R controller is active (device is busy); when the bit is set to '1', the P/E/R controller is inactive (device is ready). #### 6.8.3 P/E/R controller bit (SR5) The program/erase/read controller bit indicates whether the P/E/R controller is active or inactive. When the P/E/R controller bit is set to '0', the P/E/R controller is active (device is busy); when the bit is set to '1', the P/E/R controller is inactive (device is ready). #### 6.8.4 Cache program error bit (SR1) The cache program error bit can be used to identify if the previous page (page N-1) has been successfully programmed or not in a cache program operation. SR1 is set to '1' when the cache program operation has failed to program the previous page (page N-1) correctly. If SR1 is set to '0' the operation has completed successfully. The cache program error bit is only valid during cache program operations, during other operations it is don't care. ### 6.8.5 Error bit (SR0) The error bit is used to identify if any errors have been detected by the P/E/R controller. The error bit is set to '1' when a program or erase operation has failed to write the correct data to the memory. If the error bit is set to '0' the operation has completed successfully. The error bit SR0, in a cache program operation, indicates a failure on page N. ## 6.8.6 SR4, SR3 and SR2 are reserved Table 13. Status register bits | Bit | Name | Logic level | Definition | |---------------|------------------------------------|-------------|---------------------------------------------| | CD7 | Mrita protection | '1' | Not protected | | SR7 | Write protection | '0' | Protected | | | Program/ erase/ read | '1' | P/E/R C inactive, device ready | | SR6 | controller | '0' | P/E/R C active, device busy | | SKO | Cooks ready/busy | '1' | Cache register ready (cache operation only) | | | Cache ready/busy | '0' | Cache register busy (cache operation only) | | SR5 | Program/ erase/ read | '1' | P/E/R C inactive, device ready | | SKS | controller <sup>(1)</sup> | '0' | P/E/R C active, device busy | | SR4, SR3, SR2 | Reserved | Don't care | | | SR1 | Cache program error <sup>(2)</sup> | '1' | Page N-1 failed in cache program operation | | SKI | Cache program entity | '0' | Page N-1 programmed successfully | | | Generic error | '1' | Error – operation failed | | SR0 | Generic error | 'O' | No Error – operation successful | | | Cooks program arrar | '1' | Page N failed in cache program operation | | | Cache program error | '0' | Page N programmed successfully | <sup>1.</sup> Only valid for cache program operations, for other operations it is same as SR6. <sup>2.</sup> Only valid for cache operations, for other operations it is don't care. # 6.9 Read electronic signature The device contains a manufacturer code and device code. To read these codes three steps are required: - 1. One bus write cycle to issue the Read Electronic Signature command (90h) - 2. One bus write cycle to input the address (00h) - 3. Four bus read cycles to sequentially output the data (as shown in *Table 14: Electronic signature*). Table 14. Electronic signature | | byte/word 1 | byte/word 2 | byte/word 3 | byte/word 4<br>(see <i>Table 16</i> ) | | |--------------|----------------------|-------------|------------------------|---------------------------------------|--| | Part number | Manufacturer<br>code | Device code | (see <i>Table 15</i> ) | | | | NAND01GR3B2B | 20h | A1h | | 15h | | | NAND01GW3B2B | 2011 | F1h | | 1Dh | | | NAND01GR4B2B | 0020h | B1h | | 55h | | | NAND01GW4B2B | 002011 | C1h | 80h | 5Dh | | | NAND02GR3B2C | 20h | AAh | 8011 | 15h | | | NAND02GW3B2C | 2011 | DAh | | 1Dh | | | NAND02GR4B2C | 0020h | BAh | | 55h | | | NAND02GW42C | 002011 | CAh | | 5Dh | | Table 15. Electronic signature byte 3 | I/O | Definition | Value | Description | |-----------|--------------------------|-------|---------------| | | | 0 0 | 1 | | 1/04 1/00 | Internal ohin number | 0 1 | 2 | | I/O1-I/O0 | Internal chip number | 1 0 | 4 | | | | 1 1 | 8 | | | | 0 0 | 2-level cell | | I/O3-I/O2 | Cell type | 0 1 | 4-level cell | | 1/03-1/02 | | 1 0 | 8-level cell | | | | 1 1 | 16-level cell | | | | 0 0 | 1 | | I/O5-I/O4 | Number of simultaneously | 0 1 | 2 | | 1/05-1/04 | programmed pages | 1 0 | 4 | | | | 1 1 | 8 | | 1/06 | Interleaved programming | 0 | Not supported | | 1/06 | between multiple devices | 1 | supported | | 1/07 | Cache program | 0 | Not supported | | 1/07 | Cache program | 1 | supported | Table 16. Electronic signature byte/word 4 | I/O | Definition | Value | Description | |------------|--------------------------------|-------|-------------| | | | 0 0 | 1 Kbyte | | 1/04 1/00 | Page size | 0 1 | 2 Kbytes | | I/O1-I/O0 | (without spare area) | 1 0 | Reserved | | | | 1 1 | Reserved | | I/O2 | Spare area size | 0 | 8 | | 1/02 | (byte / 512-byte) | 1 | 16 | | | | 0 0 | 50 ns | | I/O7, I/O3 | Minimum sequential access time | 0 1 | 30 ns | | 1/07, 1/03 | | 1 0 | 25 ns | | | | 1 1 | Reserved | | | | 0 0 | 64 Kbytes | | 1/05-1/04 | Block size | 0 1 | 128 Kbytes | | 1/05-1/04 | (without spare area) | 1 0 | 256 Kbytes | | | | 1 1 | Reserved | | 1/06 | Organization | 0 | X8 | | 1/06 | Organization | 1 | X16 | #### **Data protection** 7 The device has hardware features to protect against program and erase operations. It features a Write Protect, WP, pin, which can be used to protect the device against program and erase operations. It is recommended to keep WP at V<sub>IL</sub> during power-up and powerdown. In addition, to protect the memory from any involuntary program/erase operations during power-transitions, the device has an internal voltage detector which disables all functions whenever $V_{DD}$ is below $V_{LKO}$ (see *Table 22* and *Table 23*). # 8 Software algorithms This section gives information on the software algorithms that Numonyx recommends to implement to manage the bad blocks and extend the lifetime of the NAND device. NAND flash memories are programmed and erased by Fowler-Nordheim tunneling using a high voltage. Exposing the device to a high voltage for extended periods can cause the oxide layer to be damaged. For this reason, the number of program and erase cycles is limited (see *Table 18* for value) and it is recommended to implement garbage collection, a wear-leveling algorithm and an error correction code, to extend the number of program and erase cycles and increase the data retention. To help integrate a NAND memory into an application, Numonyx can provide a file system OS native reference software, which supports the basic commands of file management. Contact the nearest Numonyx sales office for more details. ## 8.1 Bad block management Devices with bad blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A bad block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor. The devices are supplied with all the locations inside valid blocks erased (FFh). The bad block information is written prior to shipping. Any block, where the 1st and 6th bytes, or 1st word, in the spare area of the 1st page, does not contain FFh, is a bad block. The bad block Information must be read before any erase is attempted as the bad block information may be erased. For the system to be able to recognize the bad blocks based on the original information it is recommended to create a bad block table following the flowchart shown in *Figure 15*. # 8.2 NAND flash memory failure modes Over the lifetime of the device additional bad blocks may develop. To implement a highly reliable system, all the possible failure modes must be considered: - Program/erase failure: in this case the block has to be replaced by copying the data to a valid block. These additional bad blocks can be identified as attempts to program or erase them will give errors in the status register As the failure of a page program operation does not affect the data in other pages in the same block, the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. The Copy Back Program. - same block, the block can be replaced by re-programming the current data and copyin the rest of the replaced block to an available valid block. The Copy Back Program command can be used to copy the data to a valid block. See Section 6.4: Copy back program for more details - Read failure: in this case, ECC correction must be implemented. To efficiently use the memory space, it is recommended to recover single-bit error in read by ECC, without replacing the whole block. Refer to *Table 17* for the procedure to follow if an error occurs during an operation. Table 17. NAND flash failure modes | Operation | Procedure | |-----------|--------------------------| | Erase | Block replacement | | Program | Block replacement or ECC | | Read | ECC | Figure 15. Bad block management flowchart Figure 16. Garbage collection ### 8.3 Garbage collection When a data page needs to be modified, it is faster to write to the first available page, and the previous page is marked as invalid. After several updates it is necessary to remove invalid pages to free some memory space. To free this memory space and allow further program operations it is recommended to implement a garbage collection algorithm. In a garbage collection software the valid pages are copied into a free area and the block containing the invalid pages is erased (see *Figure 16*). ## 8.4 Wear-leveling algorithm For write-intensive applications, it is recommended to implement a wear-leveling algorithm to monitor and spread the number of write cycles per block. In memories that do not use a wear-leveling algorithm not all blocks get used at the same rate. Blocks with long-lived data do not endure as many write cycles as the blocks with frequently-changed data. The wear-leveling algorithm ensures that equal use is made of all the available write cycles for each block. There are two wear-leveling levels: - First level wear-leveling, new data is programmed to the free blocks that have had the fewest write cycles - Second level wear-leveling, long-lived data is copied to another block so that the original block can be used for more frequently-changed data. The second level wear-leveling is triggered when the difference between the maximum and the minimum number of write cycles per block reaches a specific threshold. #### 8.5 Error correction code An error correction code (ECC) can be implemented in the NAND flash memories to identify and correct errors in the data. For every 2048 bits in the device it is recommended to implement 22 bits of ECC (16 bits for line parity plus 6 bits for column parity). An ECC model is available in VHDL or Verilog. Contact the nearest Numonyx sales office for more details. Figure 17. Error detection ### 8.6 Hardware simulation models #### 8.6.1 Behavioral simulation models Denali Software Corporation models are platform independent functional models designed to assist customers in performing entire system simulations (typical VHDL/Verilog). These models describe the logic behavior and timings of NAND flash devices, and so allow software to be developed before hardware. #### 8.6.2 IBIS simulations models IBIS (I/O buffer information specification) models describe the behavior of the I/O buffers and electrical characteristics of flash devices. These models provide information such as AC characteristics, rise/fall times and package mechanical data, all of which are measured or simulated at voltage and temperature ranges wider than those allowed by target specifications. IBIS models are used to simulate PCB connections and can be used to resolve compatibility issues when upgrading devices. They can be imported into SPICETOOLS. # 9 Program and erase times and endurance cycles The program and erase times and the number of program/erase cycles per block are shown in *Table 18*. Table 18. Program, erase times and program erase endurance cycles | Parameters | | Unit | | | |-------------------------------------------|---------|------|-----|--------| | Farameters | Min | Тур | Max | - Unit | | Page program time | | 200 | 700 | μs | | Block erase time | | 2 | 3 | ms | | Program/erase cycles per block (with ECC) | 100 000 | | | cycles | | Data retention | 10 | | | years | ## 10 Maximum ratings Stressing the device above the ratings listed in *Table 19: Absolute maximum ratings*, may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 19. Absolute maximum ratings | Symbol | Parameter | | Va | l lmit | | |--------------------------------|-------------------------|---------------|-------|--------|------| | Symbol | Parameter | | Min | Max | Unit | | T <sub>BIAS</sub> | Temperature under bias | | - 50 | 125 | °C | | T <sub>STG</sub> | Storage temperature | <b>- 65</b> | 150 | °C | | | V <sub>IO</sub> <sup>(1)</sup> | Input or output voltage | 1.8 V devices | - 0.6 | 2.7 | V | | VIO. | Input of output voltage | 3 V devices | - 0.6 | 4.6 | V | | V <sub>DD</sub> | Supply voltage | 1.8 V devices | - 0.6 | 2.7 | V | | | Supply voltage | 3 V devices | - 0.6 | 4.6 | °C V | <sup>1.</sup> Minimum voltage may undershoot to -2~V for less than 20 ns during transitions on input and I/O pins. Maximum voltage may overshoot to $V_{DD}+2~V$ for less than 20 ns during transitions on I/O pins. ## 11 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 20: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 20. Operating and AC measurement conditions | Parameter | | NAND | flash | Unito | |------------------------------------------|---------------------------|-----------------|----------|-------| | Farameter | i diametei | | | Units | | Supply voltage (\/ \) | 1.8 V devices | 1.7 | 1.95 | V | | Supply voltage (V <sub>DD</sub> ) | 3 V devices | 2.7 | 3.6 | V | | Ambient temperature (T.) | Grade 1 | 0 | 70 | °C | | Ambient temperature (T <sub>A</sub> ) | Grade 6 | -40 | 85 | °C | | Load capacitance (C <sub>L</sub> ) | 1.8 V devices | 30 | | pF | | (1 TTL GATE and C <sub>L</sub> ) | 3 V devices (2.7 - 3.6 V) | 5 | 0 | pF | | Input pulses voltages | 1.8 V devices | 0 | $V_{DD}$ | V | | input puises voitages | 3 V devices | 0.4 | 2.4 | V | | Input and output timing ref. voltages | $V_D$ | <sub>D</sub> /2 | V | | | Output circuit resistor R <sub>ref</sub> | 8.35 | | kΩ | | | Input rise and fall times | Input rise and fall times | | | ns | Table 21. Capacitance<sup>(1)</sup> | Syn | nbol | Parameter | Test condition | Тур | Max | Unit | |-----|------|-----------------------------------------|----------------|-----|-----|------| | С | ÌIN | Input capacitance | $V_{IN} = 0 V$ | | 10 | pF | | C | I/O | Input/output capacitance <sup>(2)</sup> | $V_{IL} = 0 V$ | | 10 | pF | <sup>1.</sup> $T_A = 25$ °C, f = 1 MHz. $C_{IN}$ and $C_{I/O}$ are not 100% tested. <sup>2.</sup> Input/output capacitances double in stacked devices. $V_{DD}$ 2R<sub>ref</sub> NAND flash ≥2R<sub>ref</sub> $\mathsf{C}_\mathsf{L}$ GND GND Ai11085 Figure 18. Equivalent testing circuit for AC characteristics measurement Table 22. DC characteristics, 1.8 V devices | Symbol | Paramete | er | Test conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------|------------------------|-----------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | I <sub>DD1</sub> | | Sequential read | $\frac{t_{RLRL} \text{ minimum}}{E = V_{IL,} I_{OUT} = 0 \text{ mA}}$ | - | 8 | 15 | mA | | I <sub>DD2</sub> | Operating current | Program | - | - | 8 | 15 | mA | | I <sub>DD3</sub> | | Erase | _ | - | 8 | 15 | mA | | I <sub>DD5</sub> | Standby current (CMOS) <sup>(1)</sup> | | $\overline{E} = V_{DD} - 0.2,$ $\overline{WP} = 0/V_{DD}$ | - | 10 | 50 | μA | | ILI | Input leakage current <sup>(1)</sup> | | $V_{IN} = 0$ to $V_{DD}$ max | - | - | ±10 | μΑ | | I <sub>LO</sub> | Output leakage | current <sup>(1)</sup> | $V_{OUT} = 0$ to $V_{DD}$ max | - | - | ±10 | μΑ | | V <sub>IH</sub> | Input high vo | ltage | _ | V <sub>DD</sub> - 0.4 | - | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input low vol | tage | _ | -0.3 | - | 0.4 | V | | V <sub>OH</sub> | Output high volta | age level | I <sub>OH</sub> = -100 μA | V <sub>DD</sub> - 0.1 | - | _ | V | | V <sub>OL</sub> | Output low voltage level | | I <sub>OL</sub> = 100 μA | - | - | 0.1 | V | | $I_{OL}(R\overline{B})$ | Output low current (RB) | | V <sub>OL</sub> = 0.1 V | 3 | 4 | | mA | | V <sub>LKO</sub> | V <sub>DD</sub> supply voltage<br>program locl | - | _ | - | _ | 1.1 | V | <sup>1.</sup> Leakage current and standby current double in stacked devices. Table 23. DC characteristics, 3 V devices | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|------------------------|-----------------------------------------------------------------------|--------------------|-----|-----------------------|------| | I <sub>DD1</sub> | | Sequential<br>Read | $\frac{t_{RLRL} \text{ minimum}}{E = V_{IL,} I_{OUT} = 0 \text{ mA}}$ | - | 10 | 20 | mA | | I <sub>DD2</sub> | Operating current | Program | _ | - | 10 | 20 | mA | | I <sub>DD3</sub> | | Erase | _ | - | 10 | 20 | mA | | I <sub>DD4</sub> | Standby current | (TTL) <sup>(1)</sup> | $\overline{E} = V_{IH}, \overline{WP} = 0/V_{DD}$ | | | 1 | mA | | I <sub>DD5</sub> | Standby current (CMOS) <sup>(1)</sup> | | $\overline{E} = V_{DD} - 0.2,$ $\overline{WP} = 0/V_{DD}$ | - | 10 | 50 | μΑ | | I <sub>LI</sub> | Input leakage c | urrent <sup>(1)</sup> | $V_{IN} = 0$ to $V_{DD}$ max | - | _ | ±10 | μA | | I <sub>LO</sub> | Output leakage | current <sup>(1)</sup> | $V_{OUT} = 0$ to $V_{DD}$ max | - | _ | ±10 | μA | | V <sub>IH</sub> | Input high vo | ltage | _ | 0.8V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input low vol | tage | - | -0.3 | _ | 0.2V <sub>DD</sub> | V | | V <sub>OH</sub> | Output high volta | age level | I <sub>OH</sub> = -400 μA | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output low voltage level | | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | V | | I <sub>OL</sub> (RB) | Output low current (RB) | | V <sub>OL</sub> = 0.4 V | 8 | 10 | | mA | | V <sub>LKO</sub> | V <sub>DD</sub> supply voltage<br>program locl | • | _ | _ | _ | 1.7 | V | <sup>1.</sup> Leakage current and standby current double in stacked devices. Numonyx 43/60 Table 24. AC characteristics for command, address, data input | Symbol | Alt.<br>symbol | Parameter | Parameter | | 1.8 V<br>devices | 3 V<br>devices | Unit | |--------------------|------------------|------------------------------------------------------------|------------------|--------|------------------|----------------|------| | t <sub>ALLWH</sub> | + | Address Latch Low to Write Enable High | AL setup time | Min | 25 | 15 | ns | | t <sub>ALHWH</sub> | t <sub>ALS</sub> | Address Latch High to Write Enable High | AL setup time | IVIIII | 25 | 15 | 115 | | t <sub>CLHWH</sub> | 4 | Command Latch High to Write Enable High | CL cotup time | Min | 25 | 15 | 20 | | t <sub>CLLWH</sub> | t <sub>CLS</sub> | Command Latch Low to Write Enable<br>High | CL setup time | IVIIII | 25 | 15 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Data setup time | Min | 20 | 15 | ns | | t <sub>ELWH</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable High | E setup time | Min | 35 | 20 | ns | | t <sub>WHALH</sub> | | Write Enable High to Address Latch High | AL hold time | Min | 10 | 5 | ns | | t <sub>WHALL</sub> | t <sub>ALH</sub> | Write Enable High to Address Latch Low | AL hold time | Min | 10 | 5 | 115 | | t <sub>WHCLH</sub> | 4. | Write Enable High to Command Latch<br>High | ligh | | 10 | 5 | 20 | | t <sub>WHCLL</sub> | t <sub>CLH</sub> | Write Enable High to Command Latch<br>Low | CL hold time | Min | 10 | 5 | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Data Transition | Data hold time | Min | 10 | 5 | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High | E hold time | Min | 10 | 5 | ns | | t <sub>WHWL</sub> | t <sub>WH</sub> | Write Enable High to Write Enable Low W High hold time Min | | Min | 15 | 10 | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Enable Low to Write Enable High W pulse width Min | | 25 | 15 | ns | | | t <sub>WLWL</sub> | t <sub>WC</sub> | Write Enable Low to Write Enable Low | Write cycle time | Min | 45 | 30 | ns | Table 25. AC characteristics for operations<sup>(1)</sup> | Symbol | Alt.<br>symbol | laracteristics for op | Parameter | | 1.8 V<br>devices | 3 V<br>devices | Unit | |----------------------------------------|---------------------------------|--------------------------------------------|------------------------------------|------|------------------|----------------|------| | t <sub>ALLRL1</sub> | | Address Latch Low to | Read electronic signature | Min | 10 | 10 | ns | | t <sub>ALLRL2</sub> | t <sub>AR</sub> | Read Enable Low | Enable Low Read cycle | | 10 | 10 | ns | | t <sub>BHRL</sub> | t <sub>RR</sub> | Ready/Busy High to R | ead Enable Low | Min | 20 | 20 | ns | | t <sub>BLBH1</sub> | | | Read busy time | Max | 25 | 25 | μs | | t <sub>BLBH2</sub> | t <sub>PROG</sub> | | Program busy time | Max | 700 | 700 | μs | | t <sub>BLBH3</sub> | t <sub>BERS</sub> | | Erase busy time | Max | 3 | 3 | ms | | | | | Reset busy time, during ready | Max | 5 | 5 | μs | | | | Ready/Busy Low to Ready/Busy High | Reset busy time, during read Max | | 5 | 5 | μs | | t <sub>BLBH4</sub> | t <sub>RST</sub> | rtoddy/Bdoy r ligir | Reset busy time, during program | Max | 10 | 10 | μs | | | | | Reset busy time, during erase | Max | 500 | 500 | μs | | 4 | | | Cacha huay time | Тур | 3 | 3 | μs | | t <sub>BLBH5</sub> | t <sub>CBSY</sub> | | Cache busy time | Max | 700 | 700 | μs | | t <sub>CLLRL</sub> | t <sub>CLR</sub> | Command Latch Low t | to Read Enable Low | Min | 10 | 10 | ns | | t <sub>DZRL</sub> | t <sub>IR</sub> | Data Hi-Z to Read Ena | able Low | Min | 0 | 0 | ns | | t <sub>EHQZ</sub> | t <sub>CHZ</sub> | Chip Enable High to O | utput Hi-Z | Max | 30 | 30 | ns | | t <sub>RHQZ</sub> | t <sub>RHZ</sub> | Read Enable High to | Output Hi-z | Max | 30 | 30 | ns | | t <sub>WHWH</sub> | t <sub>ADL</sub> <sup>(2)</sup> | Last address latched to operations | o data loading time during program | Min | 100 | 100 | ns | | t <sub>VHWH</sub><br>t <sub>VLWH</sub> | t <sub>WW</sub> <sup>(3)</sup> | Write protection time | | Min | 100 | 100 | ns | | t <sub>ELQV</sub> | t <sub>CEA</sub> | Chip Enable Low to Ou | utput Valid | Max | 45 | 25 | ns | | t <sub>RHRL</sub> | t <sub>REH</sub> | Read Enable High to<br>Read Enable Low | Read Enable High hold time | Min | 15 | 10 | ns | | t <sub>EHQX</sub> | _ | 01. 5 11 11. 1 | 15 11 1:14 0 4 41111 | N.4: | 40 | 40 | | | t <sub>RHQX</sub> | T <sub>OH</sub> | Chip Enable High of R | ead Enable high to Output Hold | Min | 10 | 10 | ns | | t <sub>RLRH</sub> | t <sub>RP</sub> | Read Enable Low to<br>Read Enable High | Read Enable pulse width | Min | 25 | 15 | ns | | t <sub>RLRL</sub> | t <sub>RC</sub> | Read Enable Low to<br>Read Enable Low | Read cycle time | Min | 50 | 30 | ns | | _ | | Read Enable Low to Read Enable access time | | Max | | | | | t <sub>RLQV</sub> | t <sub>REA</sub> | Output Valid | | | 30 | 20 | ns | | t <sub>WHBH</sub> | t <sub>R</sub> | Write Enable High to Ready/Busy High | Vrite Enable High to | | 25 | 25 | μs | | t <sub>WHBL</sub> | t <sub>WB</sub> | Write Enable High to F | Ready/Busy Low | Max | 100 | 100 | ns | | t <sub>WHRL</sub> | t <sub>WHR</sub> | Write Enable High to R | Read Enable Low | Min | 60 | 60 | ns | <sup>1.</sup> The time to ready depends on the value of the pull-up resistor tied to the ready/busy pin. See *Figure 31*, *Figure 32* and *Figure 33*. Numonyx 45/60 <sup>2.</sup> $t_{WHWH}$ is the time from $\overline{W}$ rising edge during the final address cycle to $\overline{W}$ rising edge during the first data cycle. <sup>3.</sup> During a program/erase enable operation, $t_{WW}$ is the delay from $\overline{WP}$ high to $\overline{W}$ High. During a program/erase disable Operation, $t_{WW}$ is the delay from $\overline{WP}$ Low to $\overline{W}$ High. <sup>4.</sup> ES = electronic signature. Figure 19. Command latch AC waveforms Figure 20. Address latch AC waveforms 1. A fifth address cycle is required for 2-Gbit devices only. Figure 21. Data Input Latch AC waveforms 1. Data in last is 2112 in x8 devices and 1056 in x16 devices. Figure 22. Sequential data output after read AC waveforms 1. CL = Low, AL = Low, $\overline{W} = High$ . Numonyx 47/60 tCLLRL-CL tWHCLL tCLHWH-**→**tWHEH Ē tELWH -tWLWH W - tELQV tWHRL tEHQZ→ $\bar{\mathsf{R}}$ tDZRL tRLQV 😽 tDVWH--tWHDX tRHQZ-(Data Hold time) (Data Setup time) Status Register Output I/O 70h Figure 23. Read status register AC waveforms <sup>1.</sup> Refer to *Table 14* for the values of the manufacturer and device codes, and to *Table 15* and *Table 16* for the information contained in byte 3 and 4. ai13108 Figure 25. Page read operation AC waveforms 1. A fifth address cycle is required for 2-Gbit devices only. Figure 26. Page program AC waveforms 1. A fifth address cycle is required for 2-Gbit devices only. Figure 27. Block erase AC waveforms 1. Address cycle 3 is required for 2-Gbit devices only. Figure 28. Reset AC waveforms Numonyx 51/60 Figure 29. Program/erase enable waveforms Figure 30. Program/erase disable waveforms ## 11.1 Ready/Busy signal electrical characteristics Figure 32, Figure 31 and Figure 33 show the electrical characteristics for the Ready/Busy signal. The value required for the resistor $R_P$ can be calculated using the following equation: $$R_{P}min = \frac{(V_{DDmax} - V_{OLmax})}{I_{OL} + I_{L}}$$ So, $$R_{p}min(1.8V) = \frac{1.85V}{3mA^{+} I_{L}}$$ $$R_{p}min(3V) = \frac{3.2V}{8mA^{+} I_{L}}$$ where $I_L$ is the sum of the input currents of all the devices tied to the Ready/Busy signal. $R_P$ max is determined by the maximum value of $t_r$ . Figure 31. Ready/Busy AC waveform Figure 32. Ready/Busy load circuit Figure 33. Resistor value versus waveform timings for Ready/Busy signal 1. T = 25°C. #### 11.2 **Data protection** The Numonyx NAND device is designed to guarantee data protection during power transitions. A $V_{DD}$ detection circuit disables all NAND operations, if $V_{DD}$ is below the $V_{LKO}$ threshold. In the $V_{DD}$ range from $V_{LKO}$ to the lower limit of nominal range, the $\overline{WP}$ pin should be kept low (V<sub>IL</sub>) to guarantee hardware protection during power transitions as shown in the below figure. Figure 34. **Data protection** ## 12 Package mechanical In order to meet environmental requirements, Numonyx offers these devices in ECOPACK® packages. ECOPACK® packages are lead-free. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. Figure 35. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline 1. Drawing is not to scale. Table 26. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package mechanical data | Symbol | | millimeters | | | inches | | |--------|-------|-------------|-------|-------|--------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.20 | | | 0.047 | | A1 | 0.10 | 0.05 | 0.15 | 0.004 | 0.002 | 0.006 | | A2 | 1.00 | 0.95 | 1.05 | 0.039 | 0.037 | 0.041 | | В | 0.22 | 0.17 | 0.27 | 0.009 | 0.007 | 0.011 | | С | | 0.10 | 0.21 | | 0.004 | 0.008 | | СР | | | 0.08 | | | 0.003 | | D1 | 12.00 | 11.90 | 12.10 | 0.472 | 0.468 | 0.476 | | E | 20.00 | 19.80 | 20.20 | 0.787 | 0.779 | 0.795 | | E1 | 18.40 | 18.30 | 18.50 | 0.724 | 0.720 | 0.728 | | е | 0.50 | _ | - | 0.020 | _ | | | L | 0.60 | 0.50 | 0.70 | 0.024 | 0.020 | 0.028 | | L1 | 0.80 | | | 0.031 | | | | α | 3° | 0° | 5° | 3° | 0° | 5° | Numonyx 55/60 D D2 D1 SD FD F Figure 36. VFBGA63 9.5 x 12 mm - 6 x 8 active ball array, 0.80 mm pitch, package outline 1. Drawing is not to scale Table 27. VFBGA63 9.5 x 12 mm - 6 x 8 ball array, 0.80 mm pitch, package mechanical data | Symbol | | millimeters | | | inches | | |--------|-------|-------------|-------|-------|--------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.05 | | | 0.041 | | A1 | | 0.25 | | | 0.010 | | | A2 | | | 0.70 | | | 0.028 | | b | 0.45 | 0.40 | 0.50 | 0.018 | 0.016 | 0.020 | | D | 9.50 | 9.40 | 9.60 | 0.374 | 0.370 | 0.378 | | D1 | 4.00 | | | 0.157 | | | | D2 | 7.20 | | | 0.283 | | | | ddd | | | 0.10 | | | 0.004 | | Е | 12.00 | 11.90 | 12.10 | 0.472 | 0.468 | 0.476 | | E1 | 5.60 | | | 0.220 | | | | E2 | 8.80 | | | 0.346 | | | | е | 0.80 | _ | _ | 0.031 | - | _ | | FD | 2.75 | | | 0.108 | | | | FD1 | 1.15 | | | 0.045 | | | | FE | 3.20 | | | 0.126 | | | | FE1 | 1.60 | | | 0.063 | | | | SD | 0.40 | | | 0.016 | | | | SE | 0.40 | | | 0.016 | | | Figure 37. VFBGA63 9 x 11 mm - 6 x 8 active ball array, 0.80 mm pitch, package outline 1. Drawing is not to scale Table 28. VFBGA63 9 x 11 mm - 6 x 8 active ball array, 0.80 mm pitch, package mechanical data | Cumbal | | millimeters | | | inches | | |--------|-------|-------------|-------|-------|--------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.05 | | | 0.041 | | A1 | | 0.25 | | | 0.010 | | | A2 | | | 0.70 | | | 0.028 | | b | 0.45 | 0.40 | 0.50 | 0.018 | 0.016 | 0.020 | | D | 9.00 | 8.90 | 9.10 | 0.354 | 0.350 | 0.358 | | D1 | 4.00 | | | 0.157 | | | | D2 | 7.20 | | | 0.283 | | | | ddd | | | 0.10 | | | 0.004 | | E | 11.00 | 10.90 | 11.10 | 0.433 | 0.429 | 0.437 | | E1 | 5.60 | | | 0.220 | | | | E2 | 8.80 | | | 0.346 | | | | е | 0.80 | _ | _ | 0.031 | _ | _ | | FD | 2.50 | | | 0.098 | | | | FD1 | 0.90 | | | 0.035 | | | | FE | 2.70 | | | 0.106 | | | | FE1 | 1.10 | | | 0.043 | | | | SD | 0.40 | _ | - | 0.016 | _ | _ | | SE | 0.40 | _ | - | 0.016 | _ | _ | Numonyx 57/60 ## 13 Ordering information Table 29. Ordering information scheme E = ECOPACK® package, standard packing F = ECOPACK® package, tape & reel packing - 1. x16 organization only available for MCP products. - 2. For NAND02G-B2C devices only. - 3. For NAND01G-B2B devices only. Note: Devices are shipped from the factory with the memory content bits, in valid blocks, erased to '1'. For further information on any aspect of this device, please contact your nearest Numonyx sales office. # 14 Revision history Table 30. Document revision history | Date | Version | Changes | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-May-2006 | 0.1 | Initial release. | | 01-Jun-2006 | 1 | Document status changed to preliminary data. | | 09-Jun-2006 | 2 | VFBGA63 9 x 11 x 1 mm package added for NAND01G-B2B devices and VFBGA63 9.5 x 12 x 1 mm dedicated to NAND02G-B2C devices. | | 23-Nov-2006 | 3 | Note 2 below <i>Commands</i> removed. Overview of <i>Section 6.1: Read memory array</i> updated. Paragraph concerning Exit Cache Read command updated in <i>Section 6.2: Cache read</i> . Block replacement section replaced by <i>Section 8.2: NAND flash memory failure modes</i> . t <sub>WHALL</sub> added in <i>Table 24: AC characteristics for command, address, data input</i> . RB waveform updated in <i>Figure 25: Page read operation AC waveforms</i> , and CL waveform modified in <i>Figure 26: Page program AC waveforms</i> . | | 20-Apr-2007 | 4 | An error correction code (ECC) is required to obtain a data integrity of 100 000 program/erase cycles per block. Section 3.9: Ready/Busy (RB) modified. t <sub>RHRL2</sub> timing removed from Figure 9: Page program operation and Table 25: AC characteristics for operations. Note removed below Figure 11: Copy back program. t <sub>WHBH2</sub> replaced by t <sub>BLBH5</sub> , cash busy time, in Section 6.5: Cache program. Alt. symbol for t <sub>BLBH4</sub> is t <sub>RST</sub> in Table 25: AC characteristics for operations. | | 14-Apr-2008 | 5 | Applied Numonyx branding. | #### Please Read Carefully: INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX™ PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications. Numonyx may make changes to specifications and product descriptions at any time, without notice. Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Numonyx reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by visiting Numonyx's website at http://www.numonyx.com. Numonyx StrataFlash is a trademark or registered trademark of Numonyx or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 11/5/7, Numonyx, B.V., All Rights Reserved. Numonyx