# MC9S12B128 Device User Guide V01.13 # Covers also preliminary MC9S12B64 using MC9S12B128 die Original Release Date: 22 Nov 2002 Revised: 05 Jul 2005 **Semiconductor Products Sector** ©Motorola, Inc., 2001 # **Revision History** | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V01.00 | 20 NOV<br>2002 | 20 NOV<br>2002 | | Initial version based on MC9S12DGJ64-1.10 Version. | | V01.01 | 27 JAN<br>2003 | 01 FEB<br>2003 | | updated Table 0-1; added submodule configuration in Section 6 & Section 11. Updated memory map \$0118-\$011B | | V01.02 | 24 FEB<br>2003 | 24 FEB<br>2003 | | updated Table 0-1; updated section 2.2.28; Updated memory map \$0101. | | V01.03 | 18MAR<br>2003 | 18 MAR<br>2003 | | added the IIC to the document; added for B64 more details in the preface and the according "Memory Map out of Reset" | | V01.04 | 05MAY<br>2003 | 05 MAY<br>2003 | | Updated bus frequency in <b>Table A-4</b> ; updated numbers in <b>A.3.1.2</b> and <b>A.3.1.3</b> | | V01.05 | 20 JUN<br>2003 | 20 JUN<br>2003 | | Updated B64 details. Corrected numbering in <b>Table A-26</b> . Replaced references to HCS12 Core Guide by the individual HCS12 Block guides. <b>Table 2-1</b> corrected pullrresistor reset state PE4-PE2. <b>Table A-1</b> corrected footnote on clamp of TEST pin. | | V01.06 | 01 SEP<br>2003 | 01 SEP<br>2003 | | Updated Section 11, Section 15, A.5.2 Oscillator Table A-15 corrected Num 9 and 10. | | V01.07 | 31 OCT<br>2003 | 31 OCT<br>2003 | | Added Table 0-2 and note at Section 8.1 | | V01.08 | 22 JAN<br>2004 | 22 JAN<br>2004 | | Updated Table 1-3 | | V01.09 | 24 FEB<br>2004 | 24 FEB<br>2004 | | Updated Table 0-5, row 6 of Table A-15 | | V01.10 | 17 MAR<br>2004 | 17 MAR<br>2004 | | Added Table 0-3, updated Figure 0-1 and Table 1-3 | | V01.11 | 13 AUG<br>2004 | 13 AUG<br>2004 | | Added <b>Table 0-4</b> ; updated <b>Table 1-3</b> ; added Note in <b>Section 11</b> ; row 5 & 6 of <b>Table A-7</b> ; row 4 & 7 <b>Table A-17</b> ; <b>A.5.1.5</b> ; <b>A.5.1.6</b> ; <b>Table A-20</b> row 13 & 14 | | V01.12 | 20 JUN<br>2005 | 20 JUN<br>2005 | | Updated Figure 0-1. Updated Table A-10 and Table A-11. Updated Table A-16 and section A.3.2. | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and a registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. ©Motorola, Inc., 2001 | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|----------------------------------------------------| | V01.13 | 05 JUL<br>2005 | 05 JUL<br>2005 | | Updated Figure 0-1. Updated A.3.2 NVM Reliability. | # **Table of Contents** # **Section 1 Introduction** | 1.1 | Overview | |--------|----------------------------------------------------------------| | 1.2 | Features | | 1.3 | Modes of Operation | | 1.4 | Block Diagram | | 1.5 | System Memory Map | | 1.5.1 | Detailed Register Map | | 1.6 | Part ID Assignments48 | | Secti | ion 2 Signal Description | | 2.1 | System Pinout | | 2.1.1 | Signal Properties Summary | | 2.2 | Detailed Signal Descriptions | | 2.2.1 | EXTAL, XTAL — Oscillator Pins | | 2.2.2 | RESET — External Reset Pin | | 2.2.3 | TEST — Test Pin | | 2.2.4 | VREGEN — Voltage Regulator Enable Pin | | 2.2.5 | XFC — PLL Loop Filter Pin | | 2.2.6 | BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin | | 2.2.7 | PAD[15:0] / AN[15:0] — Port AD Input Pins ATD | | 2.2.8 | PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins | | 2.2.9 | PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins | | 2.2.10 | | | 2.2.11 | | | 2.2.12 | | | 2.2.13 | | | 2.2.14 | | | 2.2.15 | | | 2.2.16 | • | | 2.2.17 | • | | 2.2.18 | | | 2.2.19 | | | 2.2.20 | PH5 / KWH5 — Port H I/O Pin 5 | | 2.2.21 | PH4 / KWH4 — Port H I/O Pin 2 | .57 | |--------|------------------------------------------------|-----| | 2.2.22 | PH3 / KWH3 — Port H I/O Pin 3 | .57 | | 2.2.23 | PH2 / KWH2 — Port H I/O Pin 2 | .58 | | 2.2.24 | PH1 / KWH1 — Port H I/O Pin 1 | .58 | | 2.2.25 | PH0 / KWH0 — Port H I/O Pin 0 | .58 | | 2.2.26 | PJ7 / KWJ7 / SCL — Port J I/O Pins 7 | .58 | | 2.2.27 | PJ6 / KWJ6 / SDA — Port J I/O Pins 6 | .58 | | 2.2.28 | PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0] | .58 | | 2.2.29 | PK7 / ECS / ROMCTL — Port K I/O Pin 7 | .58 | | 2.2.30 | PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0] | | | 2.2.31 | PM7 — Port M I/O Pin 7 | .59 | | 2.2.32 | PM6 — Port M I/O Pin 6 | .59 | | 2.2.33 | PM5 / SCK0 — Port M I/O Pin 5 | .59 | | 2.2.34 | PM4 / MOSI0 — Port M I/O Pin 4 | | | 2.2.35 | PM3 / SS0 — Port M I/O Pin 3 | .59 | | 2.2.36 | PM2 / MISO0 — Port M I/O Pin 2 | | | 2.2.37 | PM1 / TXCAN0 — Port M I/O Pin 1 | .59 | | 2.2.38 | PM0 / RXCAN0 — Port M I/O Pin 0 | | | 2.2.39 | PP7 / KWP7 / PWM7 — Port P I/O Pin 7 | | | 2.2.40 | PP6 / KWP6 / PWM6 — Port P I/O Pin 6 | | | 2.2.41 | PP5 / KWP5 / PWM5 — Port P I/O Pin 5 | | | 2.2.42 | PP4 / KWP4 / PWM4 — Port P I/O Pin 4 | | | 2.2.43 | PP3 / KWP3 / PWM3 — Port P I/O Pin 3 | | | 2.2.44 | PP2 / KWP2 / PWM2 — Port P I/O Pin 2 | | | 2.2.45 | PP1 / KWP1 / PWM1 — Port P I/O Pin 1 | | | 2.2.46 | PP0 / KWP0 / PWM0 — Port P I/O Pin 0 | | | 2.2.47 | PS7 / SS0 — Port S I/O Pin 7 | | | 2.2.48 | PS6 / SCK0 — Port S I/O Pin 6 | | | 2.2.49 | PS5 / MOSI0 — Port S I/O Pin 5 | | | 2.2.50 | PS4 / MISO0 — Port S I/O Pin 4 | | | 2.2.51 | PS3 / TXD1 — Port S I/O Pin 3 | | | 2.2.52 | PS2 / RXD1 — Port S I/O Pin 2 | | | 2.2.53 | PS1 / TXD0 — Port S I/O Pin 1 | | | 2.2.54 | PS0 / RXD0 — Port S I/O Pin 0 | | | 2.2.55 | PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0] | .61 | | 2.3 Po | ower Supply Pins | .61 | | 2.3.1 | VDDX, VSSX — Power & Ground Pins for I/O Drivers | |-------------|-----------------------------------------------------------------------------------| | 2.3.2<br>62 | VDDR, VSSR — Power & Ground Pins for I/O Drivers & for Internal Voltage Regulator | | 2.3.3 | VDD1, VDD2, VSS1, VSS2 — Internal Logic Power Supply Pins | | 2.3.4 | VDDA, VSSA — Power Supply Pins for ATD and VREG63 | | 2.3.5 | VRH, VRL — ATD Reference Voltage Input Pins | | 2.3.6 | VDDPLL, VSSPLL — Power Supply Pins for PLL | | 2.3.7 | VREGEN — On Chip Voltage Regulator Enable | | Secti | ion 3 System Clock Description | | Secti | ion 4 Modes of Operation | | 4.1 | Overview | | 4.2 | Chip Configuration Summary | | 4.3 | Security | | 4.3.1 | Securing the Microcontroller66 | | 4.3.2 | Operation of the Secured Microcontroller | | 4.3.3 | Unsecuring the Microcontroller67 | | 4.4 | Low Power Modes | | 4.4.1 | Stop | | 4.4.2 | Pseudo Stop | | 4.4.3 | Wait | | 4.4.4 | Run | | Secti | ion 5 Resets and Interrupts | | 5.1 | Overview | | 5.2 | Vectors | | 5.2.1 | Vector Table69 | | 5.3 | Resets70 | | 5.3.1 | I/O pins71 | | 5.3.2 | Memory | | 5.4 | Interrupts71 | | Secti | ion 6 HCS12 Core Block Description | | 6.1 | CPU12 Block Description | | 6.1.1 | Device-specific information | | 6.2 | HCS12 Module Mapping Control (MMC) Block Description | | | | | 6.2.1 | Device-specific information | 72 | |-------|-------------------------------------------------------------------|----| | 6.3 | HCS12 Multiplexed External Bus Interface (MEBI) Block Description | 72 | | 6.3.1 | Device-specific information | 72 | | 6.4 | HCS12 Interrupt (INT) Block Description | 72 | | 6.5 | HCS12 Background Debug (BDM) Block Description | 73 | | 6.5.1 | Device-specific information | 73 | | 6.6 | HCS12 Breakpoint (BKP) Block Description | 73 | | Sect | ion 7 Voltage Regulator (VREG3V3) Block Description | | | Sect | ion 8 Clock and Reset Generator (CRG) Block Description | | | 8.1 | Device-specific information | 73 | | Sect | ion 9 Oscillator (OSC) Block Description | | | 9.1 | Device-specific information | 73 | | Sect | ion 10 Standard Timer (TIM) Block Description | | | Sect | ion 11 Analog to Digital Converter (ATD) Block Description | | | Sect | ion 12 Inter-IC Bus (IIC) Block Description | | | Sect | ion 13 Serial Communications Interface (SCI) Block Description | | | Sect | ion 14 Serial Peripheral Interface (SPI) Block Description | | | Sect | ion 15 Flash EEPROM 128K1 Block Description | | | Sect | ion 16 EEPROM 1K Block Description | | | Sect | ion 17 RAM Block Description | | | Sect | ion 18 MSCAN Block Description | | | Sect | ion 19 Pulse Width Modulator (PWM) Block Description | | | Sect | ion 20 Port Integration Module (PIM) Block Description | | # **Section 21 Printed Circuit Board Layout Proposals** # **Appendix A Electrical Characteristics** | A.1 | General | 81 | |--------|-----------------------------------------------|-----| | A.1.1 | Parameter Classification | 81 | | A.1.2 | Power Supply | 81 | | A.1.3 | Pins | 82 | | A.1.4 | Current Injection | 82 | | A.1.5 | Absolute Maximum Ratings | 83 | | A.1.6 | ESD Protection and Latch-up Immunity | 84 | | A.1.7 | Operating Conditions | 84 | | A.1.8 | Power Dissipation and Thermal Characteristics | 85 | | A.1.9 | I/O Characteristics | 87 | | A.1.10 | Supply Currents | 89 | | A.2 | ATD Characteristics | 93 | | A.2.1 | ATD Operating Characteristics In 5V Range | 93 | | A.2.2 | ATD Operating Characteristics In 3.3V Range | 93 | | A.2.3 | Factors influencing accuracy | 94 | | A.2.4 | ATD accuracy | 96 | | A.3 | NVM, Flash and EEPROM | 99 | | A.3.1 | NVM timing | 99 | | A.3.2 | NVM Reliability | 101 | | A.4 | VREG_3V3 | 105 | | A.4.1 | Operating Conditions | 105 | | A.4.2 | Chip Power-up and Voltage Drops | 105 | | A.4.3 | Output Loads | 106 | | A.5 | Reset, Oscillator and PLL | 109 | | A.5.1 | Startup | | | A.5.2 | Oscillator | 111 | | A.5.3 | Phase Locked Loop | 112 | | A.6 | MSCAN | 117 | | A.7 | SPI | 119 | | A.7.1 | Master Mode | 119 | | A.7.2 | Slave Mode | 121 | | A.8 | External Bus Timing | | | A.8.1 | General Muxed Bus Timing | 123 | # **Appendix B Package Information** | B.1 | General | .127 | |-----|----------------------|------| | B.2 | 112-pin LQFP package | .128 | | B.3 | 80-pin QFP package | .129 | # **List of Figures** | Figure 0-1 | Order Partnumber Example | .18 | |-------------|---------------------------------------------------------|-----| | Figure 1-1 | MC9S12B128 Block Diagram | .26 | | Figure 1-2 | MC9S12B128 Memory Map out of Reset | .29 | | Figure 1-3 | MC9S12B64 using MC9S12B128 die Memory Map out of Reset | .30 | | Figure 2-1 | Pin Assignments in 112-pin LQFP for MC9S12B128 | .50 | | Figure 2-2 | Pin Assignments in 80-pin QFP for MC9S12B128 | .51 | | Figure 2-3 | PLL Loop Filter Connections | .54 | | Figure 2-4 | Colpitts Oscillator Connections (PE7=1) | .55 | | Figure 2-5 | Pierce Oscillator Connections (PE7=0) | .56 | | Figure 2-6 | External Clock Connections (PE7=0) | .56 | | Figure 3-1 | Clock Connections | .64 | | Figure 21-1 | Recommended PCB Layout 112LQFP Colpitts Oscillator | .77 | | Figure 21-2 | Recommended PCB Layout for 80QFP Colpitts Oscillator | .78 | | Figure 21-3 | Recommended PCB Layout for 112LQFP Pierce Oscillator | .79 | | Figure 21-4 | Recommended PCB Layout for 80QFP Pierce Oscillator | .80 | | Figure A-1 | ATD Accuracy Definitions | 98 | | Figure A-2 | Typical Endurance vs Temperature | 103 | | Figure A-3 | VREG_3V3 - Chip Power-up and Voltage Drops (not scaled) | 106 | | Figure A-4 | Basic PLL functional diagram | 112 | | Figure A-5 | Jitter Definitions | 114 | | Figure A-6 | Maximum bus clock jitter approximation | 114 | | Figure A-7 | SPI Master Timing (CPHA=0) | 119 | | Figure A-8 | SPI Master Timing (CPHA=1) | 120 | | Figure A-9 | SPI Slave Timing (CPHA=0) | 121 | | Figure A-10 | SPI Slave Timing (CPHA=1) | 122 | | Figure A-11 | General External Bus Timing | 124 | | Figure B-1 | 112-pin LQFP mechanical dimensions (case no. 987) | 128 | | Figure B-2 | 80-pin QFP Mechanical Dimensions (case no. 841B) | 129 | # **List of Tables** | Tal | ble 0-1 | Derivati | ve Differences | 17 | |-----|----------|----------|------------------------------------------------------------|----| | Tal | ble 0-2 | Defects | fixed on Maskset 1L80R | 17 | | Tal | ble 0-3 | Defects | fixed on Maskset 2L80R | 17 | | Tal | ble 0-4 | Defects | fixed on Maskset 3L80R | 17 | | Tal | ble 0-5 | Docum | ent References | 19 | | Tal | ble 1-1 | Device | Memory Map | 27 | | | \$0000 - | \$000F | MEBI map 1 of 3 (HCS12 Multiplexed External Bus Interface) | 31 | | | \$0010 - | \$0014 | MMC map 1 of 4 (HCS12 Module Mapping Control) | 31 | | | \$0015 - | \$0016 | INT map 1 of 2 (HCS12 Interrupt) | 32 | | | \$0017 - | \$0017 | MMC map 2 of 4 (HCS12 Module Mapping Control) | 32 | | | \$0018 - | \$0018 | Reserved | 32 | | | \$0019 - | \$0019 | VREG3V3 (Voltage Regulator) | 32 | | | \$001A - | \$001B | Miscellaneous Peripherals (Device User Guide, Table 1-3) | 32 | | | \$001C - | \$001D | MMC map 3 of 4 (HCS12 Module Mapping Control, Table 1-4) | 32 | | | \$001E - | \$001E | MEBI map 2 of 3 (HCS12 Multiplexed External Bus Interface) | 32 | | | \$001F - | \$001F | INT map 2 of 2 (HCS12 Interrupt) | 33 | | | \$0020 - | \$0027 | Reserved | 33 | | | \$0028 - | \$002F | BKP (HCS12 Breakpoint) | 33 | | | \$0030 - | \$0031 | MMC map 4 of 4 (HCS12 Module Mapping Control) | 33 | | | \$0032 - | \$0033 | MEBI map 3 of 3 (HCS12 Multiplexed External Bus Interface) | 33 | | | \$0034 - | \$003F | CRG (Clock and Reset Generator) | 34 | | | \$0040 - | \$006F | TIM (Timer 16 Bit 8 Channels) | 34 | | | \$0070 - | \$007F | Reserved | 36 | | | \$0080 - | \$00AF | ATD (Analog to Digital Converter 10 Bit 16 Channel) | 36 | | | \$00B0 - | \$00C7 | Reserved | 38 | | | \$00C8 - | \$00CF | SCI0 (Asynchronous Serial Interface) | 38 | | | \$00D0 - | \$00D7 | SCI1 (Asynchronous Serial Interface) | 38 | | | \$00D8 - | \$00DF | SPI0 (Serial Peripheral Interface) | 39 | | | \$00E0 - | \$00E7 | IIC (Inter IC Bus) | 39 | | | \$00E8 - | \$00FF | Reserved | 40 | | | \$0100 - | \$010F | Flash Control Register (fts128k1) | 40 | | | \$0110 - | \$011B | EEPROM Control Register (eets1k) | 41 | | | \$011C - | \$013F | Reserved | 41 | | | | | | | | \$0140 - | \$017F CAN0 (Motorola Scalable CAN - MSCAN) | 41 | |------------|--------------------------------------------------------------|-----| | Table 1-2 | Detailed MSCAN Foreground Receive and Transmit Buffer Layout | .42 | | \$0180 - | \$01FF Reserved | 43 | | \$0200 - | \$0227 PWM (Pulse Width Modulator 8 Bit 8 Channel) | 44 | | \$0228 - | \$023F Reserved | 45 | | \$0240 - | \$027F PIM (Port Integration Module) | 45 | | \$0280 - | \$03FF Reserved | 47 | | Table 1-3 | Assigned Part ID Numbers | .48 | | Table 1-4 | Memory Size Registers | .48 | | Table 2-1 | Signal Properties | .52 | | Table 2-2 | MC9S12B128 Power and Ground Connection Summary | .62 | | Table 4-1 | Mode Selection | | | Table 4-2 | Clock Selection Based on PE7 | | | Table 4-3 | Voltage Regulator VREGEN | .66 | | Table 5-1 | Interrupt Vector Locations | .69 | | Table 21-1 | Suggested External Component Values | | | Table A-1 | Absolute Maximum Ratings | .83 | | Table A-2 | ESD and Latch-up Test Conditions | | | Table A-3 | ESD and Latch-Up Protection Characteristics | | | Table A-4 | Operating Conditions | | | Table A-5 | Thermal Package Characteristics | | | Table A-6 | 5V I/O Characteristics | | | Table A-7 | 3.3V I/O Characteristics | | | Table A-8 | Supply Current Characteristics at 25MHz Bus Frequency | | | Table A-9 | Supply Current Characteristics at 16MHz Bus Frequency | | | | ATD Operating Characteristics In 5V Range | | | | ATD Operating Characteristics In 3.3V Range | | | | ATD Electrical Characteristics | | | | ATD Conversion Performance In 5V Range | | | | ATD Conversion Performance In 3.3V Range | | | | NVM Timing Characteristics | | | | NVM Reliability Characteristics | | | | VREG_3V3 - Operating Conditions | | | | VREG_3V3 - Capacitive Loads | | | | Startup Characteristics | | | Table A-20 | Oscillator Characteristics | 111 | | Table A-21 | PLL Characteristics | 115 | |------------|-------------------------------------------------|-----| | Table A-22 | MSCAN Wake-up Pulse Characteristics | 117 | | Table A-23 | Measurement Conditions | 119 | | Table A-24 | SPI Master Mode Timing Characteristics | 120 | | Table A-25 | SPI Slave Mode Timing Characteristics | 122 | | Table A-26 | Expanded Bus Timing Characteristics In 5V Range | 125 | # **Derivative Differences and Document References** The **Device User Guide** provides information about the particular system made up of the MC9S12B128 and MC9S12B64. # **Derivative Differences** **Table 0-1** shows the availability of peripheral modules on the various derivatives. For details about using the HCS12 D family as a development platform for the HCS12B family refer also to engineering bulletin EB388. **Table 0-1 Derivative Differences** | Generic device | MC9S12B128 | MC9S12B64 | | | |-------------------|---------------------------------------|---------------------------------------|--|--| | Packages | 112LQFP, 80QFP | 112LQFP, 80QFP | | | | Mask Set | L80R | L80R | | | | Temp Options | M, V, C | M, V, C | | | | Package Codes | PV, FU | PV, FU | | | | Bus Speed Options | 25MHz, 16MHz | 25MHz, 16MHz | | | | Note | An errata exists contact Sales office | An errata exists contact Sales office | | | **Table 0-2** shows the defects fixed on maskset 1L80R. Table 0-2 Defects fixed on Maskset 1L80R | Errata Number | Module affected | Brief Description | Workaround | |---------------|-----------------|---------------------------------------|------------| | MUCts01096 | mscan | Data byte corrupted in receive buffer | YES | **Table 0-3** shows the defects fixed on maskset 2L80R. Table 0-3 Defects fixed on Maskset 2L80R | Errata Number | nber Module affected Brief Description | | | | | |---------------|----------------------------------------|-----------------------------------------------------------|-----|--|--| | MUCts01096 | mscan | Data byte corrupted in receive buffer | YES | | | | MUCts01371 | mscan | Message erroneously accepted if bus error in bit 6 of EOF | NO | | | **Table 0-4** shows the defects fixed on maskset 3L80R. Table 0-4 Defects fixed on Maskset 3L80R | Errata Number | Module affected | Brief Description | Workaround | |---------------|-----------------|-----------------------------------------------------------|------------| | MUCts01096 | mscan | mscan Data byte corrupted in receive buffer | | | MUCts01371 | mscan | Message erroneously accepted if bus error in bit 6 of EOF | NO | | MUCts01534 | vreg_3v3 | Return from STOP malfunction | NO | Note: Parts with no speed option coding default to 25MHz bus Figure 0-1 Order Partnumber Example The following items should be considered when using a derivative. # PreliminaryMC9S12B64 using MC9S12B128 die The MC9S12B128 is tested only for MC9S12B64 functionality. For the preliminary MC9S12B64 the upper 2K Bytes RAM of the MC9S12B128 are reserved and should not be used. Also the pages \$38-\$3B of Flash are reserved and should not be used. #### Pins not available in 80 pin QFP package #### Port H In order to avoid floating nodes the ports should be either configured as outputs by setting the data direction register (DDRH at Base+\$0262) to \$FF, or enabling the pull resistors by writing a \$FF to the pull enable register (PERH at Base+\$0264). #### Port J[1:0] Port J pull-up resistors are enabled out of reset on all four pins (7:6 and 1:0). Therefore care must be taken not to disable the pull enables on PJ[1:0] by clearing the bits PERJ1 and PERJ0 at Base+\$026C. #### Port K Port K pull-up resistors are enabled out of reset, i.e. Bit 7 = PUKE = 1 in the register PUCR at Base+\$000C. Therefor care must be taken not to clear this bit. #### Port M[7:6] PM7:6 must be configured as outputs or their pull resistors must be enabled to avoid floating inputs. #### Port P6 PP6 must be configured as output or its pull resistor must be enabled to avoid a floating input. #### Port S[7:4] PS7:4 must be configured as outputs or their pull resistors must be enabled to avoid floating inputs. # - PAD[15:8] (ATD channels) Out of reset the ATD channels to PAD[15:8] are disabled preventing current flows in the pins. Do not modify the ATD registers for these channels! # **Document References** The Device User Guide provides information about the MC9S12B128 device made up of standard HCS12 blocks and the HCS12 processor core. This document is part of the customer documentation. A complete set of device manuals also includes all the individual Block User Guides of the implemented modules. In a effort to reduce redundancy all module specific information is located only in the respective Block User Guide. If applicable, special implementation details of the module are given in the block description sections of this document. See **Table 0-5** for names and versions of the referenced documents throughout the Device User Guide. Versi **User Guide Document Order Number** on CPU12 Reference Manual V02 S12CPU12V2/AD HCS12 Module Mapping Control (MMC) Block Guide V04 S12MMCV4/D HCS12 Multiplexed External Bus Interface (MEBI) Block Guide V03 S12MEBIV3/D V01 HCS12 Interrupt (INT) Block Guide S12INTV1/D HCS12 Background Debug (BDM) Block Guide V04 S12BDMV4/D HCS12 Breakpoint (BKP) Block Guide V01 S12BKPV1/D Clock and Reset Generator (CRG) Block User Guide V04 S12CRGV4/D Oscillator (OSC) Block User Guide V02 S12OSCV2/D Input Capture/Output Compare Timer (TIM 16B8C) Block User Guide V01 S12TIM16B8CV1/D Analog to Digital Converter10 Bit 16 Channel (ATD\_10B16C) Block User Guide V03 S12ATD10B16CV3/D Inter IC Bus (IIC) Block User Guide V02 S12IICV2/D Asynchronous Serial Interface (SCI) Block User Guide V02 S12SCIV2/D Serial Peripheral Interface (SPI) Block User Guide V03 S12SPIV3/D Pulse Width Modulator 8 Bit 8 Channel (PWM\_8B8C) Block User Guide V01 S12PWM8B8CV1/D V01 128K Byte Flash (FTS128K1) Block User Guide S12FTS128K1V1/D V01 1K Byte EEPROM (EETS1K) Block User Guide S12EETS1KV1/D Motorola Scalable CAN (MSCAN) Block User Guide V02 S12MSCANV2/D Voltage Regulator (VREG3V3) Block User Guide V02 S12VREG3V3V2/D Port Integration Module (PIM 9B128) Block User Guide V01 S12PIM9B128V1/D **Table 0-5 Document References** # **Section 1 Introduction** # 1.1 Overview The MC9S12B128 microcontroller unit (MCU) is a 16-bit device composed of standard on-chip peripherals including a 16-bit central processing unit (CPU12), 128K bytes of Flash EEPROM, 4K bytes of RAM, 1K bytes of EEPROM, two asynchronous serial communications interfaces (SCI), serial peripheral interface (SPI), an input capture/output compare timer (TIM), 16- channel, 10-bit analog-to-digital converter (ADC), an 8-channel pulse-width modulator (PWM), one CAN 2.0 A, B software compatible module (MSCAN12) and an Inter-IC Bus. The MC9S12B128 has full 16-bit data paths throughout, however, the external bus can operate in an 8-bit narrow mode so single 8-bit wide memory can be interfaced for lower cost systems. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. In addition to the I/O ports available in each module, up to 22 I/O ports are available with Wake-Up capability from STOP or WAIT mode. # 1.2 Features - HCS12 Core - 16-bit HCS12 CPU - i. Upward compatible with M68HC11 instruction set - ii. Interrupt stacking and programmer's model identical to M68HC11 - iii. Instruction queue - iv. Enhanced indexed addressing - MEBI (Multiplexed External Bus Interface) - MMC (Module Mapping Control) - INT (Interrupt control) - BKP (Breakpoints) - BDM (Background Debug Mode) - CRG - Low current Colpitts or - Pierce oscillator, - PLL, - COP watchdog, - Real time interrupt, - Clock monitor - 8-bit and 4-bit ports with interrupt functionality - Digital filtering - Programmable rising or falling edge trigger - Memory - 128K Flash EEPROM - 1K byte EEPROM - 4K byte RAM - Analog-to-Digital Converter - 16-channels for 112 Pin Package, 8 channels for 80 Pin package options - 10-bit resolution - External conversion trigger capability - 1M bit per second, CAN 2.0 A, B software compatible module - Five receive and three transmit buffers - Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit - Four separate interrupt channels for Rx, Tx, error and wake-up - Low-pass filter wake-up function - Loop-back for self test operation - Input Capture/Output Compare Timer (TIM) - 16-bit Counter with 7-bit Prescaler - 8 programmable input capture or output compare channels - 16-bit Pulse Accumulators - Simple PWM Mode - Modulo Reset of Timer Counter - External Event Counting - Gated Time Accumulation - 8 PWM channels - Programmable period and duty cycle - 8-bit 8-channel or 16-bit 4-channel - Separate control for each pulse width and duty cycle - Center-aligned or left-aligned outputs - Programmable clock select logic with a wide range of frequencies - Fast emergency shutdown input - Usable as interrupt inputs - Serial interfaces - Two asynchronous Serial Communications Interfaces (SCI) - Synchronous Serial Peripheral Interface (SPI) - Inter-IC Bus (IIC) - Compatible with I2C Bus standard - Multi-master operation - Software programmable for one of 256 different serial clock frequencies - Internal 2.5V Regulator - Supports an input voltage range from 2.97V to 5.5V - Low power mode capability - Includes low voltage reset (LVR) circuitry - Includes low voltage interrupt (LVI) circuitry - 112-Pin LQFP or 80 QFP package - I/O lines with 5V input and drive capability - 5V A/D converter inputs - Operation at 32 MHz equivalent to 16 MHz Bus Speed; Option 50MHz equivalent to 25MHz Bus Speed - Development support - Single-wire background debug<sup>TM</sup> mode (BDM) - On-chip hardware breakpoints # 1.3 Modes of Operation #### User modes - Normal and Emulation Operating Modes - Normal Single-Chip Mode - Normal Expanded Wide Mode - Normal Expanded Narrow Mode - Emulation Expanded Wide Mode - Emulation Expanded Narrow Mode - Special Operating Modes - Special Single-Chip Mode with active Background Debug Mode - Special Test Mode (Motorola use only) Special Peripheral Mode (Motorola use only) Low power modes - Stop Mode - Pseudo Stop Mode - Wait Mode # 1.4 Block Diagram **Figure 1-1** shows a block diagram of the MC9S12B128 device. Figure 1-1 MC9S12B128 Block Diagram # 1.5 System Memory Map **Table 1-1** and **Figure 1-2** show the device memory map of the MC9S12B128 after reset. The 1K EEPROM is mapped twice in a 2K address space. Note that after reset the bottom 1k of the EEPROM (\$0000 - \$03FF) are hidden by the register space, and the 1K \$0400 - \$07FF is hidden by the RAM. **Table 1-1 Device Memory Map** | Address | Module | Size<br>(Bytes) | |-----------------|---------------------------------------------------------|-----------------| | \$0000 - \$000F | HCS12 Multiplexed External Bus Interface | 16 | | \$0010 - \$0014 | HCS12 Module Mapping Control | 5 | | \$0015 - \$0016 | HCS12 Interrupt | 2 | | \$0017 | HCS12 Module Mapping Control | 1 | | \$0018 | Reserved | 1 | | \$0019 | Voltage Regulator (VREG) | 1 | | \$001A - \$001B | Device ID register (PARTID) | 2 | | \$001C - \$001D | HCS12 Module Mapping Control | 2 | | \$001E | HCS12 Multiplexed External Bus Interface | 1 | | \$001F | HCS12 Interrupt | 1 | | \$0020 - \$0027 | Reserved | 8 | | \$0028 - \$002F | HCS12 Breakpoint | 8 | | \$0030 - \$0031 | HCS12 Module Mapping Control | 2 | | \$0032 - \$0033 | HCS12 Multiplexed External Bus Interface | 2 | | \$0034 - \$003F | Clock and Reset Generator (PLL, RTI, COP) | 12 | | \$0040 - \$006F | Standard Timer Module16-bit 8-channels (TIM) | 48 | | \$0070 - \$007F | Reserved | 16 | | \$0080 - \$00AF | Analog to Digital Converter 10-bit 16 channels (ATD) | 48 | | \$00B0 - \$00C7 | Reserved | 24 | | \$00C8 - \$00CF | Serial Communications Interface 0 (SCI0) | 8 | | \$00D0 - \$00D7 | Serial Communications Interface 1 (SCI1) | 8 | | \$00D8 - \$00DF | Serial Peripheral Interface (SPI0) | 8 | | \$00E0 - \$00E7 | Inter IC Bus (IIC) | 8 | | \$00E8 - \$00FF | Reserved | 24 | | \$0100- \$010F | Flash Control Register | 16 | | \$0110 - \$011B | EEPROM Control Register | 12 | | \$011C - \$013F | Reserved | 36 | | \$0140 - \$017F | Motorola Scalable Can (CAN0) | 64 | | \$0180 - \$01FF | Reserved | 128 | | \$0200 - \$0227 | PWM (Pulse Width Modulator 8 Bit 8 Channel) | 40 | | \$0228 - \$023F | Reserved | 24 | | \$0240 - \$027F | Port Integration Module (PIM) | 64 | | \$0280 - \$03FF | Reserved | 384 | | \$0000 - \$07FF | EEPROM array 1k Array mapped twice in the address space | 2048 | | \$0000 - \$0FFF | RAM array | 4096 | | \$0000 - \$3FFF | Fixed Flash EEPROM array | 16384 | **Table 1-1 Device Memory Map** | Address | Module | Size<br>(Bytes) | |-----------------|----------------------------------------------------------------------------------------------------------------------------|-----------------| | \$4000 - \$7FFF | Fixed Flash EEPROM array incl. 0.5K, 1K, 2K or 4K Protected Sector at start | 16384 | | \$8000 - \$BFFF | Flash EEPROM Page Window (eight 16k windows) | 16384 | | \$C000 - \$FFFF | Fixed Flash EEPROM array incl. 0.5K, 1K, 2K or 4K Protected Sector at end and 256 bytes of Vector Space at \$FF80 - \$FFFF | 16384 | Figure 1-2 MC9S12B128 Memory Map out of Reset \$0000 \$0000 **REGISTERS** (Mappable to any 2K Boundary within the first 32K) \$0400 \$03FF 1K Bytes EEPROM (Mappable to any 2K Boundary; 1K mapped two times in the 2K address \$0800 \$0000 \$07FF space) \$1000 \$0000 4K Bytes RAM (Mappable to any 4K Boundary) upper 2K of RAM are reserved \$0FFF 16K Fixed Flash \$0000 Page \$3D = 61(This is dependant on the \$3FFF state of the ROMHM bit) \$0000-\$0FFF hidden \$4000 \$4000 16K Fixed Flash Page \$3E = 62(This is dependant on the state of the ROMHM bit) \$7FFF \$8000 \$8000 16K Page Window 8 x 16K Flash EEPROM **EXTERN** pages pages \$38-\$3B of Flash **EEPROM** are reserved \$BFFF \$C000 \$C000 16K Fixed Flash Page \$3F = 63\$FFFF \$FF00 BDM \$FF00 (if active) \$FFFF VEC±ORS **VECTORS** \$FFFF **SPECIAL EXPANDED** NORMAL SINGLE CHIP SINGLE CHIP Figure 1-3 MC9S12B64 using MC9S12B128 die Memory Map out of Reset # 1.5.1 Detailed Register Map # \$0000 - \$000F # MEBI map 1 of 3 (HCS12 Multiplexed External Bus Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------|-----------|-----------------|--------|-------|-------|-------|-------|-------|-------|-------| | \$0000 | PORTA | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0001 | PORTB | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0002 | DDRA | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0003 | DDRB | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0004 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φ000 <del>4</del> | Reserved | Write: | | | | | | | | | | \$0005 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ψυσου | ixeserveu | Write: | | | | | | | | | | \$0006 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ΨΟΟΟΟ | reserved | Write: | | | | | | | | | | \$0007 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φοσοι | 110001100 | Write: | | | | | | | | | | \$0008 | PORTE | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | Bit 1 | Bit 0 | | \$0009 | DDRE | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | Bit 2 | 0 | 0 | | \$000A | PEAR | Read:<br>Write: | NOACCE | 0 | PIPOE | NECLK | LSTRE | RDWE | 0 | 0 | | \$000B | MODE | Read:<br>Write: | MODC | MODB | MODA | 0 | IVIS | 0 | EMK | EME | | \$000C | PUCR | Read:<br>Write: | PUPKE | 0 | 0 | PUPEE | 0 | 0 | PUPBE | PUPAE | | \$000D | RDRIV | Read:<br>Write: | RDPK | 0 | 0 | RDPE | 0 | 0 | RDPB | RDPA | | \$000E | EBICTL | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ESTR | | <b>4</b> 000 <b>5</b> | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$000F | Reserved | Write: | | | | | | | | | | | | | | | | | | | | | # \$0010 - \$0014 # MMC map 1 of 4 (HCS12 Module Mapping Control) | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|-----------|--------|-----------|-------------|-----------|------------|-----------------------------------------|--------|--------|-----------------| | \$0010 | INITRM | Read: | RAM15 | RAM14 | RAM13 | RAM12 | RAM11 | 0 | 0 | RAMHAL | | φοστο | HALLIKIVI | Write: | 10 (1011) | TV/ UVI I T | 10 (10110 | TV/ VIVITZ | T C C C C C C C C C C C C C C C C C C C | | | T C/ CIVII I/ C | | \$0011 | INITRG | Read: | 0 | REG14 | REG13 | DEC12 | REG12 REG11 | 0 | 0 | 0 | | φυστι | INTIKG | Write: | | KEG 14 | REGIS | REGIZ | | | | | | <b>CO040</b> | INITEE | Read: | EE15 | EE14 | EE13 | EE12 | EE11 | 0 | 0 | FFON | | \$0012 | INITEE | Write: | EE13 | CC 14 | EEIS | | | | | EEON | | <b>\$0042</b> | MICC | Read: | 0 | 0 | 0 | 0 | EVCTD4 | EXSTR0 | ROMHM | ROMON | | \$0013 | MISC | Write: | | | | | EXSTR1 | EXSIKU | KOMINI | ROMON | | \$0014 | Decembed | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Reserved | Write: | | | | | | | | | #### \$0015 - \$0016 # INT map 1 of 2 (HCS12 Interrupt) | Address | Name | |---------|------| | \$0015 | ITCR | \$0016 **ITEST** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-------|-------|-------|--------|-------|-------|-------|-------| | Read: | 0 | 0 | 0 | WRINT | ADR3 | ADR2 | ADR1 | ADR0 | | Write: | | | | VVINII | ADNO | ADNZ | ADKI | ADKO | | Read:<br>Write: | INTE | INTC | INTA | INT8 | INT6 | INT4 | INT2 | INT0 | #### \$0017 - \$0017 # MMC map 2 of 4 (HCS12 Module Mapping Control) Address Name \$0017 Reserved Rea Wr | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | ead: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | /rite: | | | | | | | | | ### \$0018 - \$0018 #### Reserved Address Name \$0018 Reserved Read Write | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----|-------|-------|-------|-------|-------|-------|-------|-------| | d: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | e: | | | | | | | | | ### \$0019 - \$0019 # **VREG3V3 (Voltage Regulator)** Address Name \$0019 VREGCTRL Rea | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | ad: | 0 | 0 | 0 | 0 | 0 | LVDS | LVIE | LVIF | | ite: | | | | | | | LVIE | LVIF | ### \$001A - \$001B # Miscellaneous Peripherals (Device User Guide, Table 1-3) Address Name \$001A **PARTIDH** \$001B **PARTIDL** | _ | | | | | | | | | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Read: | ID15 | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | | Write: | | | | | | | | | | Read: | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | Write: | | | | | | | | | ### \$001C - \$001D # MMC map 3 of 4 (HCS12 Module Mapping Control, Table 1-4) Address Name \$001C MEMSIZ0 \$001D MEMSIZ1 R W R W | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|---------|---------|---------|---------|-------|---------|---------|---------| | Read: | reg_sw0 | 0 | eep_sw1 | eep_sw0 | 0 | ram_sw2 | ram_sw1 | ram_sw0 | | Vrite: | | | | | | | | | | Read: | rom_sw1 | rom_sw0 | 0 | 0 | 0 | 0 | pag_sw1 | pag_sw0 | | Vrite: | | | | | | | | | ### \$001E - \$001E # MEBI map 2 of 3 (HCS12 Multiplexed External Bus Interface) Address Name **INTCR** \$001E Read: Write: | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----|-------|-----------|-------|-------|-------|-------|-------|-------| | :[ | IRQE | DOE IDOEN | 0 | 0 | 0 | 0 | 0 | 0 | | :[ | INQE | IRQEN | | | | | | | # \$001F - \$001F # INT map 2 of 2 (HCS12 Interrupt) | Address | Name | |---------|-------| | \$001F | HPRIO | | | L | |-----------------|---| | Read:<br>Write: | | | Write: | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----|--------|-------|-------|-------|--------|-------|--------|-------| | :[ | DSEL 7 | DOELG | DSELE | PSEL4 | DCEI 2 | ם פבו | DQEI 1 | 0 | | : | F SEL1 | FOELO | FOELD | FJEL4 | FOELS | FUELZ | FOELI | | # \$0020 - \$0027 #### Reserved | Address | Name | |----------|----------| | \$0020 - | Reserved | | \$0027 | Reserved | | | BIT | |--------|-----| | Read: | 0 | | Write: | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----|-------|-------|-------|-------|-------|-------|-------|-------| | ıd: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | te: | | | | | | | | | # \$0028 - \$002F # **BKP (HCS12 Breakpoint)** | Address | Name | |---------|--------| | \$0028 | ВКРСТ0 | | \$0029 | BKPCT1 | | \$002A | BKP0X | | \$002B | BKP0H | | \$002C | BKP0L | | \$002D | BKP1X | | \$002E | BKP1H | | \$002F | BKP1L | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------------|-----------|------------|----------|----------|---------|-----------|----------| | Read: | BKEN | BKFULL | BKBDM | BKTAG | 0 | 0 | 0 | 0 | | Write: | DIVEIN | DKFULL | DVDDINI | DRIAG | | | | | | Read: | BK0MBH | BK0MBL | BK1MBH | BK1MBL | BK0RWE | BK0RW | BK1RWE | BK1RW | | Write: | DIVOIVIDITI | DIVOIVIDE | DICTIVIDIT | DIVINIDE | DIVOIVAL | DIVOIVA | DIVITABLE | DIVITATI | | Read: | 0 | 0 | BK0V5 | BK0V4 | BK0V3 | BK0V2 | BK0V1 | BK0V0 | | Write: | | | DICOVS | DIXUV4 | DICOVO | DNOVZ | DIXOVI | DROVO | | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | Write: | Dit 10 | 17 | 13 | 12 | 11 | 10 | 3 | Dit 0 | | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Write: | Dit 1 | 0 | <u> </u> | 7 | 3 | | ' | Dit 0 | | Read: | 0 | 0 | BK1V5 | BK1V4 | BK1V3 | BK1V2 | BK1V1 | BK1V0 | | Write: | | | DICTVO | DICTV4 | DICTVO | DITTVZ | DICTVI | DICTVO | | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | Write: | טונ וט | 14 | 13 | 14 | 11 | 10 | 9 | טונ ט | | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Write: | וטונ ו | ٥ | 3 | 7 | 3 | | ' | טונט | # \$0030 - \$0031 # MMC map 4 of 4 (HCS12 Module Mapping Control) | Address | Name | |---------|-------| | \$0030 | PPAGE | | PPAGE | F | |----------|---| | Decembed | F | | Reserved | | | Read: | | |---------|--| | Write: | | | Read: | | | \//rita | | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|------------------|-------|-------|-------|-------| | ead: | 0 | 0 | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | | /rite: | | | FIXO | Γ1Λ <del>1</del> | FIXO | FIAZ | ΓIΛΙ | FIXU | | ead: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | /rite: | | | | | | | | | # \$0032 - \$0033 \$0031 # MEBI map 3 of 3 (HCS12 Multiplexed External Bus Interface) | Address | Name | |---------|-------| | \$0032 | PORTK | | \$0033 | DDRK | | | L | |--------|---| | Read: | I | | Write: | l | | Read: | Ī | | Write: | l | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|-------|-------|-------|-------|-------|-------|-------|-------| | id:<br>te: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | id:<br>te: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | # d Reset Generator) Bit 4 SYN4 0 LOCKIF LOCKIE **ROAWAI** ACQ RTR4 0 0 0 0 4 Bit 3 SYN3 LOCK **PLLWAI** 0 RTR3 0 0 0 3 Bit 2 SYN2 TRACK 0 **CWAI** PRE RTR2 CR2 0 0 0 2 REFDV3 REFDV2 Bit 1 SYN1 REFDV1 0 **SCMIF** SCMIE RTIWAI PCE RTR1 CR1 0 0 0 1 Bit 0 SYN0 REFDV0 SCM **COPWAI** SCME RTR0 CR0 0 0 0 Bit 0 | \$0034 - | \$003F | | CRG (C | Clock an | d Reset | |----------|----------------------------------------|-----------------|--------|----------|---------| | Address | Name | | Bit 7 | Bit 6 | Bit 5 | | \$0034 | SYNR | Read: | 0 | 0 | SYN5 | | | | Write: | 0 | 0 | 0 | | \$0035 | REFDV | Read:<br>Write: | 0 | 0 | 0 | | <b>*</b> | CTFLG | Read: | 0 | 0 | 0 | | \$0036 | test only | Write: | | | | | \$0037 | CRGFLG | Read:<br>Write: | RTIF | PORF | LVRF | | \$0038 | CRGINT | Read: | RTIE | 0 | 0 | | ψυσσο | CICOINT | Write: | IXIIL | | | | \$0039 | CLKSEL | Read:<br>Write: | PLLSEL | PSTP | SYSWAI | | \$003A | PLLCTL | Read:<br>Write: | CME | PLLON | AUTO | | \$003B | RTICTL | Read: | 0 | RTR6 | RTR5 | | ψυσου | KIIOIL | Write: | | IXTIXO | KIKS | | \$003C | COPCTL | Read: | WCOP | RSBCK | 0 | | ***** | | Write: | | | | | \$003D | FORBYP | Read: | 0 | 0 | 0 | | | test only | Write: | _ | • | | | \$003E | CTCTL | Read: | 0 | 0 | 0 | | * | test only | Write: | | | | | \$003F | ARMCOP | Read: | 0 | 0 | 0 | | φυσσι | , (( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( | Write: | Bit 7 | 6 | 5 | | | | | | | | # \$0040 - \$006F # **TIM (Timer 16 Bit 8 Channels)** | Ψ00.0 | Ψυσυ. | | | | |---------|------------|-----------------|--------|----| | Address | Name | | Bit 7 | В | | \$0040 | TIOS | Read:<br>Write: | IOS7 | IC | | \$0041 | CFORC | Read: | 0 | | | ΨΟΟΨΙ | OI OILO | Write: | FOC7 | F( | | \$0042 | OC7M | Read:<br>Write: | OC7M7 | oc | | \$0043 | OC7D | Read:<br>Write: | OC7D7 | 00 | | \$0044 | TCNT (hi) | Read: | Bit 15 | | | ψυυσσ | TONT (III) | Write: | | | | \$0045 | TCNT (Io) | Read: | Bit 7 | | | ΨΟΟ-ΤΟ | 10111 (10) | Write: | | | | \$0046 | TSCR1 | Read:<br>Write: | TEN | TS | | \$0047 | TTOV | Read:<br>Write: | TOV7 | Т | | \$0048 | TCTL1 | Read:<br>Write: | OM7 | c | | \$0049 | TCTL2 | Read:<br>Write: | OM3 | C | | | | | | | | - 1 | | | | | | | | | |---------------|--------|--------|-------|-------|-------|-------|-------|-------| | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | ead:<br>rite: | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | ad: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | rite: | FOC7 | FOC6 | FOC5 | FOC4 | FOC3 | FOC2 | FOC1 | FOC0 | | ead:<br>rite: | OC7M7 | OC7M6 | OC7M5 | OC7M4 | OC7M3 | OC7M2 | OC7M1 | OC7M0 | | ead:<br>rite: | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | ad: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | rite: | | | | | | | | | | ad: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | rite: | | | | | | | | | | ad: | TEN | TSWAI | TSFRZ | TFFCA | 0 | 0 | 0 | 0 | | rite: | I EIN | ISVVAI | ISFNZ | IFFCA | | | | | | ead:<br>rite: | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | ead:<br>rite: | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | ead:<br>rite: | OM3 | OL3 | OM2 | OL2 | OM1 | OL1 | OM0 | OL0 | | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----------------|--------|-------|-------|-------|-------|-------|-------|-------| | \$004A | TCTL3 | Read:<br>Write: | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | \$004B | TCTL4 | Read:<br>Write: | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | \$004C | TIE | Read:<br>Write: | C7I | C6I | C5I | C4I | C3I | C2I | C1I | C0I | | \$004D | TSCR2 | Read:<br>Write: | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | \$004E | TFLG1 | Read:<br>Write: | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | \$004F | TFLG2 | Read:<br>Write: | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0050 | TC0 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0051 | TC0 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0052 | TC1 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0053 | TC1 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0054 | TC2 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0055 | TC2 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0056 | TC3 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0057 | TC3 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0058 | TC4 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0059 | TC4 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$005A | TC5 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$005B | TC5 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$005C | TC6 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$005D | TC6 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$005E | TC7 (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$005F | TC7 (lo) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0060 | PACTL | Read:<br>Write: | 0 | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | \$0061 | PAFLG | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|-----------------|--------|-------|-------|-------|-------|-------|-------|-------| | \$0062 | PACNT (hi) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0063 | PACNT (Io) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0064- | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$006F | Reserved | Write: | | | | | | | | | #### # \$0080 - \$00AF ATD (Analog to Digital Converter 10 Bit 16 Channel) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----------------|---------------|--------|--------|---------|--------|--------|--------|--------| | \$0080 | ATDCTL0 | Read:<br>Write: | 0 | 0 | 0 | 0 | WRAP3 | WRAP2 | WRAP1 | WRAP0 | | \$0081 | ATDCTL1 | Read: | ETRIG- | 0 | 0 | 0 | ETRIGC | ETRIGC | ETRIGC | ETRIGC | | | | Write: | SEL | | | | H3 | H2 | H1 | H0 | | \$0082 | ATDCTL2 | Read:<br>Write: | ADPU | AFFC | AWAI | ETRIGLE | ETRIGP | ETRIG | ASCIE | ASCIF | | \$0083 | ATDCTL3 | Read:<br>Write: | 0 | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | \$0084 | ATDCTL4 | Read:<br>Write: | SRES8 | SMP1 | SMP0 | PRS4 | PRS3 | PRS2 | PRS1 | PRS0 | | \$0085 | ATDCTL5 | Read:<br>Write: | DJM | DSGN | SCAN | MULT | CD | CC | СВ | CA | | \$0086 | ATDSTAT0 | Read:<br>Write: | SCF | 0 | ETORF | FIFOR | CC3 | CC2 | CC1 | CC0 | | \$0087 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0088 | ATDTEST0 | Read:<br>Write: | U | U | 0 | U | U | 0 | U | U | | \$0089 | ATDTEST1 | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - SC | | | | Write: | | | | | | | | | | \$008A | ATDSTAT2 | Read: | CCF15 | CCF14 | CCF13 | CCF12 | CCF11 | CCF10 | CCF9 | CCF8 | | \$008B | ATDSTAT1 | Write:<br>Read: | CCF7 | CCF6 | CCF5 | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | | | | Write: | 0017 | 0010 | 0013 | 0014 | 0013 | 0012 | 0011 | 0010 | | \$008C | ATDDIEN0 | Read:<br>Write: | IEN15 | IEN14 | IEN13 | IEN12 | IEN11 | IEN10 | IEN9 | IEN8 | | \$008D | ATDDIEN1 | Read:<br>Write: | IEN7 | IEN6 | IEN5 | IEN4 | IEN3 | IEN2 | IEN1 | IEN0 | | \$008E | PORTAD0 | Read:<br>Write: | PTAD15 | PTAD14 | PTAD13 | PTAD12 | PTAD11 | PTAD10 | PTAD9 | PTAD8 | | \$008F | PORTAD1 | Read: | PTAD7 | PTAD6 | PTAD5 | PTAD4 | PTAD3 | PTAD2 | PTAD1 | PTAD0 | | | | Write: | D:+1 <i>E</i> | 1.1 | 10 | 10 | 11 | 10 | 0 | Dito | | \$0090 | ATDDR0H | Read:<br>Write: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$0091 | ATDDR0L | Read:<br>Write: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | # \$0080 - \$00AF # ATD (Analog to Digital Converter 10 Bit 16 Channel) | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------------|-----------------|---------------|-------|-------|-------|-------|-------|-------|-------| | \$0092 | ATDDR1H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | | | Write:<br>Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0093 | ATDDR1L | Write: | Ditt | Dito | U | J | U | J | 0 | U | | \$0094 | ATDDR2H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | φ009 <del>4</del> | AIDDRZII | Write: | | | | | | | | | | \$0095 | ATDDR2L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Write:<br>Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$0096 | ATDDR3H | Write: | | | | - | | | | | | \$0097 | ATDDR3L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | * | | Write: | Di+1E | 14 | 13 | 12 | 11 | 10 | 9 | Di+O | | \$0098 | ATDDR4H | Read:<br>Write: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$0099 | ATDDR4L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0099 | AIDDK4L | Write: | | | | | | | | | | \$009A | ATDDR5H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | | | Write:<br>Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | \$009B | ATDDR5L | Write: | | 2.1.0 | | | | | | | | \$009C | ATDDR6H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | φοσσο | 7.11.25.1.01.1 | Write: | D:47 | Diac | 0 | 0 | 0 | 0 | 0 | 0 | | \$009D | ATDDR6L | Read:<br>Write: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | <b>Ф000</b> Г | ATDDDZLI | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$009E | ATDDR7H | Write: | | | | | | | | | | \$009F | ATDDR7L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Write: Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$00A0 | ATDDR8H | Write: | Ditio | , , | 10 | 12 | 11 | 10 | | Bito | | \$00A1 | ATDDR8L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | φοσιτί | THEBROE | Write: | Divis | 4.4 | 40 | 40 | 4.4 | 40 | 0 | Dito | | \$00A2 | ATDDR9H | Read:<br>Write: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | <b>COO</b> 4.0 | ATDDDOL | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | \$00A3 | ATDDR9L | Write: | | | | | | | | | | \$00A4 | ATDDR10H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | | | Write:<br>Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | \$00A5 | ATDDR10L | Write: | Ditt | Dito | 0 | 0 | 0 | 0 | 0 | | | \$00A6 | ATDDR11H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | ψυσλυ | AIDDINIIII | Write: | | | _ | _ | - | | | | | \$00A7 | ATDDR11L | Read:<br>Write: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | \$00A8 | ATDDR12H | Write: | | | | - | | | | | | \$00A9 | ATDDR12L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | 700.10 | | Write: | D:+4 <i>F</i> | 4.4 | 10 | 10 | 4.4 | 10 | 0 | D:+0 | | \$00AA | ATDDR13H | Read:<br>Write: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | | | | | | | | | | | | ## \$0080 - \$00AF ## ATD (Analog to Digital Converter 10 Bit 16 Channel) | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------|------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | \$00AB ATDDR13 | ATDDD13I | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | | AIDDNISL | Write: | | | | | | | | | | \$00AC | ATDDR14H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | ψυυΛΟ | AIDDI(14II | Write: | | | | | | | | | | \$00AD | ATDDR14L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | ψυυΛυ | AIDDIN 14L | Write: | | | | | | | | | | \$00AE | ATDDR15H | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | ΨΟΟΛΕ | AIDDICIOII | Write: | | | | | | | | | | \$00AF | ATDDR15L | Read: | Bit7 | Bit6 | 0 | 0 | 0 | 0 | 0 | 0 | | ψυυΛι | AIDDINISE | Write: | | | | | | | | | ## \$00B0 - \$00C7 \$00B0 - \$00C7 Reserved #### Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |--------|---|---|---|---|---|---|---|---| | Write: | | | | | | | | | ## \$00C8 - \$00CF ## **SCI0** (Asynchronous Serial Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------|----------|-----------------|-------|---------|-------|-------|-------|-------|-------|-------| | \$00C8 | SCI0BDH | Read: | 0 | 0 | 0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | φυυσο | SCIUDUN | Write: | | | | SDK1Z | SDKII | SBKIU | SDK9 | SDKO | | \$00C9 | SCI0BDL | Read:<br>Write: | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | \$00CA | SCI0CR1 | Read:<br>Write: | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | \$00CB | SCI0CR2 | Read:<br>Write: | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | \$00CC | SCI0SR1 | Read: | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | \$00CC | SCIUSKI | Write: | | | | | | | | | | \$00CD | SCI0SR2 | Read: | 0 | 0 | 0 | 0 | 0 | BRK13 | TXDIR | RAF | | \$00CD | 3C103R2 | Write: | | | | | | DKKIS | IVDIK | | | \$00CE | SCI0DRH | Read: | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | ΦUUC⊑ | SCIUDKII | Write: | | 10 | | | | | | | | Ф00 <b>С</b> Е | SCI0DRL | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$00CF | SCIODRE | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | ## \$00D0 - \$00D7 ## **SCI1 (Asynchronous Serial Interface)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------|--------|--------|---------|--------|-------|-------|-------|-------|-------| | \$00D0 | SCI1BDH | Read: | 0 | 0 | 0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | φυυρυ | SCHBDH | Write: | | | | SBK12 | SBKII | SBK10 | SDK9 | SBKO | | \$00D1 | SCI1BDL | Read: | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | ΨΟΟΡΙ | OOTIDDE | Write: | ODICI | ODINO | ODINO | ODICT | ODINO | ODINZ | ODICI | ODINO | | \$00D2 | SCI1CR1 | Read: | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | ψυυυΖ | SCHOKI | Write: | LOOI 3 | SCISWAI | INDING | IVI | WAIL | ILI | 1 L | 1 1 | | \$00D3 | SCI1CR2 | Read: | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | φυσυσ | SCHORZ | Write: | 115 | TOIL | INE | ILIE | 16 | INE | 17000 | SDK | ## \$00D0 - \$00D7 ## **SCI1 (Asynchronous Serial Interface)** | Address | Name | |---------|---------| | \$00D4 | SCI1SR1 | | \$00D5 | SCI1SR2 | | \$00D6 | SCI1DRH | | \$00D7 | SCI1DRL | | _ | | | | | | | | | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Read: | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | Write: | | | | | | | | | | Read: | 0 | 0 | 0 | 0 | 0 | BRK13 | TXDIR | RAF | | Write: | | | | | | DKKIS | IADIK | | | Read: | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | | 10 | | | | | | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | ## \$00D8 - \$00DF Name Address ## **SPI0 (Serial Peripheral Interface)** | \$00D8 | SPI0CR1 | |--------|----------| | \$00D9 | SPI0CR2 | | \$00DA | SPI0BR | | \$00DB | SPI0SR | | \$00DC | Reserved | | \$00DD | SPI0DR | | \$00DE | Reserved | | \$00DF | Reserved | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-------|-------|-------|----------|---------|-------|---------|-------| | Read:<br>Write: | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | Read: | 0 | 0 | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | Write: | | | | INIODEEN | BIDIKUE | | SPISWAI | 3500 | | Read: | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | Write: | | SFFRZ | SPEKI | SPPRU | | SFKZ | SPKI | SPRU | | Read: | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | Write: | | | | | | | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | | | | | | | | | | Read:<br>Write: | Bit7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | | | | | | | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | | | | | | | | | ## \$00E0 - \$00E7 ## IIC (Inter IC Bus) | Address | Name | |---------|------| | \$00E0 | IBAD | | \$00E1 | IBFD | | \$00E2 | IBCR | | \$00E3 | IBSR | | \$00E4 | IBDR | | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|---------|-------|-------|-------|-------|--------| | Read: | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | 0 | | Write: | ADIN | ADIO | לטולט | ADINA | לטולא | KDI\2 | ADIXT | | | Read: | IBC7 | IBC6 | IBC5 | IBC4 | IBC3 | IBC2 | IBC1 | IBC0 | | Write: | IDO7 | 1000 | 1000 | 1004 | 100 | 1002 | 1001 | 1000 | | Read: | IBEN | IBIE | MS/SL | TX/RX | TXAK | 0 | 0 | IBSWAI | | Write: | IDLIN | IDIL | IVIO/OL | INIX | IAAN | RSTA | | IDOVAI | | Read: | TCF | IAAS | IBB | IBAL | 0 | SRW | IBIF | RXAK | | Write: | | | | IDAL | | | IDIF | | | Read: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write: | וט | D0 | טט | D4 | DS | DZ | וט | טט | ## \$00E0 - \$00E7 ## IIC (Inter IC Bus) | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | \$00E5 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Ψ00L3 | Reserved | Write: | | | | | | | | | | \$00E6 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Write: | | | | | | | | | | \$00E7 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Write: | | | | | | | | | ## \$00E8 - \$00FF #### Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | \$00E8 - | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$00FF | Reserved | Write: | | | | | | | | | ## \$0100 - \$010F ## Flash Control Register (fts128k1) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|-----------|-------------------|--------|--------|------------|--------|-------|--------|-------|-------| | \$0100 | FCLKDIV | Read: F<br>Write: | DIVLD | PRDIV8 | FDIV5 | FDIV4 | FDIV3 | FDIV2 | FDIV1 | FDIV0 | | <b>CO4O4</b> | F0F0 | Read: K | EYEN1 | KEYEN0 | NV5 | NV4 | NV3 | NV2 | SEC1 | SEC0 | | \$0101 | FSEC | Write: | | | | | | | | | | \$0102 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ψ0102 | Reserved | Write: | | | | | | | | | | \$0103 | FCNFG | Read: | CBEIE | CCIE | KEYACC | 0 | 0 | 0 | 0 | 0 | | φοτοσ | 101110 | Write: | ODLIL | 0012 | IXE I7 (OO | | | | | | | \$0104 | FPROT | Read:<br>Write: | POPEN | NV6 | FPHDIS | FPHS1 | FPHS0 | FPLDIS | FPLS1 | FPLS0 | | \$0105 | FSTAT | Read: | CBEIF | CCIF | PVIOL | ACCERR | 0 | BLANK | 0 | 0 | | φ0103 | FSIAI | Write: | CBEIL | | PVIOL | ACCERR | | DLAINN | | | | \$0106 | FCMD | Read: | 0 | CMDB6 | CMDB5 | 0 | 0 | CMDB2 | 0 | CMDB0 | | φοτοσ | TOMB | Write: | | | | | | | | | | \$0107 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φοιοι | 110001100 | Write: | | | | | | | | | | \$0108 | FADDRHI | Read:<br>Write: | Bit 15 | Bit 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0109 | FADDRLO | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | Write: | | | | | | | | | | \$010A | FDATAHI | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | Read: | | | | | | | | | | \$010B | FDATALO | Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$010C - | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$010F | reserved | Write: | | | | | | | | | ## \$0110 - \$011B ## **EEPROM Control Register (eets1k)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|-----------------|-----------|---------|---------|----------|-------|---------|-------|---------| | \$0110 | ECLKDIV | Read:<br>Write: | EDIVLD | PRDIV8 | EDIV5 | EDIV4 | EDIV3 | EDIV2 | EDIV1 | EDIV0 | | \$0111 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φστιτ | reserved | Write: | | | | | | | | | | \$0112 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φοτιΣ | 110001100 | Write: | | | | | | | | | | \$0113 | ECNFG | Read: | CBEIE | CCIE | 0 | 0 | 0 | 0 | 0 | 0 | | φστισ | 201110 | Write: | ODLIL | | | | | | | | | \$0114 | EPROT | Read: | EPOPEN | NV6 | NV5 | NV4 | EPDIS | EP2 | EP1 | EP0 | | φσιιι | Linoi | Write: | LI OI LIV | | | | | L1 Z | _, , | | | \$0115 | ESTAT | Read: | CBEIF | CCIF | PVIOL | ACCERR | 0 | BLANK | 0 | 0 | | φοτισ | LOTAI | Write: | ODLII | | 1 VIOL | ACCLINIC | | | | | | \$0116 | ECMD | Read: | 0 | CMDB6 | CMDB5 | 0 | 0 | CMDB2 | 0 | CMDB0 | | φοιιο | LOND | Write: | | CIVIDDO | CIVIDDO | | | CIVIDD2 | | CIVIDDO | | \$0117 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | φοτι | Reserved | Write: | | | | | | | | | | \$0118 | EADDRHI | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit8 | | φοτιο | LADDINIII | Write: | | | | | | | | Dito | | \$0119 | EADDRLO | Read: | Bit7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | | φστισ | LADDICEO | Write: | Ditt | | | 7 | | | ' | Dito | | \$011A | EDATAHI | Read: | Bit15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit8 | | ψΟΙΙΛ | | Write: | Ditio | 17 | 10 | 12 | 11 | - 10 | | Dito | | \$011B | EDATALO | Read: | Bit7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | | ΨΟΙΙΒ | 20, 11, 120 | Write: | Ditt | , o | 0 | ' | | _ | • | Dito | ## \$011C - \$013F ## Reserved | Address | Name | |----------|----------| | \$011C - | Decerved | | \$013F | Reserved | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Write: | | | | | | | | | ## \$0140 - \$017F ## **CAN0 (Motorola Scalable CAN - MSCAN)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----------------|-------|--------|---------|---------|---------|---------|--------|--------| | \$0140 | CAN0CTL0 | Read:<br>Write: | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | \$0141 | CAN0CTL1 | Read:<br>Write: | CANE | CLKSRC | LOOPB | LISTEN | 0 | WUPM | SLPAK | INITAK | | \$0142 | CAN0BTR0 | Read:<br>Write: | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | \$0143 | CAN0BTR1 | Read:<br>Write: | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | \$0144 | CAN0RFLG | Read:<br>Write: | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | \$0145 | CAN0RIER | Read:<br>Write: | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | \$0146 | CAN0TFLG | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | ## \$0140 - \$017F ## **CAN0 (Motorola Scalable CAN - MSCAN)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------|--------------------------|-----------------|-------------------------------------------------|--------|---------|----------|-----------|-------------|-----------------------------------------|----------| | \$0147 | CAN0TIER | Read: | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | Ψ | 0, 10 1 | Write: | | | | • | | .,,, | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | \$0148 | CAN0TARQ | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | \$0149 | CAN0TAAK | Write: | J | | | J | J | 7.017.11.12 | 7.017.1111 | 71317110 | | \$014A | CAN0TBSEL | Read: | 0 | 0 | 0 | 0 | 0 | TX2 | TX1 | TX0 | | φ014A | CANOTESEL | Write: | | | | | | | | | | \$014B | CAN0IDAC | Read: | 0 | 0 | IDAM1 | IDAM0 | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | | | Write:<br>Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$014C | Reserved | Write: | U | U | U | U | U | U | U | U | | 00445 | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$014D | Reserved | Write: | | | | | | | | | | \$014E | CAN0RXERR | Read: | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | Ψ0 | 0, | Write: | T)/EDD3 | TYEDDO | T)/EDDs | T)/EDD 4 | T)/EDD0 | TVEDD0 | T)/EDD4 | T)/EDD0 | | \$014F | CAN0TXERR | Read:<br>Write: | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | \$0150 - | CANOIDARO - | Read: | | | | | | | | | | \$0153 | CANOIDAR3 | Write: | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | \$0154 - | CANOIDMR0 - | Read: | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | \$0157 | CAN0IDMR3 | Write: | AIVI7 | Alvio | CIVIA | AIVI4 | AIVIS | AIVIZ | AIVII | AIVIU | | \$0158 - | CANOIDAR4 - | Read: | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | \$015B | CANOIDAR7<br>CANOIDMR4 - | Write:<br>Read: | | | | | | | | | | \$015C -<br>\$015F | CANOIDMR7 | Write: | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | \$0160 - | | Read: | | FOF | REGROUN | D RECEIV | E BUFFER | see Table | 1-2 | | | \$016F | CAN0RXFG | Write: | | | | | | | | | | \$0170 - | CAN0TXFG | Read:<br>Write: | | FOR | EGROUNI | TRANSM | IT BUFFER | R see Table | e 1-2 | | | \$U17F | \$017F CANOTAFG | | FOREGROUND TRANSMIT BUFFER see <b>Table 1-2</b> | | | | | | | | Table 1-2 Detailed MSCAN Foreground Receive and Transmit Buffer Layout | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | Extended ID | Read: | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | \$0160 | Standard ID | Read: | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | | CAN0RIDR0 | Write: | | | | | | | | | | | Extended ID | Read: | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | \$0161 | Standard ID | Read: | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | | | CAN0RIDR1 | Write: | | | | | | | | | | | Extended ID | Read: | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | \$0162 | Standard ID | Read: | | | | | | | | | | | CAN0RIDR2 | Write: | | | | | | | | | | | Extended ID | Read: | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | \$0163 | Standard ID | Read: | | | | | | | | | | | CAN0RIDR3 | Write: | | | | | | | | | | \$0164- | CANORDSR0 - | Read: | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | \$016B | CAN0RDSR7 | Write: | | | | | | | | | Table 1-2 Detailed MSCAN Foreground Receive and Transmit Buffer Layout | \$016C | | | | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|--------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | φοισσ | CAN0RDLR | Read:<br>Write: | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | \$016D | Reserved | Read:<br>Write: | | | | | | | | | | \$016E | CAN0RTSRH | Read:<br>Write: | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | \$016F | CAN0RTSRL | Read:<br>Write: | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | | \$0170 | Extended ID CAN0TIDR0 | Read:<br>Write: | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | φυινυ | Standard ID | Read:<br>Write: | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | \$0171 | Extended ID CAN0TIDR1 | Read:<br>Write: | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | Ψ0 | Standard ID | Read:<br>Write: | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | | \$0172 | Extended ID CAN0TIDR2 | Read:<br>Write: | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | φυιτΖ | Standard ID | Read:<br>Write: | | | | | | | | | | ¢0470 | Extended ID CAN0TIDR3 | Read:<br>Write: | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | \$0173 | Standard ID | Read:<br>Write: | | | | | | | | | | | CAN0TDSR0 -<br>CAN0TDSR7 | Read:<br>Write: | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | \$017C | CAN0TDLR | Read:<br>Write: | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | \$017D | CAN0TTBPR | Read:<br>Write: | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0 | | \$017E | CAN0TTSRH | Read:<br>Write: | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | \$017F | CAN0TTSRL | Read:<br>Write: | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | ## **\$0180 - \$01FF** Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | \$0180 - | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$01FF | Reserved | Write: | | | | | | | | | ## \$0200 - \$0227 ## **PWM (Pulse Width Modulator 8 Bit 8 Channel)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------------|-----------------|------------|--------|--------|--------|-------|-------|--------|------------| | \$0200 | PWME | Read:<br>Write: | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 | | \$0201 | PWMPOL | Read:<br>Write: | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 | | \$0202 | PWMCLK | Read:<br>Write: | PCLK7 | PCLK6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 | | \$0203 | PWMPRCLK | Read:<br>Write: | 0 | PCKB2 | PCKB1 | PCKB0 | 0 | PCKA2 | PCKA1 | PCKA0 | | \$0204 | PWMCAE | Read:<br>Write: | CAE7 | CAE6 | CAE5 | CAE4 | CAE3 | CAE2 | CAE1 | CAE0 | | \$0205 | PWMCTL | Read:<br>Write: | CON67 | CON45 | CON23 | CON01 | PSWAI | PFRZ | 0 | 0 | | \$0206 | PWMTST<br>Test Only | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0207 | PWMPRSC<br>Test Only | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0208 | PWMSCLA | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0209 | PWMSCLB | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$020A | PWMSCNTA<br>Test Only | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$020B | PWMSCNTB<br>Test Only | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$020C | PWMCNT0 | Read:<br>Write: | Bit 7<br>0 | 6<br>0 | 5<br>0 | 4<br>0 | 3 | 2 | 1<br>0 | Bit 0 | | \$020D | PWMCNT1 | Read:<br>Write: | Bit 7 | 6 | 5<br>0 | 4 | 3 | 2 | 1 0 | Bit 0 | | \$020E | PWMCNT2 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 0 | 3 | 2 | 1 0 | Bit 0 | | \$020F | PWMCNT3 | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0210 | PWMCNT4 | Write:<br>Read: | 0<br>Bit 7 | 6 | 5 | 0 4 | 3 | 0 2 | 0 1 | 0<br>Bit 0 | | \$0211 | PWMCNT5 | Write:<br>Read: | 0<br>Bit 7 | 0<br>6 | 0<br>5 | 0 4 | 3 | 2 | 1 | 0<br>Bit 0 | | \$0212 | PWMCNT6 | Write:<br>Read: | 0<br>Bit 7 | 0<br>6 | 0<br>5 | 0<br>4 | 3 | 2 | 1 | 0<br>Bit 0 | | | | Write:<br>Read: | 0<br>Bit 7 | 0<br>6 | 0<br>5 | 0 4 | 0 3 | 0 2 | 0 | 0<br>Bit 0 | | \$0213 | PWMCNT7 | Write:<br>Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0214 | PWMPER0 | Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0215 | PWMPER1 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0216 | PWMPER2 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0217 | PWMPER3 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0218 | PWMPER4 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | ## \$0200 - \$0227 # **PWM (Pulse Width Modulator 8 Bit 8 Channel)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----------------|-------|-------|---------------|--------|-------|--------|---------|---------| | \$0219 | PWMPER5 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021A | PWMPER6 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021B | PWMPER7 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021C | PWMDTY0 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021D | PWMDTY1 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021E | PWMDTY2 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$021F | PWMDTY3 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0220 | PWMDTY4 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0221 | PWMDTY5 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0222 | PWMDTY6 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0223 | PWMDTY7 | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0224 | PWMSDN | Read:<br>Write: | PWMIF | PWMIE | 0<br>PWMRSTRT | PWMLVL | 0 | PWM7IN | PWM7INL | PWM7ENA | | \$0225- | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0227 | | Write: | | | | | | | | | ## \$0228 - \$023F ## Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | \$0228 - | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$023F | Reserved | Write: | | | | | | | | | ## \$0240 - \$027F # **PIM (Port Integration Module)** | Address | Name | [ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | \$0240 | PTT | Read:<br>Write: | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | \$0241 | PTIT | Read:<br>Write: | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 | | \$0242 | DDRT | Read:<br>Write: | DDRT7 | DDRT7 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | | \$0243 | RDRT | Read:<br>Write: | RDRT7 | RDRT6 | RDRT5 | RDRT4 | RDRT3 | RDRT2 | RDRT1 | RDRT0 | | \$0244 | PERT | Read:<br>Write: | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | \$0245 | PPST | Read:<br>Write: | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | ## \$0240 - \$027F # **PIM (Port Integration Module)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----------------|-------|-------|-------|--------|-------|-------|-------|-------| | \$0246 | Reserved | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b></b> | | Write:<br>Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0247 | Reserved | Write: | | | | | | | | | | \$0248 | PTS | Read:<br>Write: | PTS7 | PTS6 | PTS5 | PTS4 | PTS3 | PTS2 | PTS1 | PTS0 | | \$0249 | PTIS | Read:<br>Write: | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | \$024A | DDRS | Read:<br>Write: | DDRS7 | DDRS7 | DDRS5 | DDRS4 | DDRS3 | DDRS2 | DDRS1 | DDRS0 | | \$024B | RDRS | Read:<br>Write: | RDRS7 | RDRS6 | RDRS5 | RDRS4 | RDRS3 | RDRS2 | RDRS1 | RDRS0 | | \$024C | PERS | Read:<br>Write: | PERS7 | PERS6 | PERS5 | PERS4 | PERS3 | PERS2 | PERS1 | PERS0 | | \$024D | PPSS | Read:<br>Write: | PPSS7 | PPSS6 | PPSS5 | PPSS4 | PPSS3 | PPSS2 | PPSS1 | PPSS0 | | \$024E | WOMS | Read:<br>Write: | WOMS7 | WOMS6 | WOMS5 | WOMS4 | WOMS3 | WOMS2 | WOMS1 | WOMS0 | | \$024F | Reserved | Read:<br>Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0250 | PTM | Read:<br>Write: | PTM7 | PTM6 | PTM5 | PTM4 | PTM3 | PTM2 | PTM1 | PTM0 | | \$0251 | PTIM | Read: | PTIM7 | PTIM6 | PTIM5 | PTIM4 | PTIM3 | PTIM2 | PTIM1 | PTIM0 | | ψυΖυτ | 1 11101 | Write: | | | | | | | | | | \$0252 | DDRM | Read:<br>Write: | DDRM7 | DDRM7 | DDRM5 | DDRM4 | DDRM3 | DDRM2 | DDRM1 | DDRM0 | | \$0253 | RDRM | Read:<br>Write: | RDRM7 | RDRM6 | RDRM5 | RDRM4 | RDRM3 | RDRM2 | RDRM1 | RDRM0 | | \$0254 | PERM | Read:<br>Write: | PERM7 | PERM6 | PERM5 | PERM4 | PERM3 | PERM2 | PERM1 | PERM0 | | \$0255 | PPSM | Read:<br>Write: | PPSM7 | PPSM6 | PPSM5 | PPSM4 | PPSM3 | PPSM2 | PPSM1 | PPSM0 | | \$0256 | WOMM | Read:<br>Write: | WOMM7 | WOMM6 | WOMM5 | WOMM4 | WOMM3 | WOMM2 | WOMM1 | WOMM0 | | \$0257 | MODRR | Read:<br>Write: | 0 | 0 | 0 | MODRR4 | 0 | 0 | 0 | 0 | | \$0258 | PTP | Read:<br>Write: | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | <b></b> | PTIP | Read: | PTIP7 | PTIP6 | PTIP5 | PTIP4 | PTIP3 | PTIP2 | PTIP1 | PTIP0 | | \$0259 | PIIP | Write: | | | | | | | | | | \$025A | DDRP | Read:<br>Write: | DDRP7 | DDRP7 | DDRP5 | DDRP4 | DDRP3 | DDRP2 | DDRP1 | DDRP0 | | \$025B | RDRP | Read:<br>Write: | RDRP7 | RDRP6 | RDRP5 | RDRP4 | RDRP3 | RDRP2 | RDRP1 | RDRP0 | | \$025C | PERP | Read:<br>Write: | PERP7 | PERP6 | PERP5 | PERP4 | PERP3 | PERP2 | PERP1 | PERP0 | | \$025D | PPSP | Read:<br>Write: | PPSP7 | PPSP6 | PPSP5 | PPSP4 | PPSP3 | PPSP2 | PPSP1 | PPSS0 | | \$025E | PIEP | Read:<br>Write: | PIEP7 | PIEP6 | PIEP5 | PIEP4 | PIEP3 | PIEP2 | PIEP1 | PIEP0 | ## \$0240 - \$027F # **PIM (Port Integration Module)** | \$0260 PTH Read: Write: PTH7 PTH6 PTH5 PTH4 PTH3 PT PTH6 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH5 PTH4 PTH3 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 | PIFP2 PIF<br>PTH2 PTI<br>PTIH2 PTI | H1 PTH0 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------| | \$0260 PTH Write: Read: PTIH7 PTH6 PTH5 PTH4 PTH3 PTH3 PTH5 Write: Read: PTIH7 PTH6 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 Write: PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH4 PTH3 PTH5 PTH5 PTH4 PTH3 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 PTH5 | | | | \$0262 DDRH Write: Read: PTJJ PTJG 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | PTIH2 PTI | LI1 DTILLO | | \$0262 DDRH Write: DDRH DDRH DDRHS RDRHS R | | ni Piinu | | \$0263 RDRH Write: RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RD \$0264 PERH Read:<br>Write: PERH7 PERH6 PERH5 PERH4 PERH3 PE \$0265 PPSH Read:<br>Write: PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PP \$0266 PIEH Read:<br>Write: PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIE \$0267 PIFH Read:<br>Write: PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIE \$0268 PTJ Read:<br>Write: PTJ7 PTJ6 0 0 0 0 0 \$0269 PTIJ Read:<br>Write: DDRJ7 PTJ6 0 0 0 0 0 \$026A DDRJ Read:<br> | DRH2 DDF | RH1 DDRH0 | | \$0264 PERH Write: PERH | DRH2 RDF | RH1 RDRH0 | | \$0265 PPSH Write: PPSH PPSH PPSH3 PPSH4 PPSH3 PPSH3 PPSH3 PPSH4 PPSH4 PPSH3 PPSH4 P | ERH2 PER | RH1 PERH0 | | \$0266 PIEH Write: PIEH7 PIEH6 PIEH5 PIEH3 PIEH3 PIEH5 PIEH3 PIEH5 PIEH4 PIEH3 PIEH5 | PSH2 PPS | SH1 PPSH0 | | \$0267 PIFH Write: PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH3 PIFH5 PIFH4 PIFH3 PIFH5 PIFH4 PIFH3 PIFH5 PIFH5 PIFH5 PIFH4 PIFH3 PIFH5 | PIEH2 PIE | H1 PIEH0 | | \$0268 PTJ Write: PTJ7 PTJ6 | PIFH2 PIF | H1 PIFH0 | | \$0269 PTIJ Write: \$026A DDRJ Read: Write: \$026B RDRJ Read: Write: \$026C PER I Read: PER IZ PER I6 0 0 0 0 | 0 PT | J1 PTJ0 | | \$026A DDRJ Read: Write: DDRJ7 DDRJ7 DDRJ7 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 PTI | IJ1 PTIJ0 | | \$026B RDRJ Write: RDRJ/ RDRJ6 0 0 0 | 0 DDF | RJ1 DDRJ0 | | \$(1)26(: PERT PERT/ PERT6 | 0 RDF | RJ1 RDRJ0 | | | 0 PEF | RJ1 PERJ0 | | \$026D PPSJ Read: Write: PPSJ7 PPSJ6 0 0 0 | 0 PPS | SJ1 PPSJ0 | | \$026E PIEJ Read: Write: PIEJ7 PIEJ6 0 0 0 | 0 PIE | J1 PIEJ0 | | | 0 PIF | FJ1 PIFJ0 | | \$0270 - Reserved Read: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 | 0 | ## \$0280 - \$03FF #### Reserved Address Name \$0280 -\$03FF Reserved Read: Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | # 1.6 Part ID Assignments The part ID is located in two 8-bit registers PARTIDH and PARTIDL (addresses \$001A and \$001B after reset). The read-only value is a unique part ID for each revision of the chip. **Table 1-3** shows the assigned part ID number. **Table 1-3 Assigned Part ID Numbers** | Device | Mask Set Number | Part ID <sup>1</sup> | |------------|-----------------|----------------------| | MC9S12B128 | 0L80R | \$2100 | | MC9S12B128 | 1L80R | \$2101 | | MC9S12B128 | 2L80R | \$2102 | | MC9S12B128 | 3L80R | \$2103 | #### NOTES: 1. The coding is as follows: Bit 15-12: Major family identifier Bit 11-8: Minor family identifier Bit 7-4: Major mask set revision number including FAB transfers Bit 3-0: Minor - non full - mask set revision The device memory sizes are located in two 8-bit registers MEMSIZ0 and MEMSIZ1 (addresses \$001C and \$001D after reset). **Table 1-4** shows the read-only values of these registers. Refer to HCS12 Module Mapping Control (MMC) Block Guide for further details. **Table 1-4 Memory Size Registers** | Register name | Value | |---------------|-------| | MEMSIZ0 | \$11 | | MEMSIZ1 | \$C0 | # **Section 2 Signal Description** This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal properties and detailed discussion of signals. It is built from the signal description sections of the Block User Guides of the individual IP blocks on the device. ## 2.1 System Pinout The MC9S12B128 is available in a 112-pin low profile quad flat pack (LQFP) and in a 80-pin quad flat pack (QFP). Most pins perform two or more functions, as described in the Signal Descriptions. **Figure 2-1** and **Figure 2-2** show the pin assignments. Figure 2-1 Pin Assignments in 112-pin LQFP for MC9S12B128 Signals shown in **Bold** are not available on the 80 Pin Package # 2.1.1 Signal Properties Summary **Table 2-1** summarizes the pin functionality. Signals shown in **bold** are not available in the 80 pin package. **Table 2-1 Signal Properties** | Pin Name | Pin Name | Pin Name<br>Function | Pin Name<br>Function | Powered | | al Pull<br>istor | Description | |------------|---------------------------|----------------------|----------------------|---------|-----------------|------------------|--------------------------------------------------| | Function1 | Function2 | 3 | 4 | by | CTRL | Reset<br>State | Description | | EXTAL | | _ | _ | VDDPLL | | | Oscillator Pins | | XTAL | _ | _ | _ | VDDI EE | | | Coomator 1 ms | | RESET | _ | _ | _ | VDDR | None | None | External Reset | | TEST | _ | _ | _ | N.A. | None | INOTIC | Test Input | | VREGEN | _ | _ | _ | VDDX | | | Voltage Regulator Enable Input | | XFC | _ | _ | _ | VDDPLL | | | PLL Loop Filter | | BKGD | TAGHI | MODC | _ | VDDR | Always<br>Up | Up | Background Debug, Tag High, Mode Input | | PAD[15:8] | AN[15:8] | _ | _ | VDDA | Nana | Nana | Port AD Inputs, Analog Inputs<br>AN[15:8] of ATD | | PAD[07:00] | AN[07:00] | _ | _ | VDDA | None | None | Port AD Inputs, Analog Inputs<br>AN[7:0] of ATD | | PA[7:0] | ADDR[15:8]/<br>DATA[15:8] | _ | _ | | PUCR/<br>PUPAE | Disabled | Port A I/O, Multiplexed Address/Data | | PB[7:0] | ADDR[7:0]/<br>DATA[7:0] | _ | _ | | PUCR/<br>PUPBE | Disabled | Port B I/O, Multiplexed Address/Data | | PE7 | NOACC | XCLKS | _ | | PUCR/<br>PUPEE | Up | Port E I/O, Access, Clock Select | | PE6 | IPIPE1 | MODB | _ | | While RESET pin | | Port E I/O, Pipe Status, Mode Input | | PE5 | IPIPE0 | MODA | _ | | is lo<br>Do | | Port E I/O, Pipe Status, Mode Input | | PE4 | ECLK | _ | _ | | | Mode | Port E I/O, Bus Clock Output | | PE3 | LSTRB | TAGLO | _ | | DUCD/ | depende | Port E I/O, Byte Strobe, Tag Low | | PE2 | R/W | _ | _ | VDDR | PUCR/<br>PUPEE | nt <sup>1</sup> | Port E I/O, R/W in expanded modes | | PE1 | ĪRQ | _ | _ | | . 0. 22 | Up | Port E Input, Maskable Interrupt | | PE0 | XIRQ | _ | _ | | | Op | Port E Input, Non Maskable Interrupt | | PH7 | KWH7 | _ | _ | | | | Port H I/O, Interrupt | | PH6 | KWH6 | _ | _ | | | | Port H I/O, Interrupt | | PH5 | KWH5 | _ | _ | | | | Port H I/O, Interrupt | | PH4 | KWH4 | _ | _ | | PERH/ | Disabled | Port H I/O, Interrupt | | PH3 | KWH3 | _ | _ | | PPSH | Disabled | Port H I/O, Interrupt | | PH2 | KWH2 | _ | _ | | | | Port H I/O, Interrupt | | PH1 | KWH1 | | _ | | | | Port H I/O, Interrupt | | PH0 | KWH0 | _ | _ | | | | Port H I/O, Interrupt | | PJ7 | KWJ7 | SCL | _ | | DED !/ | | Port J I/O, Interrupt, SCL of IIC, | | PJ6 | KWJ6 | SDA | | VDDX | PERJ/<br>PPSJ | Up | Port J I/O, Interrupt, SDA of IIC, | | PJ[1:0] | KWJ[1:0] | _ | _ | | | | Port J I/O, Interrupts | | Pin Name | Pin Name | Pin Name | Pin Name | Powered | | al Pull<br>istor | December (1-1) | |-----------|--------------|---------------|---------------|---------|----------------|------------------|--------------------------------------------------| | Function1 | Function2 | Function<br>3 | Function<br>4 | by | CTRL | Reset<br>State | Description | | PK7 | ECS | ROMCTL | _ | | PUCR/<br>PUPKE | Up | Port K I/O, Emulation Chip Select, ROM On Enable | | PK[5:0] | XADDR[19:14] | _ | _ | ] | FUFKE | | Port K I/O, Extended Addresses | | PM7 | _ | _ | _ | | | | Port M I/O | | PM6 | _ | _ | _ | | | | Port M I/O | | PM5 | _ | SCK | _ | ] | | | Port M I/O, SCK of SPI0 | | PM4 | _ | MOSI | _ | 1 | PERM/ | | Port M I/O, MOSI of SPI0 | | PM3 | _ | SS0 | _ | 1 | PPSM | | Port M I/O, SS of SPI0 | | PM2 | _ | MISO0 | _ | 1 | | | Port M I/O, MISO of SPI0 | | PM1 | TXCAN0 | _ | _ | 1 | | | Port M I/O, TX of CAN0 | | PM0 | RXCAN0 | _ | _ | 1 | | | Port M I/O, RX of CAN0 | | PP7 | KWP7 | PWM7 | _ | | | Disabled | Port P I/O, Interrupt, Channel 7 of PWM | | PP6 | KWP6 | PWM6 | _ | | | | Port P I/O, Interrupt, PWM Channel 6 | | PP5 | KWP5 | PWM5 | _ | VDDX | PERP/ | | Port P I/O, Interrupt, PWM Channel 5 | | PP4 | KWP4 | PWM4 | _ | 1 | PPSP | | Port P I/O, Interrupt, PWM Channel 4 | | PP3 | KWP3 | PWM3 | _ | 1 | | | Port P I/O, Interrupt, PWM Channel 3 | | PP2 | KWP2 | PWM2 | _ | 1 | | | Port P I/O, Interrupt, PWM Channel 2 | | PP1 | KWP1 | PWM1 | _ | 1 | | | Port P I/O, Interrupt, PWM Channel 1 | | PP0 | KWP0 | PWM0 | _ | 1 | | | Port P I/O, Interrupt, PWM Channel 0 | | PS7 | SS0 | _ | _ | 1 | | | Port S I/O, SS of SPI0 | | PS6 | SCK0 | _ | _ | 1 | | | Port S I/O, SCK of SPI0 | | PS5 | MOSI0 | _ | _ | ] | | | Port S I/O, MOSI of SPI0 | | PS4 | MISO0 | _ | _ | ] | PERS/ | Up | Port S I/O, MISO of SPI0 | | PS3 | TXD1 | _ | _ | ] | PPSS | 0p | Port S I/O, TXD of SCI1 | | PS2 | RXD1 | _ | _ | ] | | | Port S I/O, RXD of SCI1 | | PS1 | TXD0 | _ | _ | ] | | | Port S I/O, TXD of SCI0 | | PS0 | RXD0 | _ | _ | 1 | | | Port S I/O, RXD of SCI0 | | PT[7:0] | IOC[7:0] | _ | _ | | PERT/<br>PPST | Disabled | Port T I/O, Timer channels | #### NOTES: # 2.2 Detailed Signal Descriptions # 2.2.1 EXTAL, XTAL — Oscillator Pins EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived from the EXTAL input frequency. XTAL is the crystal output. <sup>1.</sup> Refer to PEAR register description in HCS12 Multiplexed External Bus Interface (MEBI) Block Guide. ## 2.2.2 RESET — External Reset Pin An active low bidirectional control signal, it acts as an input to initialize the MCU to a known start-up state, and an output when an internal MCU function causes a reset. #### 2.2.3 TEST — Test Pin This input only pin is reserved for test. **NOTE:** The TEST pin must be tied to VSS in all applications. ## 2.2.4 VREGEN — Voltage Regulator Enable Pin This input only pin enables or disables the on-chip voltage regulator. ### 2.2.5 XFC — PLL Loop Filter Pin PLL loop filter. Please ask your Motorola representative for the interactive application note to compute PLL loop filter elements. Any current leakage on this pin must be avoided. Figure 2-3 PLL Loop Filter Connections # 2.2.6 BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin The BKGD/TAGHI/MODC pin is used as a pseudo-open-drain pin for the background debug communication. In MCU expanded modes of operation when instruction tagging is on, an input low on this pin during the falling edge of E-clock tags the high half of the instruction word being read into the instruction queue. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODC bit at the rising edge of RESET. This pin has a permanently enabled pull-up device. ## 2.2.7 PAD[15:0] / AN[15:0] — Port AD Input Pins ATD PAD15 - PAD0 are general purpose input pins and analog inputs AN[15:0] of the analog to digital converter ATD. MOTOROLA ### 2.2.8 PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins PA7-PA0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are used for the multiplexed external address and data bus. ## 2.2.9 PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins PB7-PB0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are used for the multiplexed external address and data bus. #### 2.2.10 PE7 / NOACC / XCLKS — Port E I/O Pin 7 PE7 is a general purpose input or output pin. During MCU expanded modes of operation, the NOACC signal, when enabled, is used to indicate that the current bus cycle is an unused or "free" cycle. This signal will assert when the CPU is not using the bus. The XCLKS is an input signal which controls whether a crystal in combination with the internal Colpitts (low power) oscillator is used or whether Pierce oscillator/external clock circuitry is used. The state of this pin is latched at the rising edge of RESET. If the input is a logic low the EXTAL pin is configured for an external clock drive or a Pierce Oscillator. If input is a logic high a Colpitts oscillator circuit is configured on EXTAL and XTAL. Since this pin is an input with a pull-up device during reset, if the pin is left floating, the default configuration is a Colpitts oscillator circuit on EXTAL and XTAL. <sup>\*</sup> Due to the nature of a translated ground Colpitts oscillator a DC voltage bias is applied to the crystal Please contact the crystal manufacturer for crystal DC bias conditions and recommended capacitor value $C_{DC}$ . Figure 2-4 Colpitts Oscillator Connections (PE7=1) <sup>\*</sup> Rs can be zero (shorted) when used with higher frequency crystals. Refer to manufacturer's data. Figure 2-5 Pierce Oscillator Connections (PE7=0) Figure 2-6 External Clock Connections (PE7=0) #### 2.2.11 PE6 / MODB / IPIPE1 — Port E I/O Pin 6 PE6 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODB bit at the rising edge of RESET. This pin is shared with the instruction queue tracking signal IPIPE1. This pin is an input with a pull-down device which is only active when RESET is low. ## 2.2.12 PE5 / MODA / IPIPE0 — Port E I/O Pin 5 PE5 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODA bit at the rising edge of $\overline{RESET}$ . This pin is shared with the instruction queue tracking signal IPIPE0. This pin is an input with a pull-down device which is only active when $\overline{RESET}$ is low. ### 2.2.13 PE4 / ECLK — Port E I/O Pin 4 PE4 is a general purpose input or output pin. It can be configured to drive the internal bus clock ECLK. ECLK can be used as a timing reference. (M) MOTOROLA #### 2.2.14 PE3 / LSTRB / TAGLO — Port E I/O Pin 3 PE3 is a general purpose input or output pin. In MCU expanded modes of operation, $\overline{LSTRB}$ can be used for the low-byte strobe function to indicate the type of bus access and when instruction tagging is on, $\overline{TAGLO}$ is used to tag the low half of the instruction word being read into the instruction queue. #### 2.2.15 PE2 / R/W — Port E I/O Pin 2 PE2 is a general purpose input or output pin. In MCU expanded modes of operations, this pin drives the read/write output signal for the external bus. It indicates the direction of data on the external bus. # 2.2.16 PE1 / IRQ — Port E Input Pin 1 PE1 is a general purpose input pin and the maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode. ## 2.2.17 PE0 / XIRQ — Port E Input Pin 0 PE0 is a general purpose input pin and the non-maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode. #### 2.2.18 PH7 / KWH7 — Port H I/O Pin 7 PH7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.19 PH6 / KWH6 — Port H I/O Pin 6 PH6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.20 PH5 / KWH5 — Port H I/O Pin 5 PH5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.21 PH4 / KWH4 — Port H I/O Pin 2 PH4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.22 PH3 / KWH3 — Port H I/O Pin 3 PH3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.23 PH2 / KWH2 — Port H I/O Pin 2 PH2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.24 PH1 / KWH1 — Port H I/O Pin 1 PH1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.25 PH0 / KWH0 — Port H I/O Pin 0 PH0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 2.2.26 PJ7 / KWJ7 / SCL — Port J I/O Pins 7 PJ7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the serial clock pin SCL of the IIC module. #### 2.2.27 PJ6 / KWJ6 / SDA — Port J I/O Pins 6 PJ6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the serial data pin SDA of the IIC module. # 2.2.28 PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0] PJ1 and PJ0 are general purpose input or output pins. They can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. ## 2.2.29 PK7 / ECS / ROMCTL — Port K I/O Pin 7 PK7 is a general purpose input or output pin. During MCU expanded modes of operation, this pin is used as the emulation chip select output ( $\overline{ECS}$ ). While configurating MCU expanded modes this pin is used to enable the Flash EEPROM memory in the memory map (ROMCTL). At the rising edge of $\overline{RESET}$ , the state of this pin is latched to the ROMON bit. For a complete list of modes refer to **4.2 Chip Configuration Summary**. ## 2.2.30 PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0] PK5-PK0 are general purpose input or output pins. In MCU expanded modes of operation, these pins provide the expanded address XADDR[19:14] for the external bus. #### 2.2.31 PM7 — Port M I/O Pin 7 PM7 is a general purpose input or output pin. #### 2.2.32 PM6 — Port M I/O Pin 6 PM6 is a general purpose input or output pin. #### 2.2.33 PM5 / SCK0 — Port M I/O Pin 5 PM5 is a general purpose input or output pin. It can be configured as the serial clock pin SCK of the Serial Peripheral Interface 0 (SPI0). #### 2.2.34 PM4 / MOSI0 — Port M I/O Pin 4 PM4 is a general purpose input or output pin. It can be configured as the master output (during master mode) or slave input pin (during slave mode) MOSI for the Serial Peripheral Interface 0 (SPI0). #### 2.2.35 PM3 / SS0 — Port M I/O Pin 3 PM3 is a general purpose input or output pin. It can be configured as the slave select pin $\overline{SS}$ of the Serial Peripheral Interface 0 (SPI0). #### 2.2.36 PM2 / MISO0 — Port M I/O Pin 2 PM2 is a general purpose input or output pin. It can be configured as the master input (during master mode) or slave output pin (during slave mode) MISO for the Serial Peripheral Interface 0 (SPI0). #### 2.2.37 PM1 / TXCAN0 — Port M I/O Pin 1 PM1 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the Motorola Scalable Controller Area Network controller 0 (CAN0). #### 2.2.38 PM0 / RXCAN0 — Port M I/O Pin 0 PM0 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the Motorola Scalable Controller Area Network controller 0 (CAN0). #### 2.2.39 PP7 / KWP7 / PWM7 — Port P I/O Pin 7 PP7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 7 output. #### 2.2.40 PP6 / KWP6 / PWM6 — Port P I/O Pin 6 PP6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 6 output. #### 2.2.41 PP5 / KWP5 / PWM5 — Port P I/O Pin 5 PP5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 5 output. #### 2.2.42 PP4 / KWP4 / PWM4 — Port P I/O Pin 4 PP4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 4 output. #### 2.2.43 PP3 / KWP3 / PWM3 — Port P I/O Pin 3 PP3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 3 output. #### 2.2.44 PP2 / KWP2 / PWM2 — Port P I/O Pin 2 PP2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 2 output. #### 2.2.45 PP1 / KWP1 / PWM1 — Port P I/O Pin 1 PP1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 1 output. #### 2.2.46 PP0 / KWP0 / PWM0 — Port P I/O Pin 0 PP0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 0 output. ## 2.2.47 PS7 / SSO — Port S I/O Pin 7 PS6 is a general purpose input or output pin. It can be configured as the slave select pin $\overline{SS}$ of the Serial Peripheral Interface 0 (SPI0). ## 2.2.48 PS6 / SCK0 — Port S I/O Pin 6 PS6 is a general purpose input or output pin. It can be configured as the serial clock pin SCK of the Serial Peripheral Interface 0 (SPI0). (M) MOTOROLA #### 2.2.49 PS5 / MOSI0 — Port S I/O Pin 5 PS5 is a general purpose input or output pin. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0). #### 2.2.50 PS4 / MISO0 — Port S I/O Pin 4 PS4 is a general purpose input or output pin. It can be configured as master input (during master mode) or slave output pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0). #### 2.2.51 PS3 / TXD1 — Port S I/O Pin 3 PS3 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial Communication Interface 1 (SCI1). #### 2.2.52 PS2 / RXD1 — Port S I/O Pin 2 PS2 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial Communication Interface 1 (SCI1). #### 2.2.53 PS1 / TXD0 — Port S I/O Pin 1 PS1 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial Communication Interface 0 (SCI0). #### 2.2.54 PS0 / RXD0 — Port S I/O Pin 0 PS0 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial Communication Interface 0 (SCI0). # 2.2.55 PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0] PT7-PT0 are general purpose input or output pins. They can be configured as input capture or output compare pins IOC7-IOC0 of the Timer (TIM). ## 2.3 Power Supply Pins MC9S12B128 power and ground pins are described below. **NOTE:** All VSS pins must be connected together in the application. MOTOROLA Table 2-2 MC9S12B128 Power and Ground Connection Summary | Mnomonio | Pin Number | Nominal | Description | |----------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------| | Mnemonic | 112-pin QFP | Voltage | Description | | VDD1, 2 | 13, 65 | 2.5V | Internal power and ground generated by internal regulator | | VSS1, 2 | 14, 66 | 0V | Internal power and ground generated by internal regulator | | VDDR | 41 | 5.0V | External power and ground, supply to pin drivers and internal | | VSSR | 40 | 0V | voltage regulator. | | VDDX | 107 | 5.0V | External power and ground, supply to pin drivers. | | VSSX | 106 | 0V | External power and ground, supply to pill drivers. | | VDDA | 83 | 5.0V | Operating voltage and ground for the analog-to-digital | | VSSA | 86 | 0V | converters and the reference for the internal voltage regulator, allows the supply voltage to the A/D to be bypassed independently. | | VRL | 85 | 0V | Reference veltages for the analog to digital convertor | | VRH | 84 | 5.0V | Reference voltages for the analog-to-digital converter. | | VDDPLL | 43 | 2.5V | Provides operating voltage and ground for the Phased-Locked | | VSSPLL | 45 | 0V | Loop. This allows the supply voltage to the PLL to be bypassed independently. Internal power and ground generated by internal regulator. | | VREGEN | 97 | 5.0V | Internal Voltage Regulator enable/disable | ### 2.3.1 VDDX, VSSX — Power & Ground Pins for I/O Drivers External power and ground for I/O drivers. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are loaded. VDDX and VSSX are the supplies for Ports J, K, M, P, T and S. # 2.3.2 VDDR, VSSR — Power & Ground Pins for I/O Drivers & for Internal Voltage Regulator External power and ground for I/O drivers and input to the internal voltage regulator. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are loaded. VDDR and VSSR are the supplies for Ports A, B, E and H. ### 2.3.3 VDD1, VDD2, VSS1, VSS2 — Internal Logic Power Supply Pins Power is supplied to the MCU through VDD and VSS. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. This 2.5V supply is derived from the internal voltage regulator. There is no static load on those pins allowed. The internal voltage regulator is turned off, if VREGEN is tied to ground. **NOTE:** No load allowed except for bypass capacitors. ### 2.3.4 VDDA, VSSA — Power Supply Pins for ATD and VREG VDDA, VSSA are the power supply and ground input pins for the voltage regulator and the two analog to digital converters. It also provides the reference for the internal voltage regulator. This allows the supply voltage to ATD0/ATD1 and the reference voltage to be bypassed independently. ## 2.3.5 VRH, VRL — ATD Reference Voltage Input Pins VRH and VRL are the reference voltage input pins for the analog to digital converter. ## 2.3.6 VDDPLL, VSSPLL — Power Supply Pins for PLL Provides operating voltage and ground for the Oscillator and the Phased-Locked Loop. This allows the supply voltage to the Oscillator and PLL to be bypassed independently. This 2.5V voltage is generated by the internal voltage regulator. **NOTE:** No load allowed except for bypass capacitors. ## 2.3.7 VREGEN — On Chip Voltage Regulator Enable Enables the internal 5V to 2.5V voltage regulator. If this pin is tied low, VDD1,2 and VDDPLL must be supplied externally. # **Section 3 System Clock Description** The Clock and Reset Generator provides the internal clock signals for the core and all peripheral modules. **Figure 3-1** shows the clock connections from the CRG to all modules. Consult the CRG Block User Guide for details on clock generation. Figure 3-1 Clock Connections # **Section 4 Modes of Operation** #### 4.1 Overview Eight possible modes determine the operating configuration of the MC9S12B128. Each mode has an associated default memory map and external bus configuration. Three low power modes exist for the device. # 4.2 Chip Configuration Summary The operating mode out of reset is determined by the states of the MODC, MODB, and MODA pins during reset (**Table 4-1**). The MODC, MODB, and MODA bits in the MODE register show the current operating mode and provide limited mode switching during operation. The states of the MODC, MODB, and MODA pins are latched into these bits on the rising edge of the reset signal. The ROMCTL signal allows the setting of the ROMON bit in the MISC register thus controlling whether the internal Flash is visible in the memory map. ROMON = 1 mean the Flash is visible in the memory map. The state of the ROMCTL pin is latched into the ROMON bit in the MISC register on the rising edge of the reset signal. BKGD = **PE6** = PE5 = PK7 = **ROMON Mode Description** MODC **MODB MODA ROMCTL** Bit Special Single Chip, BDM allowed and ACTIVE. BDM is 0 0 0 Χ 1 allowed in all other modes but a serial command is required to make BDM active. 0 1 0 1 Emulation Expanded Narrow, BDM allowed 1 0 Χ 0 1 0 0 Special Test (Expanded Wide), BDM allowed 0 1 0 1 Emulation Expanded Wide, BDM allowed 1 1 0 Χ Normal Single Chip, BDM allowed 1 0 0 1 0 0 1 0 1 Normal Expanded Narrow, BDM allowed 1 1 Peripheral: BDM allowed but bus operations would cause 1 0 1 Х 1 bus conflicts (must not be used) 0 0 1 1 1 Normal Expanded Wide, BDM allowed 1 **Table 4-1 Mode Selection** For further explanation on the modes refer to the HCS12 Multiplexed External Bus Interface Block Guide. Table 4-2 Clock Selection Based on PE7 | PE7 = XCLKS | Description | |-------------|------------------------------| | 1 | Colpitts Oscillator selected | Table 4-2 Clock Selection Based on PE7 | PE7 = XCLKS | Description | |-------------|-------------------------------------------| | 0 | Pierce Oscillator/external clock selected | **Table 4-3 Voltage Regulator VREGEN** | VREGEN | Description | | | | |--------|----------------------------------------------------------------------------------------------|--|--|--| | 1 | Internal Voltage Regulator enabled | | | | | 0 | Internal Voltage Regulator disabled, VDD1,2 and VDDPLL must be supplied externally with 2.5V | | | | # 4.3 Security The device will make available a security feature preventing the unauthorized read and write of the memory contents. This feature allows: - Protection of the contents of FLASH, - Protection of the contents of EEPROM, - Operation in single-chip mode, - Operation from external memory with internal FLASH and EEPROM disabled. The user must be reminded that part of the security must lie with the user's code. An extreme example would be user's code that dumps the contents of the internal program. This code would defeat the purpose of security. At the same time the user may also wish to put a back door in the user's program. An example of this is the user downloads a key through the SCI which allows access to a programming routine that updates parameters stored in EEPROM. ## 4.3.1 Securing the Microcontroller Once the user has programmed the FLASH and EEPROM (if desired), the part can be secured by programming the security bits located in the FLASH module. These non-volatile bits will keep the part secured through resetting the part and through powering down the part. The security byte resides in a portion of the Flash array. Check the Flash Block User Guide for more details on the security configuration. ## 4.3.2 Operation of the Secured Microcontroller #### 4.3.2.1 Normal Single Chip Mode This will be the most common usage of the secured part. Everything will appear the same as if the part was not secured with the exception of BDM operation. The BDM operation will be blocked. (M) MOTOROLA #### 4.3.2.2 Executing from External Memory The user may wish to execute from external space with a secured microcontroller. This is accomplished by resetting directly into expanded mode. The internal FLASH and EEPROM will be disabled. BDM operations will be blocked. ## 4.3.3 Unsecuring the Microcontroller In order to unsecure the microcontroller, the internal FLASH and EEPROM must be erased. This can be done through an external program in expanded mode or via a sequence of BDM commands. Unsecuring is also possible via the Backdoor Key Access. Refer to Flash Block Guide for details. Once the user has erased the FLASH and EEPROM, the part can be reset into special single chip mode. This invokes a program that verifies the erasure of the internal FLASH and EEPROM. Once this program completes, the user can erase and program the FLASH security bits to the unsecured state. This is generally done through the BDM, but the user could also change to expanded mode (by writing the mode bits through the BDM) and jumping to an external program (again through BDM commands). Note that if the part goes through a reset before the security bits are reprogrammed to the unsecure state, the part will be secured again. ## 4.4 Low Power Modes The microcontroller features three main low power modes. Consult the respective Block User Guide for information on the module behavior in Stop, Pseudo Stop, and Wait Mode. An important source of information about the clock system is the Clock and Reset Generator User Guide (CRG). ## 4.4.1 Stop Executing the CPU STOP instruction stops all clocks and the oscillator thus putting the chip in fully static mode. Wake up from this mode can be done via reset or external interrupts. ## 4.4.2 Pseudo Stop This mode is entered by executing the CPU STOP instruction. In this mode the oscillator is still running and the Real Time Interrupt (RTI) or Watchdog (COP) sub module can stay active. Other peripherals are turned off. This mode consumes more current than the full STOP mode, but the wake up time from this mode is significantly shorter. #### 4.4.3 Wait This mode is entered by executing the CPU WAI instruction. In this mode the CPU will not execute instructions. The internal CPU signals (address and databus) will be fully static. All peripherals stay active. For further power consumption the peripherals can individually turn off their local clocks. # 4.4.4 Run Although this is not a low power mode, unused peripheral modules should not be enabled in order to save power. # **Section 5 Resets and Interrupts** ## 5.1 Overview Consult the Exception Processing section of the CPU12 Reference Manual for information on resets and interrupts. ## 5.2 Vectors ## 5.2.1 Vector Table **Table 5-1** lists interrupt sources and vectors in default order of priority. **Table 5-1 Interrupt Vector Locations** | Vector Address | Interrupt Source | CCR<br>Mask | Local Enable | HPRIO Value to Elevate | |----------------|--------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------|------------------------| | \$FFFE, \$FFFF | External Reset, Power On Reset or Low<br>Voltage Reset (see CRG Flags Register<br>to determine reset source) | None | None | - | | \$FFFC, \$FFFD | Clock Monitor fail reset | None | PLLCTL (CME, SCME) | _ | | \$FFFA, \$FFFB | COP failure reset | None | COP rate select | _ | | \$FFF8, \$FFF9 | Unimplemented instruction trap | None | None | _ | | \$FFF6, \$FFF7 | SWI | None | None | _ | | \$FFF4, \$FFF5 | XIRQ | X-Bit | None | _ | | \$FFF2, \$FFF3 | IRQ | I-Bit | IRQCR (IRQEN) | \$F2 | | \$FFF0, \$FFF1 | Real Time Interrupt | I-Bit | CRGINT (RTIE) | \$F0 | | \$FFEE, \$FFEF | Standard Timer channel 0 | I-Bit | TIE (C0I) | \$EE | | \$FFEC, \$FFED | Standard Timer channel 1 | I-Bit | TIE (C1I) | \$EC | | \$FFEA, \$FFEB | Standard Timer channel 2 | I-Bit | TIE (C2I) | \$EA | | \$FFE8, \$FFE9 | Standard Timer channel 3 | I-Bit | TIE (C3I) | \$E8 | | \$FFE6, \$FFE7 | Standard Timer channel 4 | I-Bit | TIE (C4I) | \$E6 | | \$FFE4, \$FFE5 | Standard Timer channel 5 | I-Bit | TIE (C5I) | \$E4 | | \$FFE2, \$FFE3 | Standard Timer channel 6 | I-Bit | TIE (C6I) | \$E2 | | \$FFE0, \$FFE1 | Standard Timer channel 7 | I-Bit | TIE (C7I) | \$E0 | | \$FFDE, \$FFDF | Standard Timer overflow | I-Bit | TMSK2 (TOI) | \$DE | | \$FFDC, \$FFDD | Pulse accumulator A overflow | I-Bit | PACTL (PAOVI) | \$DC | | \$FFDA, \$FFDB | Pulse accumulator input edge | I-Bit | PACTL (PAI) | \$DA | | \$FFD8, \$FFD9 | SPI0 | I-Bit | SPICR1 (SPIE, SPTIE) | \$D8 | | \$FFD6, \$FFD7 | SCI0 | I-Bit | SCICR2<br>(TIE, TCIE, RIE, ILIE) | \$D6 | | \$FFD4, \$FFD5 | SCI1 | I-Bit | SCICR2<br>(TIE, TCIE, RIE, ILIE) | \$D4 | | \$FFD2, \$FFD3 | ATD | I-Bit | ATDCTL2 (ASCIE) | \$D2 | | \$FFD0, \$FFD1 | Reserved | I-Bit | Reserved | \$D0 | | \$FFCE, \$FFCF | Port J | I-Bit | PIEJ<br>(PIEJ7, PIEJ6, PIEJ1, PIEJ0) | \$CE | | \$FFCC, \$FFCD | Port H | I-Bit | PIEH (PIEH7-0) | \$CC | | |---------------------|------------------------|-------|-------------------------|------|--| | \$FFCA, \$FFCB | Reserved | I-Bit | Reserved | \$CA | | | \$FFC8, \$FFC9 | | I-Bit | | \$C8 | | | \$FFC6, \$FFC7 | CRG PLL lock | I-Bit | CRGINT (LOCKIE) | \$C6 | | | \$FFC4, \$FFC5 | CRG Self Clock Mode | I-Bit | CRGINT (SCMIE) | \$C4 | | | \$FFC2, \$FFC3 | Reserved | I-Bit | Reserved | \$C2 | | | \$FFC0, \$FFC1 | IIC Bus | I-Bit | IBCR (IBIE) | \$C0 | | | \$FFBE, \$FFBF | Reserved | I-Bit | Reserved | \$BE | | | \$FFBC, \$FFBD | | I-Bit | | \$BC | | | \$FFBA, \$FFBB | EEPROM | I-Bit | ECNFG (CCIE, CBEIE) | \$BA | | | \$FFB8, \$FFB9 | FLASH | I-Bit | FCNFG (CCIE, CBEIE) | \$B8 | | | \$FFB6, \$FFB7 | CAN0 wake-up | I-Bit | CANRIER (WUPIE) | \$B6 | | | \$FFB4, \$FFB5 | CAN0 errors | I-Bit | CANRIER (CSCIE, OVRIE) | \$B4 | | | \$FFB2, \$FFB3 | CAN0 receive | I-Bit | CANRIER (RXFIE) | \$B2 | | | \$FFB0, \$FFB1 | CAN0 transmit | I-Bit | CANTIER (TXEIE2-TXEIE0) | \$B0 | | | \$FFAE, \$FFAF | | I-Bit | Reserved | \$AE | | | \$FFAC, \$FFAD | | I-Bit | | \$AC | | | \$FFAA, \$FFAB | | I-Bit | | \$AA | | | \$FFA8, \$FFA9 | | I-Bit | | \$A8 | | | \$FFA6, \$FFA7 | | I-Bit | | \$A6 | | | \$FFA4, \$FFA5 | | I-Bit | | \$A4 | | | \$FFA2, \$FFA3 | | I-Bit | | \$A2 | | | \$FFA0, \$FFA1 | Poperved | I-Bit | | \$A0 | | | \$FF9E, \$FF9F | Reserved | I-Bit | | \$9E | | | \$FF9C, \$FF9D | | I-Bit | | \$9C | | | \$FF9A, \$FF9B | | I-Bit | | \$9A | | | \$FF98, \$FF99 | | I-Bit | | \$98 | | | \$FF96, \$FF97 | | I-Bit | | \$96 | | | \$FF94, \$FF95 | | I-Bit | | \$94 | | | \$FF92, \$FF93 | | I-Bit | | \$92 | | | \$FF90, \$FF91 | | I-Bit | | \$90 | | | \$FF8E, \$FF8F | Port P | I-Bit | PIEP (PIEP7-0) | \$8E | | | \$FF8C, \$FF8D | PWM Emergency Shutdown | I-Bit | PWMSDN (PWMIE) | \$8C | | | \$FF8A, \$FF8B | VREG LVI | I-Bit | CTRL0 (LVIE) | \$8A | | | \$FF80 to<br>\$FF89 | Reserved | | | | | # 5.3 Resets When a reset occurs, MCU registers and control bits are changed to known start-up states. Refer to the respective module Block User Guides for register reset states. For details on the different kind of resets refer to the HCS12 Interrupt, CRG and VREG\_3V3 Block User Guides. (M) MOTOROLA ## 5.3.1 I/O pins Refer to the HCS12 Multiplexed External Bus Interface (MEBI) Block Guide for mode dependent pin configuration of port A, B, E and K out of reset. Refer to the PIM Block User Guide for reset configurations of all peripheral module ports. **NOTE:** For devices assembled in 80-pin QFP packages all non-bonded out pins should be configured as outputs after reset in order to avoid current drawn from floating inputs. Refer to **Table 2-1** for affected pins. ## **5.3.2 Memory** Refer to **Table 1-1** for locations of the memories depending on the operating mode after reset. The RAM array is not automatically initialized out of reset. # 5.4 Interrupts For details on the different kind of interrupts refer to the HCS12 Interrupt Block User Guide and according module Block User Guides. # **Section 6 HCS12 Core Block Description** ## 6.1 CPU12 Block Description Consult the CPU12 Reference Manual for information on the CPU. ## 6.1.1 Device-specific information When the CPU12 Reference Manual refers to cycles this is equivalent to Bus Clock periods. So 1 cycle is equivalent to 1 Bus Clock period. # 6.2 HCS12 Module Mapping Control (MMC) Block Description Consult the MMC Block Guide for information on the HCS12 Module Mapping Control module. ## 6.2.1 Device-specific information - INITEE - Reset state: \$01 - Bits EE11-EE15 are "Write once in Normal and Emulation modes and write anytime in Special modes". - PPAGE - Reset state: \$00 - Register is "Write anytime in all modes" - For Memory Size Registers see **Table 1-4**. # 6.3 HCS12 Multiplexed External Bus Interface (MEBI) Block Description Consult the MEBI Block Guide for information on HCS12 Multiplexed External Bus Interface module. ## 6.3.1 Device-specific information - PUCR - Reset state: \$90 ## 6.4 HCS12 Interrupt (INT) Block Description Consult the INT Block Guide for information on the HCS12 Interrupt module. (M) MOTOROLA # 6.5 HCS12 Background Debug (BDM) Block Description Consult the BDM Block Guide for information on the HCS12 Background Debug module. ## 6.5.1 Device-specific information When the BDM Block Guide refers to alternate clock this is equivalent to Oscillator Clock. # 6.6 HCS12 Breakpoint (BKP) Block Description Consult the BKP Block Guide for information on the HCS12 Breakpoint module. # Section 7 Voltage Regulator (VREG3V3) Block Description Consult the VREG3V3 Block User Guide for information about the dual output linear voltage regulator. VREGEN is accessible externally. # Section 8 Clock and Reset Generator (CRG) Block Description Consult the CRG Block User Guide for information about the Clock and Reset Generator module. # 8.1 Device-specific information The Low Voltage Reset feature of the CRG is available on this device. **NOTE:** If the voltage regulator is shut downed by connecting VREGEN to the corresponding ground pin then the LVRF flag in the CRG Flags Register (CRGFLG) is undefined. # Section 9 Oscillator (OSC) Block Description Consult the OSC Block User Guide for information about the Oscillator module. # 9.1 Device-specific information The XCLKS input signal is active low (see 2.2.10 PE7 / NOACC / XCLKS — Port E I/O Pin 7). # Section 10 Standard Timer (TIM) Block Description Consult the TIM\_16B8C Block User Guide for information about the Standard Timer module. When the TIM\_16B8C Block User Guide refers to *freeze mode* this is equivalent to *active BDM mode*. # Section 11 Analog to Digital Converter (ATD) Block Description Consult the ATD\_10B16C Block User Guide for information about the Analog to Digital Converter module. When the ATD\_10B16C Block User Guide refers to *freeze mode* this is equivalent to *active BDM mode*. The ETRIG pin option is not available, but the external trigger feature is available on ATD channels. **NOTE:** In QFP80 package ATDIEN0 should be set always to \$00. # Section 12 Inter-IC Bus (IIC) Block Description Consult the IIC Block User Guide for information about the Inter-IC Bus module. # Section 13 Serial Communications Interface (SCI) Block Description There are two Serial Communications Interfaces (SCI1 and SCI0) implemented on the MC9S12B128 device. Consult the SCI Block User Guide for information about each Serial Communications Interface module. # Section 14 Serial Peripheral Interface (SPI) Block Description Consult the SPI Block User Guide for information about the Serial Peripheral Interface module. # Section 15 Flash EEPROM 128K1 Block Description Consult the FTS128K1 Block User Guide for information about the flash module. The "S12 LRAE" is a generic Load RAM and Execute (LRAE) program which will be programmed into the flash memory of this device during manufacture. This LRAE program will provide greater programming flexibility to the end users by allowing the device to be programmed directly using CAN or SCI after it is assembled on the PCB. Use of the LRAE program is at the discretion of the end user and, if not required, it must simply be erased prior to flash programming. For more details of the S12 LRAE and its implementation, please see the S12 LREA Application Note (AN2546/D). (M) MOTOROLA # **Section 16 EEPROM 1K Block Description** Consult the EETS1K Block User Guide for information about the EEPROM module. # **Section 17 RAM Block Description** This module supports single-cycle misaligned word accesses. # **Section 18 MSCAN Block Description** Consult the MSCAN Block User Guide for information about the Motorola Scalable CAN Module. # Section 19 Pulse Width Modulator (PWM) Block Description Consult the PWM\_8B8C Block User Guide for information about the Pulse Width Modulator module. When the PWM\_8B8C Block User Guide refers to *freeze mode* this is equivalent to *active BDM mode*. # Section 20 Port Integration Module (PIM) Block Description Consult the PIM\_9B128 Block User Guide for information about the Port Integration Module. # **Section 21 Printed Circuit Board Layout Proposals** **Table 21-1 Suggested External Component Values** | Component | Purpose | Type | Value | | | | |-----------------------|---------------------|-------------------------------|------------------------------|--|--|--| | C1 | VDD1 filter cap | ceramic X7R | 100 220nF | | | | | C2 | VDD2 filter cap | ceramic X7R | 100 220nF | | | | | C3 | VDDA filter cap | ceramic X7R | 100nF | | | | | C4 | VDDR filter cap | X7R/tantalum | >=100nF | | | | | C5 | VDDPLL filter cap | ceramic X7R | 100nF | | | | | C6 | VDDX filter cap | X7R/tantalum | >=100nF | | | | | C7 | OSC load cap | | | | | | | C8 | OSC load cap | See PLL specification chapter | | | | | | C9/C <sub>S</sub> | PLL loop filter cap | Sac DLL angei | fication chapter | | | | | C10 / C <sub>P</sub> | PLL loop filter cap | See FLL Speci | fication chapter | | | | | C11 / C <sub>DC</sub> | DC cutoff cap | | if recommended by nufacturer | | | | | R1 | PLL loop filter res | See PLL speci | fication chapter | | | | | R2/R <sub>B</sub> | OSC res | Diaraa | anda anh | | | | | R3/R <sub>S</sub> | OSC res | Pierce mode only | | | | | | Q1 | Quartz | | | | | | The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the MCU itself. The following rules must be observed: - Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the corresponding pins(C1 C6). - Central point of the ground star should be the VSSR pin. - Use low ohmic low inductance connections between VSS1, VSS2 and VSSR. - VSSPLL must be directly connected to VSSR. - Keep traces of VSSPLL, EXTAL and XTAL as short as possible and occupied board area for C7, C8, C11 and Q1 as small as possible. - Do not place other signals or supplies underneath area occupied by C7, C8, C10 and Q1 and the connection area to the MCU. - Central power input should be fed in at the VDDA/VSSA pins. Figure 21-1 Recommended PCB Layout 112LQFP Colpitts Oscillator VSSA VSSX VDDA C2 VDD2 VSSR VDDR VSSPLL VDDPLL Figure 21-2 Recommended PCB Layout for 80QFP Colpitts Oscillator Figure 21-3 Recommended PCB Layout for 112LQFP Pierce Oscillator Figure 21-4 Recommended PCB Layout for 80QFP Pierce Oscillator # **Appendix A Electrical Characteristics** #### A.1 General **NOTE:** The part is specified and tested over the 5V and 3.3V ranges. For the intermediate range, generally the electrical specifications for the 3.3V range apply, but the part is not tested in production test in the intermediate range. This introduction is intended to give an overview on several common topics like power supply, current injection etc. #### A.1.1 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate. **NOTE:** This classification is shown in the column labeled "C" in the parameter tables where appropriate. P: Those parameters are guaranteed during production testing on each individual device. C: Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. T: Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. D: Those parameters are derived mainly from simulations. # A.1.2 Power Supply The MC9S12B128 utilizes several pins to supply power to the I/O ports, A/D converter, oscillator, PLL and internal logic. The VDDA, VSSA pair supplies the A/D converter and the internal voltage regulator. The VDDX, VSSX, VDDR and VSSR pairs supply the I/O pins, VDDR supplies also the internal voltage regulator. #### Device User Guide — 9S12B128DGV1/D V01.13 VDD1, VSS1, VDD2 and VSS2 are the supply pins for the internal logic, VDDPLL, VSSPLL supply the oscillator and the PLL. VSS1 and VSS2 are internally connected by metal. VDDA, VDDX, VDDR as well as VSSA, VSSX, VSSR are connected by anti-parallel diodes for ESD protection. NOTE: In the following context VDD5 is used for either VDDA, VDDR and VDDX; VSS5 is used for either VSSA, VSSR and VSSX unless otherwise noted. IDD5 denotes the sum of the currents flowing into the VDDA, VDDX and VDDR pins. VDD is used for VDD1, VDD2 and VDDPLL, VSS is used for VSS1, VSS2 and VSSPLL. IDD is used for the sum of the currents flowing into VDD1 and VDD2. #### A.1.3 Pins There are four groups of functional pins. ### A.1.3.1 5V I/O pins Those I/O pins have a nominal level of 5V. This class of pins is comprised of all port I/O pins, the analog inputs, BKGD and the RESET pins. The internal structure of all those pins is identical, however some of the functionality may be disabled. E.g. for the analog inputs the output drivers, pull-up and pull-down resistors are disabled permanently. #### A.1.3.2 Analog Reference This group is made up by the VRH and VRL pins. #### A.1.3.3 Oscillator The pins XFC, EXTAL, XTAL dedicated to the oscillator have a nominal 2.5V level. They are supplied by VDDPLL. #### A.1.3.4 TEST This pin is used for production testing only. #### **A.1.3.5 VREGEN** This pin is used to enable the on chip voltage regulator. # A.1.4 Current Injection Power supply must maintain regulation within operating $V_{DD5}$ or $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD5}$ ) is greater than $I_{DD5}$ , the injection current may flow out of VDD5 and could result in external power supply going out of regulation. Ensure external VDD5 load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power; e.g. if no system clock is present, or if clock rate is very low which would reduce overall power consumption. # A.1.5 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only. A functional operation under or outside those maxima is not guaranteed. Stress beyond those limits may affect the reliability or cause permanent damage of the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either V<sub>SS5</sub> or V<sub>DD5</sub>). Table A-1 Absolute Maximum Ratings<sup>1</sup> | Num | Rating | Symbol | Min | Max | Unit | |-----|--------------------------------------------------------------------------------------|-----------------------------------|-------------|------|------| | 1 | I/O, Regulator and Analog Supply Voltage | V <sub>DD5</sub> | -0.3 | 6.5 | V | | 2 | Internal Logic Supply Voltage <sup>2</sup> | V <sub>DD</sub> | -0.3 | 3.0 | V | | 3 | PLL Supply Voltage <sup>2</sup> | V <sub>DDPLL</sub> | -0.3 | 3.0 | V | | 4 | Voltage difference VDDX to VDDR and VDDA | $\Delta_{VDDX}$ | -0.3 | 0.3 | V | | 5 | Voltage difference VSSX to VSSR and VSSA | $\Delta_{VSSX}$ | -0.3 | 0.3 | V | | 6 | Digital I/O Input Voltage | V <sub>IN</sub> | -0.3 | 6.5 | V | | 7 | Analog Reference | V <sub>RH</sub> , V <sub>RL</sub> | -0.3 | 6.5 | V | | 8 | XFC, EXTAL, XTAL inputs | V <sub>ILV</sub> | -0.3 | 3.0 | V | | 9 | TEST input | V <sub>TEST</sub> | -0.3 | 10.0 | V | | 10 | Instantaneous Maximum Current Single pin limit for all digital I/O pins <sup>3</sup> | I <sub>D</sub> | -25 | +25 | mA | | 11 | Instantaneous Maximum Current Single pin limit for XFC, EXTAL, XTAL <sup>4</sup> | I <sub>DL</sub> | -25 | +25 | mA | | 12 | Instantaneous Maximum Current Single pin limit for TEST <sup>5</sup> | I <sub>DT</sub> | -0.25 | 0 | mA | | 15 | Storage Temperature Range | T <sub>stg</sub> | <b>–</b> 65 | 155 | °C | #### NOTES: - 1. Beyond absolute maximum ratings device might be damaged. - 2. The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The absolute maximum ratings apply when the device is powered from an external source. - All digital I/O pins are internally clamped to V<sub>SSX</sub> and V<sub>DDX</sub>, V<sub>SSR</sub> and V<sub>DDR</sub> or V<sub>SSA</sub> and V<sub>DDA</sub>. Those pins are internally clamped to V<sub>SSPLL</sub> and V<sub>DDPLL</sub>. This pin is clamped low to V<sub>SSR</sub>, but not clamped high. This pin must be tied low in applications. ## A.1.6 ESD Protection and Latch-up Immunity Maximum input voltage limit All ESD testing is in conformity with CDF-AEC-Q100 Stress test qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the Human Body Model (HBM), the Machine Model (MM) and the Charge Device Model. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. | Model | Description | Symbol | Value | Unit | |------------|-------------------------------------------|----------------------------------|-------------|------| | | Series Resistance | R1 | 1500 | Ohm | | | Storage Capacitance | С | 100 | pF | | Human Body | Number of Pulse per pin positive negative | - | -<br>3<br>3 | | | | Series Resistance | R1 150 C 100 3 R1 0 C 200 3 R1 3 | 0 | Ohm | | | Storage Capacitance | С | 200 | pF | | Machine | Number of Pulse per pin positive negative | - | _ | | | | Minimum input voltage limit | | -25 | V | Table A-2 ESD and Latch-up Test Conditions Table A-3 ESD and Latch-Up Protection Characteristics | Num | С | Rating | Symbol | Min | Max | Unit | |-----|---|--------------------------------------------------------------|------------------|--------------|-----|------| | 1 | Т | Human Body Model (HBM) | V <sub>HBM</sub> | 2000 | - | V | | 2 | Т | Machine Model (MM) | V <sub>MM</sub> | 200 | - | V | | 3 | Т | Charge Device Model (CDM) | V <sub>CDM</sub> | 500 | - | V | | 4 | Т | Latch-up Current at T <sub>A</sub> = 125°C positive negative | I <sub>LAT</sub> | +100<br>-100 | - | mA | | 5 | Т | Latch-up Current at T <sub>A</sub> = 27°C positive negative | I <sub>LAT</sub> | +200<br>-200 | - | mA | # A.1.7 Operating Conditions Latch-up This chapter describes the operating conditions of the device. Unless otherwise noted those conditions apply to all the following data. (M) MOTOROLA 7.5 ٧ **NOTE:** Please refer to the temperature rating of the device (C, V, M) with regards to the ambient temperature $T_A$ and the junction temperature $T_J$ . For power dissipation calculations refer to **Section A.1.8 Power Dissipation and Thermal** Characteristics. **Table A-4 Operating Conditions** | Rating | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------|--------------------|-------------------|-----|-----------------|------| | I/O, Regulator and Analog Supply Voltage | $V_{DD5}$ | 2.97 | 5 | 5.5 | V | | Internal Logic Supply Voltage <sup>1</sup> | $V_{DD}$ | 2.35 | 2.5 | 2.75 | V | | PLL Supply Voltage <sup>1</sup> | V <sub>DDPLL</sub> | 2.35 | 2.5 | 2.75 | V | | Voltage Difference VDDX to VDDR and VDDA | $\Delta_{VDDX}$ | -0.1 | 0 | 0.1 | V | | Voltage Difference VSSX to VSSR and VSSA | $\Delta_{VSSX}$ | -0.1 | 0 | 0.1 | V | | Bus Frequency | f <sub>bus</sub> | 0.25 <sup>2</sup> | - | 25 <sup>3</sup> | MHz | | MC9S12B128 <b>C</b> | | | | | | | Operating Junction Temperature Range | $T_J$ | -40 | - | 100 | °C | | Operating Ambient Temperature Range <sup>4</sup> | T <sub>A</sub> | -40 | 27 | 85 | °C | | MC9S12B128 <b>V</b> | | | | | | | Operating Junction Temperature Range | $T_J$ | -40 | - | 120 | °C | | Operating Ambient Temperature Range <sup>4</sup> | T <sub>A</sub> | -40 | 27 | 105 | °C | | MC9S12B128 <b>M</b> | | | | | | | Operating Junction Temperature Range | $T_J$ | -40 | - | 140 | °C | | Operating Ambient Temperature Range <sup>4</sup> | T <sub>A</sub> | -40 | 27 | 125 | °C | #### NOTES: # A.1.8 Power Dissipation and Thermal Characteristics Power dissipation and thermal characteristics are closely related. The user must assure that the maximum operating junction temperature is not exceeded. The average chip-junction temperature $(T_J)$ in ${}^{\circ}C$ can be obtained from: $$T_J = T_A + (P_D \bullet \Theta_{JA})$$ $T_J = Junction Temperature, [°C]$ $T_A = Ambient Temperature, [°C]$ <sup>1.</sup> The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. This applies when this regulator is disabled and the device is powered from an external source. Some blocks e.g. ATD (conversion) and NVMs (program/erase) require higher bus frequencies for proper operation. <sup>3.</sup> See bus speed option at Table 0-1 Derivative Differences Please refer to Section A.1.8 Power Dissipation and Thermal Characteristics for more details about the relation between ambient temperature T<sub>A</sub> and device junction temperature T<sub>J</sub>. #### Device User Guide — 9S12B128DGV1/D V01.13 P<sub>D</sub> = Total Chip Power Dissipation, [W] $\Theta_{IA}$ = Package Thermal Resistance, [°C/W] The total power dissipation can be calculated from: $$P_D = P_{INT} + P_{IO}$$ P<sub>INT</sub> = Chip Internal Power Dissipation, [W] Two cases with internal voltage regulator enabled and disabled must be considered: 1. Internal Voltage Regulator disabled $$P_{INT} = I_{DD} \cdot V_{DD} + I_{DDPLL} \cdot V_{DDPLL} + I_{DDA} \cdot V_{DDA}$$ $$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_{i}}^{2}$$ P<sub>IO</sub> is the sum of all output currents on I/O ports associated with VDDX and VDDR. For R<sub>DSON</sub> is valid: $$R_{DSON} = \frac{V_{OL}}{I_{OL}}$$ ; for outputs driven low respectively $$R_{DSON} = \frac{V_{DD5} - V_{OH}}{I_{OH}}$$ ; for outputs driven high 2. Internal voltage regulator enabled $$P_{INT} = I_{DDR} \cdot V_{DDR} + I_{DDA} \cdot V_{DDA}$$ $I_{DDR}$ is the current shown in **Table A-8** and not the overall current flowing into VDDR, which additionally contains the current flowing into the external loads with output high. $$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_i}^2$$ $P_{\mathrm{IO}}$ is the sum of all output currents on I/O ports associated with VDDX and VDDR. Table A-5 Thermal Package Characteristics<sup>1</sup> | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|----------------------------------------------------------------------------------|-------------------|-----|-----|-----|------| | 1 | Т | Thermal Resistance LQFP112, single sided PCB <sup>2</sup> | $\theta_{JA}$ | _ | _ | 54 | °C/W | | 2 | Т | Thermal Resistance LQFP112, double sided PCB with 2 internal planes <sup>3</sup> | $\theta_{JA}$ | - | _ | 41 | °C/W | | 3 | Т | Junction to Board LQFP112 | $\theta_{\sf JB}$ | - | _ | 31 | °C/W | | 4 | Т | Junction to Case LQFP112 | $\theta_{\sf JC}$ | _ | _ | 11 | °C/W | | 5 | Т | Junction to Package Top LQFP112 | $\Psi_{JT}$ | _ | _ | 2 | °C/W | | 6 | Т | Thermal Resistance QFP 80, single sided PCB | $\theta_{JA}$ | - | _ | 51 | °C/W | | 7 | Т | Thermal Resistance QFP 80, double sided PCB with 2 internal planes | $\theta_{JA}$ | - | _ | 41 | °C/W | | 8 | Т | Junction to Board QFP80 | $\theta_{JB}$ | _ | _ | 27 | °C/W | | 9 | Т | Junction to Case QFP80 | $\theta_{\sf JC}$ | _ | _ | 14 | °C/W | | 10 | Т | Junction to Package Top QFP80 | $\Psi_{JT}$ | _ | _ | 3 | °C/W | - 1. The values for thermal resistance are achieved by package simulations - 2. PC Board according to EIA/JEDEC Standard 51-3 - 3. PC Board according to EIA/JEDEC Standard 51-7 ### A.1.9 I/O Characteristics This section describes the characteristics of all 5V I/O pins. All parameters are not always applicable, e.g. not all pins feature pull up/down resistances. Table A-6 5V I/O Characteristics | Condit | | s are 4.5< VDDX <5.5V Termperature from -40 <sup>-</sup> C to +1 | 140 C, unles | s otherwise no | ted | | | |--------|---|-------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------|-----|------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | Input High Voltage | V <sub>IH</sub> | 0.65*V <sub>DD5</sub> | - | V <sub>DD5</sub> + 0.3 | V | | 2 | Р | Input Low Voltage | V <sub>IL</sub> | V <sub>SS5</sub> - 0.3 | - | 0.35*V <sub>DD5</sub> | V | | 3 | С | Input Hysteresis | V <sub>HYS</sub> | | 250 | | mV | | 4 | Р | Input Leakage Current (pins in high impedance input mode) $V_{in} = V_{DD5} \text{ or } V_{SS5}$ | I<br>in | -1 | - | 1 | μА | | 5 | Р | Output High Voltage (pins in output mode) Partial Drive I <sub>OH</sub> = -2mA Full Drive I <sub>OH</sub> = -10mA | V <sub>OH</sub> | V <sub>DD5</sub> – 0.8 | - | - | V | | 6 | Р | Output Low Voltage (pins in output mode) Partial Drive I <sub>OL</sub> = +2mA Full Drive I <sub>OL</sub> = +10mA | V <sub>OL</sub> | - | - | 0.8 | V | | 7 | Р | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max. | I <sub>PUL</sub> | - | - | -130 | μА | | 8 | С | Internal Pull Up Device Current, tested at V <sub>IH</sub> Min. | I <sub>PUH</sub> | -10 | - | - | μА | | 9 | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min. | I <sub>PDH</sub> | - | - | 130 | μА | | 10 | С | Internal Pull Down Device Current, tested at V <sub>IL</sub> Max. | I <sub>PDL</sub> | 10 | - | - | μА | | 11 | D | Input Capacitance | C <sub>in</sub> | | 7 | - | pF | | 12 | Т | Injection current <sup>1</sup> Single Pin limit Total Device Limit. Sum of all injected currents | I <sub>ICS</sub><br>I <sub>ICP</sub> | -2.5<br>-25 | - | 2.5<br>25 | mA | | 13 | Р | Port H, J, P Interrupt Input Pulse filtered <sup>2</sup> | t <sub>pign</sub> | | | 3 | μs | | 14 | Р | Port H, J, P Interrupt Input Pulse passed <sup>2</sup> | t <sub>pval</sub> | 10 | | | μs | <sup>1.</sup> Refer to Section A.1.4 Current Injection, for more details <sup>2.</sup> Parameter only applies in STOP or Pseudo STOP mode. Table A-7 3.3V I/O Characteristics | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----|------------------------|------| | 1 | Р | Input High Voltage | V <sub>IH</sub> | 0.65*V <sub>DD5</sub> | - | V <sub>DD5</sub> + 0.3 | V | | 2 | Р | Input Low Voltage | V <sub>IL</sub> | V <sub>SS5</sub> - 0.3 | - | 0.35*V <sub>DD5</sub> | V | | 3 | С | Input Hysteresis | V <sub>HYS</sub> | | 250 | | mV | | 4 | Р | Input Leakage Current (pins in high impedance input mode) $V_{in} = V_{DD5} \text{ or } V_{SS5}$ | I <sub>in</sub> | -1 | - | 1 | μА | | 5 | Р | Output High Voltage (pins in output mode) Partial Drive $I_{OH} = -0.75$ mA Full Drive $I_{OH} = -4.0$ mA | V <sub>OH</sub> | V <sub>DD5</sub> – 0.4 | - | - | V | | 6 | Р | Output Low Voltage (pins in output mode) Partial Drive I <sub>OL</sub> = +0.9mA Full Drive I <sub>OL</sub> = +4.75mA | V <sub>OL</sub> | - | - | 0.4 | V | | 7 | Р | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max. | I <sub>PUL</sub> | - | - | -60 | μΑ | | 8 | С | Internal Pull Up Device Current, tested at V <sub>IH</sub> Min. | I <sub>PUH</sub> | -6 | - | - | μΑ | | 9 | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min. | I <sub>PDH</sub> | - | - | 60 | μА | | 10 | С | Internal Pull Down Device Current, tested at V <sub>IL</sub> Max. | I <sub>PDL</sub> | 6 | - | - | μΑ | | 11 | D | Input Capacitance | C <sub>in</sub> | | 7 | - | pF | | 12 | Т | Injection current <sup>1</sup> Single Pin limit Total Device Limit. Sum of all injected currents | I <sub>ICS</sub> | -2.5<br>-25 | - | 2.5<br>25 | mA | | 13 | Р | Port H, J, P Interrupt Input Pulse filtered <sup>2</sup> | t <sub>pign</sub> | | | 3 | μs | | 14 | Р | Port H, J, P Interrupt Input Pulse passed <sup>2</sup> | t <sub>pval</sub> | 10 | | | μs | - 1. Refer to Section A.1.4 Current Injection, for more details - 2. Parameter only applies in STOP or Pseudo STOP mode. # **A.1.10 Supply Currents** This section describes the current consumption characteristics of the device as well as the conditions for the measurements. #### A.1.10.1 Measurement Conditions All measurements are without output loads. Unless otherwise noted the currents are measured in single chip mode, internal voltage regulator enabled and at 25MHz or 16Mhz bus frequency using a 4MHz oscillator in Colpitts mode. Production testing is performed using a square wave signal at the EXTAL input. #### A.1.10.2 Additional Remarks In expanded modes the currents flowing in the system are highly dependent on the load at the address, data and control signals as well as on the duty cycle of those signals. No generally applicable numbers can be given. A very good estimate is to take the single chip currents and add the currents due to the external loads. Table A-8 Supply Current Characteristics at 25MHz Bus Frequency | Condit | tions | s are shown in Table A-4 unless otherwise noted | | | | | | |--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|--------------------------------------------------------------|-----------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | Run supply currents Single Chip, Internal regulator enabled | I <sub>DD5</sub> | | | 55 | mA | | 2 | P<br>P | Wait Supply current All modules enabled, PLL on only RTI enabled <sup>1</sup> | I <sub>DDW</sub> | | | 35<br>7 | mA | | 3 | CPCCPCPCP | Pseudo Stop Current (RTI and COP disabled) 1, 2 -40°C 27°C 70°C 85°C "C" Temp Option 100°C 105°C "V" Temp Option 120°C 125°C "M" Temp Option 140°C | I <sub>DDPS</sub> | | 370<br>400<br>450<br>550<br>600<br>650<br>800<br>850<br>1200 | 500<br>1600<br>2100<br>5000 | μА | | 4 | 0000000 | Pseudo Stop Current (RTI and COP enabled) 1, 2 -40°C 27°C 70°C 85°C 105°C 125°C 140°C | I <sub>DDPS</sub> | | 570<br>600<br>650<br>750<br>850<br>1200<br>1500 | | μА | | 5 | OPCOPCPCP | Stop Current <sup>2</sup> -40°C 27°C 70°C 85°C "C" Temp Option 100°C 105°C "V" Temp Option 120°C 125°C "M" Temp Option 140°C | I <sub>DDS</sub> | | 12<br>25<br>100<br>130<br>160<br>200<br>350<br>400<br>600 | 100<br>1200<br>1700<br>5000 | μА | - 1. PLL off - 2. At those low power dissipation levels $T_J = T_A$ can be assumed Table A-9 Supply Current Characteristics at 16MHz Bus Frequency | Condi | tions | s are shown in <b>Table A-4</b> unless otherwise noted | | | | | | |-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|--------------------------------------------------------------|-----------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | Run supply currents Single Chip, Internal regulator enabled | I <sub>DD5</sub> | | | 55 | mA | | 2 | P<br>P | Wait Supply current All modules enabled, PLL on only RTI enabled <sup>1</sup> | I <sub>DDW</sub> | | | 35<br>7 | mA | | 3 | CPCCPCP | Pseudo Stop Current (RTI and COP disabled) 1, 2 -40°C 27°C 70°C 85°C "C" Temp Option 100°C 105°C "V" Temp Option 120°C 125°C "M" Temp Option 140°C | I <sub>DDPS</sub> | | 370<br>400<br>450<br>550<br>600<br>650<br>800<br>850<br>1200 | 500<br>1600<br>2100<br>5000 | μА | | 4 | 0000000 | Pseudo Stop Current (RTI and COP enabled) 1, 2 -40°C 27°C 70°C 85°C 105°C 125°C 140°C | I <sub>DDPS</sub> | | 570<br>600<br>650<br>750<br>850<br>1200<br>1500 | | μΑ | | 5 | CPCCPCPCP | Stop Current <sup>2</sup> -40°C 27°C 70°C 85°C "C" Temp Option 100°C 105°C "V" Temp Option 120°C 125°C "M" Temp Option 140°C | I <sub>DDS</sub> | | 12<br>25<br>100<br>130<br>160<br>200<br>350<br>400<br>600 | 100<br>1200<br>1700<br>5000 | μА | #### NOTES: <sup>1.</sup> PLL off 2. At those low power dissipation levels $T_J = T_A$ can be assumed ### A.2 ATD Characteristics This section describes the characteristics of the analog to digital converter. The ATD is specified and tested for both the 3.3V and 5V range. For ranges between 3.3V and 5V the ATD accuracy is generally the same as in the 3.3V range but is not tested in this range in production test. # A.2.1 ATD Operating Characteristics In 5V Range The **Table A-10** shows conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: $V_{SSA} \le V_{RL} \le V_{IN} \le V_{RH} \le V_{DDA}$ . This constraint exists since the sample buffer amplifier can not drive beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively be clipped. **Table A-10 ATD Operating Characteristics In 5V Range** | Condit | Conditions are shown in <b>Table A-4</b> unless otherwise noted. Supply Voltage 5V-10% <= V <sub>DDA</sub> <=5V+10% | | | | | | | | | |--------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------|------|-----------------------------------------|--------------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | D | Reference Potential Low High | V <sub>RL</sub><br>V <sub>RH</sub> | V <sub>SSA</sub><br>V <sub>DDA</sub> /2 | | V <sub>DDA</sub> /2<br>V <sub>DDA</sub> | V | | | | 2 | С | Differential Reference Voltage <sup>1</sup> | $V_{RH}-V_{RL}$ | 4.75 | 5.00 | 5.25 | V | | | | 3 | D | ATD Clock Frequency | f <sub>ATDCLK</sub> | 0.5 | | 2.0 | MHz | | | | 4 | D | ATD 10-Bit Conversion Period Clock Cycles <sup>2</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | | 14<br>7 | | 28<br>14 | Cycles<br>μs | | | | 5 | D | ATD 8-Bit Conversion Period Clock Cycles <sup>2</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV8</sub><br>T <sub>CONV8</sub> | 12<br>6 | | 26<br>13 | Cycles<br>μs | | | | 6 | D | Recovery Time (V <sub>DDA</sub> =5.0 Volts) | t <sub>REC</sub> | | | 20 | μs | | | | 7 | Р | Reference Supply current | I <sub>REF</sub> | | | 0.375 | mA | | | #### NOTES: # A.2.2 ATD Operating Characteristics In 3.3V Range The **Table A-11** shows conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: $V_{SSA} \le V_{RL} \le V_{IN} \le V_{RH} \le V_{DDA}$ . This constraint exists since the sample buffer amplifier can not drive <sup>1.</sup> Full accuracy is not guaranteed when differential voltage is less than 4.75V The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample period of 16 ATD clocks. beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively be clipped. Table A-11 ATD Operating Characteristics In 3.3V Range | Condit | Conditions are shown in <b>Table A-4</b> unless otherwise noted. Supply Voltage 3.3V-10% <= V <sub>DDA</sub> <= 3.3V+10% | | | | | | | | | | |--------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------|-----|-----------------------------------------|--------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | D | Reference Potential Low High | V <sub>RL</sub><br>V <sub>RH</sub> | V <sub>SSA</sub><br>V <sub>DDA</sub> /2 | | V <sub>DDA</sub> /2<br>V <sub>DDA</sub> | V | | | | | 2 | С | Differential Reference Voltage <sup>1</sup> | $V_{RH}-V_{RL}$ | 3.0 | 3.3 | 3.6 | V | | | | | 3 | D | ATD Clock Frequency | f <sub>ATDCLK</sub> | 0.5 | | 2.0 | MHz | | | | | 4 | D | ATD 10-Bit Conversion Period Clock Cycles <sup>2</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | | 14<br>7 | | 28<br>14 | Cycles<br>μs | | | | | 5 | D | ATD 8-Bit Conversion Period Clock Cycles <sup>2</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV8</sub><br>T <sub>CONV8</sub> | 12<br>6 | | 26<br>13 | Cycles<br>μs | | | | | 6 | D | Recovery Time (V <sub>DDA</sub> =3.3 Volts) | t <sub>REC</sub> | | | 20 | μs | | | | | 7 | Р | Reference Supply current | I <sub>REF</sub> | | | 0.250 | mA | | | | #### NOTES: # A.2.3 Factors influencing accuracy Three factors - source resistance, source capacitance and current injection - have an influence on the accuracy of the ATD. #### A.2.3.1 Source Resistance: Due to the input pin leakage current as specified in **Table A-6** in conjunction with the source resistance there will be a voltage drop from the signal source to the ATD input. The maximum source resistance $R_S$ specifies results in an error of less than 1/2 LSB (2.5 mV) at the maximum leakage current. If device or operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source resistance is allowed. #### A.2.3.2 Source Capacitance When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external and the pin capacitance. For a maximum sampling error of the input voltage $\leq$ 1LSB, then the external filter capacitor, $C_f \geq$ 1024 \* ( $C_{INS}$ - $C_{INN}$ ). <sup>1.</sup> Full accuracy is not guaranteed when differential voltage is less than 3.0V <sup>2.</sup> The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample period of 16 ATD clocks. ### A.2.3.3 Current Injection There are two cases to consider. - 1. A current is injected into the channel being converted. The channel being stressed has conversion values of \$3FF (\$FF in 8-bit mode) for analog inputs greater than $V_{RH}$ and \$000 for values less than $V_{RL}$ unless the current is higher than specified as disruptive condition. - 2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy of the conversion depending on the source resistance. - The additional input voltage error on the converted channel can be calculated as $V_{ERR} = K * R_S * I_{INJ}$ , with $I_{INJ}$ being the sum of the currents injected into the two pins adjacent to the converted channel. Table A-12 ATD Electrical Characteristics | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|-----------------------------------------------------|--------------------------------------|------|-----|------------------|------| | 1 | С | Max input Source Resistance | R <sub>S</sub> | - | - | 1 | ΚΩ | | 2 | Т | Total Input Capacitance<br>Non Sampling<br>Sampling | C <sub>INN</sub><br>C <sub>INS</sub> | | | 10<br>22 | pF | | 3 | С | Disruptive Analog Input Current | I <sub>NA</sub> | -2.5 | | 2.5 | mA | | 4 | С | Coupling Ratio positive current injection | K <sub>p</sub> | | | 10 <sup>-4</sup> | A/A | | 5 | С | Coupling Ratio negative current injection | K <sub>n</sub> | | | 10 <sup>-2</sup> | A/A | # A.2.4 ATD accuracy ## A.2.4.1 5V Range **Table A-13** specifies the ATD conversion performance excluding any errors due to current injection, input capacitance and source resistance. ## Table A-13 ATD Conversion Performance In 5V Range Conditions are shown in Table A-4 unless otherwise noted $V_{REF} = V_{RH} - V_{RL} = 5.12V$ . Resulting to one 8 bit count = 20mV and one 10 bit count = 5mV $f_{ATDCLK} = 2.0MHz$ Supply Voltage 5V-10% $\leftarrow$ V<sub>DDA</sub> $\leftarrow$ 5V+10% | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | |-----|---|------------------------------------|--------|------|------|-----|--------|--| | 1 | Р | 10-Bit Resolution | LSB | | 5 | | mV | | | 2 | Р | 10-Bit Differential Nonlinearity | DNL | -1 | | 1 | Counts | | | 3 | Р | 10-Bit Integral Nonlinearity | INL | -2.5 | ±1.5 | 2.5 | Counts | | | 4 | Р | 10-Bit Absolute Error <sup>1</sup> | AE | -3 | ±2.0 | 3 | Counts | | | 5 | Р | 8-Bit Resolution | LSB | | 20 | | mV | | | 6 | Р | 8-Bit Differential Nonlinearity | DNL | -0.5 | | 0.5 | Counts | | | 7 | Р | 8-Bit Integral Nonlinearity | INL | -1.0 | ±0.5 | 1.0 | Counts | | | 8 | Р | 8-Bit Absolute Error <sup>1</sup> | AE | -1.5 | ±1.0 | 1.5 | Counts | | #### NOTES: <sup>1.</sup> These values include the quantization error which is inherently 1/2 count for any A/D converter. #### A.2.4.2 3.3V Range **Table A-14** specifies the ATD conversion performance excluding any errors due to current injection, input capacitance and source resistance. ### Table A-14 ATD Conversion Performance In 3.3V Range Conditions are shown in Table A-4 unless otherwise noted $V_{REF} = V_{RH} - V_{RL} = 3.328V$ . Resulting to one 8 bit count = 13mV and one 10 bit count = 3.25mV $f_{ATDCLK} = 2.0MHz$ Supply Voltage 3.3V-10% $\leftarrow$ V<sub>DDA</sub> $\leftarrow$ 3.3V+10% | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|------------------------------------|--------|------|------|-----|--------| | 1 | Р | 10-Bit Resolution | LSB | | 3.25 | | mV | | 2 | Р | 10-Bit Differential Nonlinearity | DNL | -1.5 | | 1.5 | Counts | | 3 | Р | 10-Bit Integral Nonlinearity | INL | -3.5 | ±1.5 | 3.5 | Counts | | 4 | Р | 10-Bit Absolute Error <sup>1</sup> | AE | -5 | ±2.5 | 5 | Counts | | 5 | Р | 8-Bit Resolution | LSB | | 13 | | mV | | 6 | Р | 8-Bit Differential Nonlinearity | DNL | -0.5 | | 0.5 | Counts | | 7 | Р | 8-Bit Integral Nonlinearity | INL | -1.5 | ±1.0 | 1.5 | Counts | | 8 | Р | 8-Bit Absolute Error <sup>1</sup> | AE | -2.0 | ±1.5 | 2.0 | Counts | #### NOTES: ## A.2.4.3 ATD Accuracy Definitions For the following definitions see also **Figure A-1**. Differential Non-Linearity (DNL) is defined as the difference between two adjacent switching steps. $$DNL(i) = \frac{V_i - V_{i-1}}{1LSB} - 1$$ The Integral Non-Linearity (INL) is defined as the sum of all DNLs: $$INL(n) = \sum_{i=1}^{n} DNL(i) = \frac{V_n - V_0}{1LSB} - n$$ <sup>1.</sup> These values include the quantization error which is inherently 1/2 count for any A/D converter. Figure A-1 ATD Accuracy Definitions **NOTE:** Figure A-1 shows only definitions, for specification values refer to Table A-13. (M) MOTOROLA # A.3 NVM, Flash and EEPROM **NOTE:** Unless otherwise noted the abbreviation NVM (Non Volatile Memory) is used for both Flash and EEPROM. ## A.3.1 NVM timing The time base for all NVM program or erase operations is derived from the oscillator. A minimum oscillator frequency $f_{\text{NVMOSC}}$ is required for performing program or erase operations. The NVM modules do not have any means to monitor the frequency and will not prevent program or erase operation at frequencies above or below the specified minimum. Attempting to program or erase the NVM modules at a lower frequency a full program or erase transition is not assured. The Flash and EEPROM program and erase operations are timed using a clock derived from the oscillator using the FCLKDIV and ECLKDIV registers respectively. The frequency of this clock must be set within the limits specified as f<sub>NVMOP</sub>. The minimum program and erase times shown in **Table A-15** are calculated for maximum $f_{NVMOP}$ and maximum $f_{bus}$ . The maximum times are calculated for minimum $f_{NVMOP}$ and a $f_{bus}$ of 2MHz. ## A.3.1.1 Single Word Programming The programming time for single word programming is dependant on the bus frequency as a well as on the frequency $f_{NVMOP}$ and can be calculated according to the following formula. $$t_{swpgm} = 9 \cdot \frac{1}{f_{NVMOP}} + 25 \cdot \frac{1}{f_{bus}}$$ # A.3.1.2 Row Programming This applies only to the Flash where up to 64 words in a row can be programmed consecutively by keeping the command pipeline filled. The time to program a consecutive word can be calculated as: $$t_{bwpgm} = 4 \cdot \frac{1}{f_{NVMOP}} + 9 \cdot \frac{1}{f_{bus}}$$ The time to program a whole row is: $$t_{brpam} = t_{swpam} + 63 \cdot t_{bwpam}$$ Row programming is more than 2 times faster than single word programming. #### A.3.1.3 Sector Erase Erasing a 1024 byte Flash sector or a 4 byte EEPROM sector takes: $$t_{era} \approx 4000 \cdot \frac{1}{f_{NVMOP}}$$ The setup time can be ignored for this operation. #### A.3.1.4 Mass Erase Erasing a NVM block takes: $$t_{mass} \approx 20000 \cdot \frac{1}{f_{NVMOP}}$$ The setup time can be ignored for this operation. #### A.3.1.5 Blank Check The time it takes to perform a blank check on the Flash or EEPROM is dependant on the location of the first non-blank word starting at relative address zero. It takes one bus cycle per word to verify plus a setup of the command. $$t_{check} \approx location \cdot t_{cyc} + 10 \cdot t_{cyc}$$ **Table A-15 NVM Timing Characteristics** | Condit | Conditions are shown in <b>Table A-4</b> unless otherwise noted | | | | | | | | | | |--------|-----------------------------------------------------------------|--------------------------------------------------------|---------------------|---------------------|-----|---------------------|------------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | D | External Oscillator Clock | f <sub>NVMOSC</sub> | 0.5 | | 50 <sup>1</sup> | MHz | | | | | 2 | D | Bus frequency for Programming or Erase Operations | f <sub>NVMBUS</sub> | 1 | | | MHz | | | | | 3 | D | Operating Frequency | f <sub>NVMOP</sub> | 150 | | 200 | kHz | | | | | 4 | Р | Single Word Programming Time | t <sub>swpgm</sub> | 46 <sup>2</sup> | | 74.5 <sup>3</sup> | μs | | | | | 5 | D | Flash Burst Programming consecutive word <sup>4</sup> | t <sub>bwpgm</sub> | 20.4 <sup>2</sup> | | 31 <sup>3</sup> | μs | | | | | 6 | D | Flash Burst Programming Time for 64 Words <sup>4</sup> | t <sub>brpgm</sub> | 1331.2 <sup>2</sup> | | 2027.5 <sup>3</sup> | μs | | | | | 7 | Р | Sector Erase Time | t <sub>era</sub> | 20 <sup>5</sup> | | 26.7 <sup>3</sup> | ms | | | | | 8 | Р | Mass Erase Time | t <sub>mass</sub> | 100 <sup>5</sup> | | 133 <sup>3</sup> | ms | | | | | 9 | D | Blank Check Time Flash per block | t <sub>check</sub> | 11 <sup>6</sup> | | 65546 <sup>7</sup> | t <sub>cyc</sub> | | | | | 10 | D | Blank Check Time EEPROM per block | t <sub>check</sub> | 11 <sup>6</sup> | | 522 <sup>7</sup> | t <sub>cyc</sub> | | | | #### NOTES: 1. Restrictions for oscillator in crystal mode apply! (M) MOTOROLA <sup>2.</sup> Minimum Programming times are achieved under maximum NVM operating frequency $f_{NVMOP}$ and maximum bus frequency $f_{bus}$ . - 3. Maximum Erase and Programming times are achieved under particular combinations of f<sub>NVMOP</sub> and bus frequency f<sub>bus</sub>. Refer to formulae in Sections **A.3.1.1 A.3.1.4** for guidance. - 4. Burst Programming operations are not applicable to EEPROM - 5. Minimum Erase times are achieved under maximum NVM operating frequency f<sub>NVMOP</sub>. - 6. Minimum time, if first word in the array is not blank - 7. Maximum time to complete check on an erased block ## A.3.2 NVM Reliability The reliability of the NVM blocks is guaranteed by stress test during qualification, constant process monitors and burn-in to screen early life failures. The program/erase cycle count on the sector is incremented every time a sector or mass erase event is executed Table A-16 NVM Reliability Characteristics<sup>1</sup> | Condit | Conditions are shown in <b>Table A-4</b> unless otherwise noted | | | | | | | | | |--------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|---------|----------------------|-----|----------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | Flash Reliability Characteristics | | | | | | | | | | 1 | С | Data retention after 10,000 program/erase cycles at an average junction temperature of $T_{Javg} \le 85^{\circ}C$ | t <sub>FLRET</sub> | 15 | 100 <sup>2</sup> | _ | Years | | | | 2 | С | Data retention with <100 program/erase cycles at an average junction temperature T <sub>Javg</sub> ≤ 85°C | | 20 | 100 <sup>2</sup> | _ | rears | | | | 3 | С | Number of program/erase cycles (-40°C $\leq$ T <sub>J</sub> $\leq$ 0°C) | n <sub>FL</sub> | 10,000 | _ | _ | Cycles | | | | 4 | С | Number of program/erase cycles $ (0^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 140^{\circ}\text{C}) $ | | 10,000 | 100,000 <sup>3</sup> | _ | - Cycles | | | | | | EEPROM Reliability Cl | haracterist | ics | | | | | | | 5 | С | Data retention after up to 100,000 program/erase cycles at an average junction temperature of $T_{Javg} \le 85^{\circ}C$ | teeneer | 15 | 100 <sup>2</sup> | _ | Years | | | | 6 | С | Data retention with <100 program/erase cycles at an average junction temperature T <sub>Javg</sub> ≤ 85°C | <sup>t</sup> EEPRET | 20 | 100 <sup>2</sup> | _ | ieais | | | | 7 | С | Number of program/erase cycles $(-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 0^{\circ}\text{C})$ | | 10,000 | _ | _ | Cyclos | | | | 8 | С | Number of program/erase cycles $(0^{\circ}\text{C} < \text{T}_{\text{J}} \le 140^{\circ}\text{C})$ | . n <sub>EEP</sub> | 100,000 | 300,000 <sup>3</sup> | _ | Cycles | | | - 1. T<sub>Javg</sub> will not exeed 85°C considering a typical temperature profile over the lifetime of a consumer, industrial or automotive application. - Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines Typical Data Retention, please refer to Engineering Bulletin EB618. - 3. Spec table quotes typical endurance evaluated at 25°C for this product family, typical endurance at various temperature can be estimated using the graph below. For additional information on how Freescale defines Typical Endurance, please refer to Engineering Bulletin EB619. (M) MOTOROLA Typical Endurance [10<sup>3</sup> Cycles] -40 -20 Operating Temperature $T_J$ [°C] Figure A-2 Typical Endurance vs Temperature ----- Flash ----- EEPROM # A.4 VREG\_3V3 # A.4.1 Operating Conditions Table A-17 VREG\_3V3 - Operating Conditions | Condition | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | | |-----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|------------------------|---------------------------|-------------|--|--|--| | Num | С | Characteristic | Symbol | Min | Typical | Max | Unit | | | | | 1 | Р | Input Voltages | V <sub>VDDR,A</sub> | 2.97 | _ | 5.5 | V | | | | | 3 | Р | Output Voltage Core<br>Full Performance Mode<br>Reduced Power Mode<br>Shutdown Mode | V <sub>DD</sub> | 2.35<br>1.6<br>— | 2.5<br>2.5<br>1 | 2.75<br>2.75<br>— | V<br>V<br>V | | | | | 4 | Р | Output Voltage PLL Full Performance Mode Reduced Power Mode <sup>2</sup> Reduced Power Mode <sup>3</sup> Shutdown Mode | $V_{DDPLL}$ | 2.35<br>1.7<br>1.4<br>— | 2.5<br>2.5<br>2.5<br>4 | 2.75<br>2.75<br>2.75<br>— | V<br>V<br>V | | | | | 7 | Р | Low Voltage Interrupt <sup>5</sup> Assert Level Deassert Level | V <sub>LVIA</sub><br>V <sub>LVID</sub> | 4.0<br>4.15 | 4.37<br>4.52 | 4.66<br>4.77 | V | | | | | 8 | Р | Low Voltage Reset <sup>6</sup> Assert Level | V <sub>LVRA</sub> | 2.25 | _ | _ | V | | | | | 9 | С | Power-on Reset <sup>7</sup> Assert Level Deassert Level | V <sub>PORA</sub><br>V <sub>PORD</sub> | 0.97<br>— | _<br>_ | <br>2.05 | V | | | | #### NOTES: - 1. High Impedance Output - 2. Current IDDPLL = 0.5mA (Colpitts Oscillator) - 3. Current IDDPLL = 3mA (Pierce Oscillator) - 4. High Impedance Output - 5. Monitors $V_{DDA}$ , active only in Full Performance Mode. Indicates I/O & ADC performance degradation due to low supply voltage. - 6. Monitors V<sub>DD</sub>, active only in Full Performance Mode. MCU is monitored by the POR in RPM (see Figure A-3) - 7. Monitors V<sub>DD</sub>. Active in all modes. # A.4.2 Chip Power-up and Voltage Drops VREG\_3V3 sub modules LVI (low voltage interrupt), POR (power-on reset) and LVR (low voltage reset) handle chip power-up or drops of the supply voltage. Their function is described in **Figure A-3**. Figure A-3 VREG\_3V3 - Chip Power-up and Voltage Drops (not scaled) # A.4.3 Output Loads #### A.4.3.1 Resistive Loads On-chip voltage regulator VREG\_3V3 intended to supply the internal logic and oscillator circuits allows no external DC loads. ## A.4.3.2 Capacitive Loads The capacitive loads are specified in **Table A-18**. Ceramic capacitors with X7R dielectricum are required. # Table A-18 VREG\_3V3 - Capacitive Loads | Num | Characteristic | Symbol | Min | Typical | Max | Unit | |-----|---------------------------------|-----------------------|-----|---------|-------|------| | 1 | VDD external capacitive load | C <sub>DDext</sub> | 200 | 440 | 12000 | nF | | 3 | VDDPLL external capacitive load | C <sub>DDPLLext</sub> | 90 | 220 | 5000 | nF | ## A.5 Reset, Oscillator and PLL This section summarizes the electrical characteristics of the various startup scenarios for Oscillator and Phase-Locked-Loop (PLL). ## A.5.1 Startup **Table A-19** summarizes several startup characteristics explained in this section. Detailed description of the startup behavior can be found in the Clock and Reset Generator (CRG) Block User Guide. Conditions are shown in Table A-4 unless otherwise noted Num C **Symbol** Rating Min Typ Max Unit $PW_{RSTL}$ 2 1 D Reset input pulse width, minimum input time tosc 2 D Startup from Reset 192 $n_{RST}$ 196 n<sub>osc</sub> Interrupt pulse width, IRQ edge-sensitive mode PW<sub>IRQ</sub> 3 D 20 ns 4 D Wait recovery startup time $t_{WRS}$ 14 t<sub>cyc</sub> 5 Voltage Regulator Return from Pseudo Stop $t_{vup}$ 100 μs **Table A-19 Startup Characteristics** #### A.5.1.1 POR The release level $V_{PORD}$ (see **Table A-17**) and the assert level $V_{PORA}$ (see **Table A-17**) are derived from the $V_{DD}$ Supply. They are also valid if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check are started. If after a time $t_{CQOUT}$ no valid oscillation is detected, the MCU will start using the internal self clock. The fastest startup time possible is given by $n_{uposc}$ . #### A.5.1.2 LVR The assert level $V_{LVRA}$ (see **Table A-17**) is derived from the $V_{DD}$ Supply. After releasing the LVR reset the oscillator and the clock quality check are started. If after a time $t_{CQOUT}$ no valid oscillation is detected, the MCU will start using the internal self clock. The fastest startup time possible is given by $n_{uposc}$ . #### A.5.1.3 SRAM Data Retention Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing code when VDD5 is out of specification limits, the SRAM contents integrity is guaranteed if after the reset the PORF bit in the CRG Flags Register has not been set. #### A.5.1.4 External Reset When external reset is asserted for a time greater than $PW_{RSTL}$ the CRG module generates an internal reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an oscillation before reset. #### A.5.1.5 Stop Recovery Out of STOP the controller can be woken up by an external interrupt. A clock quality check as after POR is performed before releasing the clocks to the system. The fastest startup time possible is given by n<sub>uposc</sub>. #### A.5.1.6 Pseudo Stop and Wait Recovery The recovery from Pseudo STOP and Wait are essentially the same since the oscillator was not stopped in both modes. In Pseudo Stop Mode the voltage regulator is switched to Reduced Performance Mode to reduce power consumption. The returning out of pseudo stop to Full Perfomance takes $t_{vup}$ if the voltage regulator is enabled. The controller can be woken up by internal or external interrupts. After $t_{wrs}$ in Wait or $t_{vup}+t_{wrs}$ in Pseudo Stop the CPU starts fetching the interrupt vector. #### A.5.2 Oscillator The device features an internal Colpitts and Pierce oscillator. The selection of Colpitts oscillator or Pierce oscillator/external clock depends on the $\overline{XCLKS}$ signal which is sampled during reset. Pierce oscillator/external clock mode allows the input of a square wave. Before asserting the oscillator to the internal system clocks the quality of the oscillation is checked for each start from either power-on, STOP or oscillator fail. $t_{CQOUT}$ specifies the maximum time before switching to the internal self clock mode after POR or STOP if a proper oscillation is not detected. The quality check also determines the minimum oscillator start-up time $t_{UPOSC}$ . The device also features a clock monitor. A Clock Monitor Failure is asserted if the frequency of the incoming clock signal is below the Assert Frequency $t_{CMFA}$ . Table A-20 Oscillator Characteristics | Condit | ions | s are shown in <b>Table A-4</b> unless otherwise noted | | | | | | |--------|------|----------------------------------------------------------|------------------------|--------------------------|----------------|--------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1a | С | Crystal oscillator range (Colpitts) | fosc | 0.5 | | 16 | MHz | | 1b | С | Crystal oscillator range (Pierce) <sup>1</sup> | fosc | 0.5 | | 40 | MHz | | 2 | Р | Startup Current | iosc | 100 | | | μΑ | | 3 | С | Oscillator start-up time (Colpitts) | t <sub>UPOSC</sub> | | 8 <sup>2</sup> | 100 <sup>3</sup> | ms | | 4 | D | Clock Quality check time-out | t <sub>CQOUT</sub> | 0.45 | | 2.5 | S | | 5 | Р | Clock Monitor Failure Assert Frequency | f <sub>CMFA</sub> | 50 | 100 | 200 | KHz | | 6 | Р | External square wave input frequency <sup>4</sup> | f <sub>EXT</sub> | 0.5 | | 50 | MHz | | 7 | D | External square wave pulse width low <sup>4</sup> | t <sub>EXTL</sub> | 9.5 | | | ns | | 8 | D | External square wave pulse width high <sup>4</sup> | t <sub>EXTH</sub> | 9.5 | | | ns | | 9 | D | External square wave rise time <sup>4</sup> | t <sub>EXTR</sub> | | | 1 | ns | | 10 | D | External square wave fall time <sup>4</sup> | t <sub>EXTF</sub> | | | 1 | ns | | 11 | D | Input Capacitance (EXTAL, XTAL pins) | C <sub>IN</sub> | | 7 | | pF | | 12 | С | DC Operating Bias in Colpitts Configuration on EXTAL Pin | V <sub>DCBIAS</sub> | | 1.1 | | V | | 13 | Р | EXTAL Pin Input High Voltage <sup>4</sup> | V <sub>IH,EXTAL</sub> | 0.75*V <sub>DDPLL</sub> | | | V | | | Т | EXTAL Pin Input High Voltage <sup>4</sup> | V <sub>IH,EXTAL</sub> | | | V <sub>DDPLL</sub> + 0.3 | V | | 14 | Р | EXTAL Pin Input Low Voltage <sup>4</sup> | V <sub>IL,EXTAL</sub> | | | 0.25*V <sub>DDPLL</sub> | V | | | Т | EXTAL Pin Input Low Voltage <sup>4</sup> | V <sub>IL,EXTAL</sub> | V <sub>SSPLL</sub> - 0.3 | | | V | | 15 | С | EXTAL Pin Input Hysteresis <sup>4</sup> | V <sub>HYS,EXTAL</sub> | | 250 | | mV | #### NOTES: - 1. Depending on the crystal a damping series resistor might be necessary - 2. $f_{osc} = 4MHz$ , C = 22pF. - 3. Maximum value is for extreme cases using high Q, low frequency crystals - 4. Only valid if Pierce oscillator/external clock mode is selected ## A.5.3 Phase Locked Loop The oscillator provides the reference clock for the PLL. The PLL's Voltage Controlled Oscillator (VCO) is also the system clock source in self clock mode. #### A.5.3.1 XFC Component Selection This section describes the selection of the XFC components to achieve a good filter characteristics. Figure A-4 Basic PLL functional diagram The following procedure can be used to calculate the resistance and capacitance values using typical values for $K_1$ , $f_1$ and $i_{ch}$ from **Table A-21**. The grey boxes show the calculation for $f_{VCO} = 50 MHz$ and $f_{ref} = 1 MHz$ . E.g., these frequencies are used for $f_{OSC} = 4 MHz$ and a 25MHz bus clock. The VCO Gain at the desired VCO frequency is approximated by: $$K_V = K_1 \cdot e^{\frac{(f_1 - f_{vco})}{K_1 \cdot 1V}} -100 \cdot e^{\frac{(60 - 50)}{-100}} = -90.48MHz/V$$ The phase detector relationship is given by: $$K_{\Phi} = -|i_{ch}| \cdot K_{V}$$ = 316.7Hz/ $\Omega$ i<sub>ch</sub> is the current in tracking mode. The loop bandwidth $f_C$ should be chosen to fulfill the Gardner's stability criteria by <u>at least</u> a factor of 10, typical values are 50. $\zeta = 0.9$ ensures a good transient response. $$f_{C} < \frac{2 \cdot \zeta \cdot f_{ref}}{\pi \cdot \left(\zeta + \sqrt{1 + \zeta^{2}}\right)} \frac{1}{10} \rightarrow f_{C} < \frac{f_{ref}}{4 \cdot 10}; (\zeta = 0.9)$$ $$f_{C} < 25kHz$$ And finally the frequency relationship is defined as $$n = \frac{f_{VCO}}{f_{ref}} = 2 \cdot (synr + 1) = 50$$ With the above values the resistance can be calculated. The example is shown for a loop bandwidth $f_C=10kHz$ : $$R = \frac{2 \cdot \pi \cdot n \cdot f_{C}}{K_{\Phi}} = 2*\pi*50*10kHz/(316.7Hz/\Omega) = 9.9k\Omega = ~10k\Omega$$ The capacitance $C_s$ can now be calculated as: $$C_s = \frac{2 \cdot \zeta^2}{\pi \cdot f_C \cdot R} \approx \frac{0.516}{f_C \cdot R}; (\zeta = 0.9)$$ = 5.19nF =~ 4.7nF The capacitance C<sub>p</sub> should be chosen in the range of: $$C_{s}/20 \le C_{p} \le C_{s}/10$$ $C_{p} = 470pF$ #### A.5.3.2 Jitter Information The basic functionality of the PLL is shown in **Figure A-4**. With each transition of the clock $f_{cmp}$ , the deviation from the reference clock $f_{ref}$ is measured and input voltage to the VCO is adjusted accordingly. The adjustment is done continuously with no abrupt changes in the clock output frequency. Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock jitter. This jitter affects the real minimum and maximum clock periods as illustrated in **Figure A-5**. Figure A-5 Jitter Definitions The relative deviation of $t_{nom}$ is at its maximum for one clock period, and decreases towards zero for larger number of clock periods (N). Defining the jitter as: $$J(N) = \max \left( \left| 1 - \frac{t_{max}(N)}{N \cdot t_{nom}} \right|, \left| 1 - \frac{t_{min}(N)}{N \cdot t_{nom}} \right| \right)$$ For N < 100, the following equation is a good fit for the maximum jitter: $$J(N) = \frac{j_1}{\sqrt{N}} + j_2$$ Figure A-6 Maximum bus clock jitter approximation This is very important to notice with respect to timers, serial modules where a pre-scaler will eliminate the effect of the jitter to a large extent. **Table A-21 PLL Characteristics** | Condit | Conditions are shown in <b>Table A-4</b> unless otherwise noted | | | | | | | | | | |--------|-----------------------------------------------------------------|------------------------------------------------------------|-------------------|-----|------|------|------------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | Р | Self Clock Mode frequency | f <sub>SCM</sub> | 1 | | 5.5 | MHz | | | | | 2 | D | VCO locking range | f <sub>VCO</sub> | 8 | | 50 | MHz | | | | | 3 | D | Lock Detector transition from Acquisition to Tracking mode | $ \Delta_{trk} $ | 3 | | 4 | % <sup>1</sup> | | | | | 4 | D | Lock Detection | $ \Delta_{Lock} $ | 0 | | 1.5 | % <sup>(1)</sup> | | | | | 5 | D | Un-Lock Detection | $ \Delta_{unl} $ | 0.5 | | 2.5 | %(1) | | | | | 6 | D | Lock Detector transition from Tracking to Acquisition mode | Δ <sub>unt</sub> | 6 | | 8 | %(1) | | | | | 7 | С | PLLON Total Stabilization delay (Auto Mode) <sup>2</sup> | t <sub>stab</sub> | | 0.5 | | ms | | | | | 8 | D | PLLON Acquisition mode stabilization delay (2) | t <sub>acq</sub> | | 0.3 | | ms | | | | | 9 | D | PLLON Tracking mode stabilization delay (2) | t <sub>al</sub> | | 0.2 | | ms | | | | | 10 | D | Fitting parameter VCO loop gain | K <sub>1</sub> | | -100 | | MHz/V | | | | | 11 | D | Fitting parameter VCO loop frequency | f <sub>1</sub> | | 60 | | MHz | | | | | 12 | D | Charge pump current acquisition mode | i <sub>ch</sub> | | 38.5 | | μА | | | | | 13 | D | Charge pump current tracking mode | i <sub>ch</sub> | | 3.5 | | μА | | | | | 14 | С | Jitter fit parameter 1 <sup>(2)</sup> | j <sub>1</sub> | | | 1.1 | % | | | | | 15 | С | Jitter fit parameter 2 <sup>(2)</sup> | j <sub>2</sub> | | | 0.13 | % | | | | #### NOTES: <sup>1. %</sup> deviation from target frequency 2. $f_{OSC}$ = 4MHz, $f_{BUS}$ = 25MHz equivalent $f_{VCO}$ = 50MHz: REFDV = #\$03, SYNR = #\$018, Cs = 4.7nF, Cp = 470pF, Rs = 10K $\Omega$ . # A.6 MSCAN ## **Table A-22 MSCAN Wake-up Pulse Characteristics** | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | |--------|----------------------------------------------------------|---------------------------------------|------------------|-----|-----|-----|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | MSCAN Wake-up dominant pulse filtered | t <sub>WUP</sub> | | | 2 | μs | | 2 | Р | MSCAN Wake-up dominant pulse pass | t <sub>WUP</sub> | 5 | | | μs | ## A.7 SPI This section provides electrical parametrics and ratings for the SPI. In **Table A-23** the measurement conditions are listed. **Table A-23 Measurement Conditions** | Description | Value | Unit | |----------------------------------------------------|------------------|------| | Drive mode | full drive mode | _ | | Load capacitance C <sub>LOAD,</sub> on all outputs | 50 | pF | | Thresholds for delay measurement points | (20% / 80%) VDDX | V | #### A.7.1 Master Mode In **Figure A-7** the timing diagram for master mode with transmission format CPHA=0 is depicted. Figure A-7 SPI Master Timing (CPHA=0) In **Figure A-8** the timing diagram for master mode with transmission format CPHA=1 is depicted. Figure A-8 SPI Master Timing (CPHA=1) In **Table A-24** the timing characteristics for master mode are listed. **Table A-24 SPI Master Mode Timing Characteristics** | Num | Characteristic | Symbol | | | | Unit | |------|-----------------------------------|-------------------|--------|-----|------|------------------| | Name | Onaracteristic | | Min | Тур | Max | J 01111 | | 1 | SCK Frequency | f <sub>sck</sub> | 1/2048 | _ | 1/2 | f <sub>bus</sub> | | 1 | SCK Period | t <sub>sck</sub> | 2 | _ | 2048 | t <sub>bus</sub> | | 2 | Enable Lead Time | t <sub>lead</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 3 | Enable Lag Time | t <sub>lag</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 4 | Clock (SCK) High or Low Time | t <sub>wsck</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 5 | Data Setup Time (Inputs) | t <sub>su</sub> | 8 | _ | _ | ns | | 6 | Data Hold Time (Inputs) | t <sub>hi</sub> | 8 | _ | _ | ns | | 9 | Data Valid after SCK Edge | t <sub>vsck</sub> | _ | _ | 30 | ns | | 10 | Data Valid after SS fall (CPHA=0) | t <sub>vss</sub> | _ | _ | 15 | ns | | 11 | Data Hold Time (Outputs) | t <sub>ho</sub> | 20 | _ | _ | ns | | 12 | Rise and Fall Time Inputs | t <sub>rfi</sub> | _ | _ | 8 | ns | | 13 | Rise and Fall Time Outputs | t <sub>rfo</sub> | _ | _ | 8 | ns | ## A.7.2 Slave Mode In **Figure A-9** the timing diagram for slave mode with transmission format CPHA=0 is depicted. Figure A-9 SPI Slave Timing (CPHA=0) In **Figure A-10** the timing diagram for slave mode with transmission format CPHA=1 is depicted. Figure A-10 SPI Slave Timing (CPHA=1) In **Table A-25** the timing characteristics for slave mode are listed. **Table A-25 SPI Slave Mode Timing Characteristics** | Num | Characteristic | Symbol | | | | Unit | |-------|-----------------------------------------|-------------------|-----|-----|------------------------------------|------------------| | Nulli | Cital acteristic | Syllibol | Min | Тур | Max | Oille | | 1 | SCK Frequency | f <sub>sck</sub> | DC | _ | 1/4 | f <sub>bus</sub> | | 1 | SCK Period | t <sub>sck</sub> | 4 | _ | ∞ | t <sub>bus</sub> | | 2 | Enable Lead Time | t <sub>lead</sub> | 4 | _ | _ | t <sub>bus</sub> | | 3 | Enable Lag Time | t <sub>lag</sub> | 4 | _ | _ | t <sub>bus</sub> | | 4 | Clock (SCK) High or Low Time | t <sub>wsck</sub> | 4 | _ | _ | t <sub>bus</sub> | | 5 | Data Setup Time (Inputs) | t <sub>su</sub> | 8 | _ | _ | ns | | 6 | Data Hold Time (Inputs) | t <sub>hi</sub> | 8 | _ | _ | ns | | 7 | Slave Access Time (time to data active) | t <sub>a</sub> | _ | _ | 20 | ns | | 8 | Slave MISO Disable Time | t <sub>dis</sub> | _ | _ | 22 | ns | | 9 | Data Valid after SCK Edge | t <sub>vsck</sub> | _ | _ | 30 + t <sub>bus</sub> <sup>1</sup> | ns | | 10 | Data Valid after SS fall | t <sub>vss</sub> | _ | _ | 30 + t <sub>bus</sub> <sup>1</sup> | ns | | 11 | Data Hold Time (Outputs) | t <sub>ho</sub> | 20 | _ | _ | ns | | 12 | Rise and Fall Time Inputs | t <sub>rfi</sub> | _ | _ | 8 | ns | | 13 | Rise and Fall Time Outputs | t <sub>rfo</sub> | _ | _ | 8 | ns | NOTES <sup>1.</sup> $t_{\text{bus}}$ added due to internal synchronization delay # A.8 External Bus Timing A timing diagram of the external multiplexed-bus is illustrated in **Figure A-11** with the actual timing values shown on **Table A-26** in 5V range. All major bus signals are included in the diagram. While both a data write and data read cycle are shown, only one or the other would occur on a particular bus cycle. ## A.8.1 General Muxed Bus Timing The expanded bus timings are highly dependent on the load conditions. The timing parameters shown assume a balanced load across all outputs. Figure A-11 General External Bus Timing ## Table A-26 Expanded Bus Timing Characteristics In 5V Range Conditions are shown in **Table A-4** unless otherwise noted, $C_{LOAD}$ = 50pF. Supply Voltage 5V-10% <= $V_{DDX}$ <=5V+10% | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------|-------------------|-----|-----|------|------| | 1 | Р | Frequency of operation (E-clock) | f <sub>o</sub> | 0 | | 25.0 | MHz | | 2 | Р | Cycle time | t <sub>cyc</sub> | 40 | | | ns | | 3 | D | Pulse width, E low | PW <sub>EL</sub> | 19 | | | ns | | 4 | D | Pulse width, E high <sup>1</sup> | PW <sub>EH</sub> | 19 | | | ns | | 5 | D | Address delay time | t <sub>AD</sub> | | | 8 | ns | | 6 | D | Address valid time to E rise (PW <sub>EL</sub> -t <sub>AD</sub> ) | t <sub>AV</sub> | 11 | | | ns | | 7 | D | Muxed address hold time | t <sub>MAH</sub> | 2 | | | ns | | 8 | D | Address hold to data valid | t <sub>AHDS</sub> | 7 | | | ns | | 9 | D | Data hold to address | t <sub>DHA</sub> | 2 | | | ns | | 10 | D | Read data setup time | t <sub>DSR</sub> | 13 | | | ns | | 11 | D | Read data hold time | t <sub>DHR</sub> | 0 | | | ns | | 12 | D | Write data delay time | t <sub>DDW</sub> | | | 7 | ns | | 13 | D | Write data hold time | t <sub>DHW</sub> | 2 | | | ns | | 14 | D | Write data setup time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DDW</sub> ) | t <sub>DSW</sub> | 12 | | | ns | | 15 | D | Address access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>AD</sub> -t <sub>DSR</sub> ) | t <sub>ACCA</sub> | 19 | | | ns | | 16 | D | E high access time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DSR</sub> ) | t <sub>ACCE</sub> | 6 | | | ns | | 20 | D | Chip select delay time | t <sub>CSD</sub> | | | 16 | ns | | 21 | D | Chip select access time <sup>1</sup> (t <sub>cyc</sub> –t <sub>CSD</sub> –t <sub>DSR</sub> ) | t <sub>ACCS</sub> | 11 | | | ns | | 22 | D | Chip select hold time | t <sub>CSH</sub> | 2 | | | ns | | 23 | D | Chip select negated time | t <sub>CSN</sub> | 8 | | | ns | | 24 | D | Read/write delay time | t <sub>RWD</sub> | | | 7 | ns | | 25 | D | Read/write valid time to E rise (PW <sub>EL</sub> -t <sub>RWD</sub> ) | t <sub>RWV</sub> | 14 | | | ns | | 26 | D | Read/write hold time | t <sub>RWH</sub> | 2 | | | ns | | 27 | D | Low strobe delay time | t <sub>LSD</sub> | | | 7 | ns | | 28 | D | Low strobe valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> ) | t <sub>LSV</sub> | 14 | | | ns | | 29 | D | Low strobe hold time | t <sub>LSH</sub> | 2 | | | ns | | 30 | D | NOACC strobe delay time | t <sub>NOD</sub> | | | 7 | ns | | 31 | D | NOACC valid time to E rise (PW <sub>EL</sub> -t <sub>NOD</sub> ) | t <sub>NOV</sub> | 14 | | | ns | | 32 | D | NOACC hold time | t <sub>NOH</sub> | 2 | | | ns | | 33 | D | IPIPO[1:0] delay time | t <sub>P0D</sub> | 2 | | 7 | ns | ## Table A-26 Expanded Bus Timing Characteristics In 5V Range Conditions are shown in **Table A-4** unless otherwise noted, $C_{LOAD}$ = 50pF. Supply Voltage 5V-10% <= $V_{DDX}$ <=5V+10% | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|--------------------------------------------------------------------------|------------------|-----|-----|-----|------| | 34 | D | IPIPO[1:0] valid time to E rise (PW <sub>EL</sub> – $t_{P0D}$ ) | t <sub>POV</sub> | 11 | | | ns | | 35 | D | IPIPO[1:0] delay time <sup>1</sup> (PW <sub>EH</sub> -t <sub>P1V</sub> ) | t <sub>P1D</sub> | 2 | | 25 | ns | | 36 | D | IPIPO[1:0] valid time to E fall | t <sub>P1V</sub> | 11 | | | ns | #### NOTES: <sup>1.</sup> Affected by clock stretch: add N x $t_{cyc}$ where N=0,1,2 or 3, depending on the number of clock stretches. # **Appendix B Package Information** # **B.1 General** This section provides the physical dimensions of the MC9S12B128 packages. # **B.2 112-pin LQFP package** Figure B-1 112-pin LQFP mechanical dimensions (case no. 987) # B.3 80-pin QFP package Figure B-2 80-pin QFP Mechanical Dimensions (case no. 841B) # **Device User Guide End Sheet** Home Page: www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.