### **General Description** The MAX8903A is an integrated 1-cell Li+ charger and Smart Power Selector™ with dual (AC adapter and USB) power inputs. The switch mode charger uses a high switching frequency to eliminate heat and allow tiny external components. It can operate with either separate inputs for USB and AC adapter power, or from a single input that accepts both. All power switches for charging and switching the load between battery and external power are included on-chip. No external MOSFETs, blocking diodes, or current-sense resistors are required. The MAX8903A features optimized smart power control to make the best use of limited USB or adapter power. Battery charge current and SYS output current limit are independently set. Power not used by the system charges the battery. Charge current and SYS output current limit can be set up to 2A while USB input current can be set to 100mA or 500mA. Automatic input selection switches the system from battery to external power. The DC input operates from 4.15V to 16V with up to 20V protection, while the USB input has a range of 4.1V to 6.3V with up to 8V protection. The MAX8903A internally blocks current from the battery and system back to the DC and USB inputs when no input supply is present. Other features include prequal charging and timer, fast charge timer, overvoltage protection, charge status and fault outputs, power-OK monitors, and a battery thermistor monitor. In addition, on-chip thermal limiting reduces battery charge rate and AC adapter current to prevent charger overheating. The MAX8903A is available in a 4mm x 4mm, 28-pin thin QFN package. ### **Applications** PDAs, Palmtops, and Wireless Handhelds Personal Navigation Devices Smart Cell Phones Portable Multimedia Players Mobile Internet Devices Ultra Mobile PCs \*Protected by US Patent #6,507,172. Smart Power Selector is a trademark of Maxim Integrated Products. Inc. #### **Features** - **♦** Efficient DC-DC Converter Eliminates Heat - **♦** 4MHz Switching for Tiny External Components - ♦ Instant On—Works with No Battery or Low **Battery** - ♦ Dual Current-Limiting Input Circuits—AC Adapter or USB Automatic Adapter/USB/Battery Switchover to **Support Load Transients** 50m $\Omega$ System-to-Battery Switch **Supports USB Spec** - **♦ Thermistor Monitor** - ♦ Integrated Current-Sense Resistor - ♦ No External MOSFETS or Diodes - ♦ 4.1V to 16V Input Operating Voltage Range ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |--------------|----------------|------------------| | MAX8903AETI+ | -40°C to +85°C | 28 Thin QFN-EP** | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ### Typical Operating Circuit Pin Configuration appears at end of data sheet. <sup>\*\*</sup>EP = Exposed pad. #### **ABSOLUTE MAXIMUM RATINGS** | DC, LX, DCM to GND | | |-------------------------------------------|-----------------------| | DC to SYS | 6V to +20V | | BST to GND | 0.3V to +26V | | BST TO LX | 0.3V to +6V | | USB to GND | 0.3V to +9V | | USB to SYS | 6V to +9V | | VL to GND | 0.3V to +6V | | THM, IDC, ISET, CT to GND | 0.3V to $(VL + 0.3V)$ | | DOK, FLT, CEN, UOK, CHG, USUS, | , , | | BAT, SYS, IUSB, CS to GND | 0.3V to +6V | | SYS to BAT | 0.3V to +6V | | PG, EP (exposed pad) to GND | 0.3V to +0.3V | | DC Continuous Current (total in two pins) | 2.4A <sub>RMS</sub> | | USB Continuous Current | | | OOD CONTINUOUS CUNTORICITION | 1.0/ | | LX Continuous Current (total in two pins) | | |-------------------------------------------------------|-------------------| | CS Continuous Current (total in two pins) | 2.4ARMS | | SYS Continuous Current (total in two pins) | 3A <sub>RMS</sub> | | BAT Continuous Current (total in two pins) | 3A <sub>RMS</sub> | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | 28-Pin Thin QFN-EP | | | Multilayer (derate 28.6mW/°C above +70°C) | 2286mW | | 28-Pin Thin QFN-EP | | | Single-Layer (derate 20.8mW/°C above +70°C) | 1666.7mW | | Operating Temperature Range40° | °C to +85°C | | Junction Temperature Range40°C | C to +150°C | | Storage Temperature Range65°C | C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DC} = V_{USB} = 5V, V_{BAT} = 4V, circuit of Figure 2, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | CONDITIO | NS | MIN | TYP | MAX | UNITS | | |--------------------------------------------------|-------------------------------------------------------------------|------------------------------------|------|------|---------|-------|--| | DC INPUT | | | | | | | | | DC Operating Range | | | 4.15 | | 16 | V | | | DC Lindow with one Three hold | When V <sub>DOK</sub> goes low, V <sub>DC</sub> | No valid USB input | 3.9 | 4.0 | 4.1 | V | | | DC Undervoltage Threshold | rising, 500mV typical hysteresis | Valid USB input | 4.0 | 4.3 | 4.4 | V | | | DC Overvoltage Threshold | When V <sub>DOK</sub> goes high, V <sub>DC</sub> risin hysteresis | 16.5 | 17 | 17.5 | V | | | | | Charger enabled, no switching, \ | / <sub>SYS</sub> = 5V | | 2.3 | 4 | | | | | Charger enabled, f = 3MHz, V <sub>DC</sub> | = 5V | | 15 | | | | | DC Supply Current | Charger enabled, $V_{\overline{CEN}} = 0V$ , 100 | | 1 | 2 | mA | | | | | Charger enabled, $V_{\overline{CEN}} = 5V$ , 100 | | 1 | 2 | | | | | | V <sub>DCM</sub> = 0V, V <sub>USUS</sub> = 5V | | 0.10 | 0.25 | | | | | DC High-Side Resistance | | | | 0.15 | | Ω | | | DC Low-Side Resistance | | | | 0.15 | | Ω | | | DC-to-BAT Dropout Resistance | | | | 0.31 | | Ω | | | DC-to-BAT Dropout Voltage | When SYS regulation and charging 200mV hysteresis | ng stops, V <sub>DC</sub> falling, | 0 | 15 | 30 | mV | | | Ouitabia a Faranca | V <sub>DC</sub> = 8V, V <sub>BAT</sub> = 4V | | 4 | | N 41 1- | | | | Switching Frequency | V <sub>DC</sub> = 5V, V <sub>BAT</sub> = 3V | | 3 | | MHz | | | | DC Step-Down Output Current-<br>Limit Step Range | | 0.5 | | 2 | А | | | | | | $R_{IDC} = 3k\Omega$ | 1900 | 2000 | 2100 | | | | DC Step-Down Output Current Limit | $V_{DC} = 6V$ , $V_{SYS} = 4V$ | $R_{IDC} = 6k\Omega$ | 950 | 1000 | 1050 | mA | | | | | $R_{IDC} = 12k\Omega$ | 450 | 500 | 550 | | | | DC Coff Chart Times | No valid USB input | | | 1 | | ms | | | DC Soft-Start Time | Valid USB input before soft-start | , | | | | μs | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DC} = V_{USB} = 5V, V_{BAT} = 4V, circuit of Figure 2, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | COND | ITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------|-------|-------|-------|-------|--| | DC Output Current<br>500mA USB Mode<br>(Note 3) | V <sub>DCM</sub> = 0V, V <sub>IUSB</sub> = 5V | V <sub>DCM</sub> = 0V, V <sub>IUSB</sub> = 5V | | | | mA | | | DC Output Current<br>100mA USB Mode<br>(Note 2) | V <sub>DCM</sub> = 0V, V <sub>IUSB</sub> = 0V | | 90 | 95 | 100 | mA | | | SYS to DC Reverse Current<br>Blocking | V <sub>SYS</sub> = 5.5V, V <sub>DC</sub> = 0V | | | 0.01 | | μΑ | | | USB INPUT | | | | | | | | | USB Operating Range | | | 4.1 | | 6.3 | V | | | USB Standoff Voltage | | | | | 8 | V | | | USB Undervoltage Threshold | When VUOK goes low, VUSB | When VUOK goes low, VUSB rising, 500mV hysteresis | | | | V | | | USB Overvoltage Threshold | When $V_{\overline{UOK}}$ goes high, $V_{USI}$ | 3 rising, 500mV hysteresis | 6.8 | 6.9 | 7.0 | V | | | LICE Comment Lineit | V <sub>IUSB</sub> = 0V (100mA setting) | | 90 | 95 | 100 | т Л | | | USB Current Limit | V <sub>IUSB</sub> = 5V (500mA setting) | 450 | 475 | 500 | mA | | | | | ISYS = IBAT = 0mA, VCEN = 0 | | 1.3 | 3 | | | | | USB Supply Current | ISYS = IBAT = 0mA, VCEN = 5 | | 0.8 | 2 | mA | | | | | V <sub>USUS</sub> = 5V (USB suspend r | mode) | | 0.115 | 0.25 | | | | Minimum USB to BAT Headroom | | | | | | mV | | | USB to SYS Dropout Resistance | | | | 0.2 | 0.35 | Ω | | | 110D 0 (1 0) 1 T | V <sub>USB</sub> rising | | | 1 | | ms | | | USB Soft-Start Time | V <sub>DC</sub> falling below DC UVLO | to initiate USB soft-start | | 20 | | μs | | | SYS OUTPUT | | | | | | • | | | Minimum SYS Regulation Voltage | ISYS = 1A, VBAT < VSYS_MIN | | | 3.0 | | V | | | Regulation Voltage | I <sub>SYS</sub> = 0A | | 4.3 | 4.4 | 4.5 | V | | | Load Regulation | Isys = 0 to 2A | | | 40 | | mV/A | | | CS to SYS Resistance | V <sub>DC</sub> = 6V, V <sub>DCM</sub> = 5V, V <sub>SYS</sub> | = 4V, I <sub>CS</sub> = 1A | | 0.07 | | Ω | | | SYS to CS Leakage | $V_{SYS} = 5.5V$ , $V_{DC} = V_{CS} = 0$ | V | | 0.01 | | μΑ | | | BAT to SYS Resistance | $V_{DC} = V_{USB} = 0V, V_{BAT} = 4.$ | 2V, I <sub>SYS</sub> = 1A | | 0.05 | 0.1 | Ω | | | BAT to SYS Reverse Regulation<br>Voltage | V <sub>USB</sub> = 5V, V <sub>DC</sub> = 0V, V <sub>IUSB</sub> | = 0V, I <sub>SYS</sub> = 200mA | 50 | 75 | 100 | mV | | | SYS Undervoltage Threshold | SYS falling, 200mV hysteres | 1.8 | 1.9 | 2.0 | V | | | | BATTERY CHARGER | • | | I I | | | I. | | | DATE: 1 11 11 11 | | T <sub>A</sub> = +25°C | 4.179 | 4.2 | 4.221 | | | | BAT Regulation Voltage | $I_{BAT} = 0mA$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.158 | 4.2 | 4.242 | V | | | Charger Restart Threshold | Change in V <sub>BAT</sub> from DONE | -150 | -100 | -60 | mV | | | | BAT Prequal Threshold | V <sub>BAT</sub> rising, 180mV hysteres | is | 2.9 | 3 | 3.1 | V | | | Prequal Charge Current | Percentage of fast-charge c | urrent set at ISET | | 10 | | % | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DC} = V_{USB} = 5V, V_{BAT} = 4V, circuit of Figure 2, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | CONDIT | TONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------------|------------------------------------------------------------|-----------------------------------------------------|-----------------------------|----------------------------|----------------------------|-------|--| | | $R_{ISET} = 600\Omega$ | | 1800 | 2000 | 2200 | | | | Fast-Charge Current | $R_{ISET} = 1.2k\Omega$ | | 900 | 1000 | 1100 | mA | | | | $R_{ISET} = 2.4k\Omega$ | | 450 | 500 | 550 | | | | DONE Threshold | Percentage of fast-charge, IBA | AT decreasing | | 10 | | % | | | RISET Resistor Range | | | 0.6 | | 2.4 | kΩ | | | ISET Output Voltage | | | | 1.5 | | V | | | ISET Current Monitor Gain | | | | 1.25 | | mA/A | | | DATE I O | No DC or USB input | | | 0.05 | 4 | | | | BAT Leakage Current | With valid input power, VCEN | = 5V | | 1 | 6 | μΑ | | | Charger Soft-Start Time | | | | 1.0 | | ms | | | Charger Thermal Limit<br>Temperature | | | | 100 | | °C | | | Charger Thermal Limit Gain | Charge current = 0 at +120°C | | | 5 | | %/°C | | | CHARGER TIMER | | | I | | ı | | | | Prequalification Time | $C_{CT} = 0.15 \mu F$ | | | 33 | | min | | | Fast-Charge Time | C <sub>CT</sub> = 0.15µF | | | 660 | | min | | | Timer Accuracy | , , , , , , , , , , , , , , , , , , , | -15 | | +15 | % | | | | Timer Extend Current Threshold | Percentage of fast-charge cur clock operates at half-speed | 40 | 50 | 60 | % | | | | Timer Suspend Current Threshold | Percentage of fast-charge cur clock pauses | Percentage of fast-charge current below which timer | | | 24 | % | | | Charge Done Delay Time | From done threshold detection CHG goes high | n until charger turns off and | | 15 | | S | | | THERMISTOR MONITOR | | | | | ' | | | | THM Threshold, Hot | When charging is suspended | 1% hysteresis | 0.27 x<br>V <sub>VL</sub> | 0.28 x<br>V <sub>V</sub> L | 0.29 x<br>V <sub>VL</sub> | V | | | THM Threshold, Cold | When charging is suspended | 1% hysteresis | 0.73 x<br>V <sub>VL</sub> | 0.74 x<br>V <sub>V</sub> L | 0.75 x<br>V <sub>VL</sub> | V | | | THM Threshold, Disabled | THM function is disabled belo | w this voltage | 0.0254<br>x V <sub>VL</sub> | 0.03 x<br>V <sub>V</sub> L | 0.036 x<br>V <sub>VL</sub> | V | | | | THM = GND or VL; $T_A = +25^\circ$ | С | -0.1 | +0.001 | +0.2 | | | | THM Input Leakage | THM = GND or VL; $T_A = +85^\circ$ | С | | 0.01 | | μΑ | | | THERMAL SHUTDOWN, VL, AND | | | SB | | Į. | | | | | High level | | | | | ., | | | Logic-Input Thresholds (DCM, CEN, USUS, IUSB) | Low level | | | | 0.4 | V | | | (DCIVI, CEIN, USUS, IUSB) | Hysteresis | | | 50 | | mV | | | Logic-Input Leakage Current | V 04-55V | T <sub>A</sub> = +25°C | | 0.001 | 1 | | | | (DCM, CEN, USUS, IUSB) | $V_{INPUT} = 0 \text{ to } 5.5V$ | T <sub>A</sub> = +85°C | | 0.01 | | μΑ | | \_\_\_ /N/IXI/M ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DC} = V_{USB} = 5V, V_{BAT} = 4V, \text{ circuit of Figure 2}, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $T_{A} = +25^{\circ}\text{C}.)$ (Note 1) | PARAMETER | COND | MIN | TYP | MAX | UNITS | | |------------------------------------|-------------------------------------------|-----------------------------------------------|-----|-------|-------|------| | Logic Output Voltage, Low | Sinking 1mA | | | 8 | 50 | mV | | (CHG, FLT, DOK, UOK) | Sinking 10mA | | | 80 | | IIIV | | Open-Drain Output Leakage | Vous E EV | $T_A = +25^{\circ}C$ | | 0.001 | 1 | | | Current, High (CHG, FLT, DOK, UOK) | $V_{OUT} = 5.5V$ | T <sub>A</sub> = +85°C | | 0.01 | | μΑ | | VL Output Voltage | $V_{DC} = V_{USB} = 6V$ , $I_{VL} = 0$ to | $V_{DC} = V_{USB} = 6V$ , $I_{VL} = 0$ to 1mA | | 5 | 5.4 | V | | VL UVLO Threshold | V <sub>VL</sub> falling; 200mV hysteresis | | | 3.2 | | V | | Thermal Shutdown Temperature | | | | 160 | | °C | | Thermal Shutdown Hysteresis | | | | 15 | | °C | - Note 1: Limits are 100% production tested at $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design. - **Note 2:** For the 100mA USB mode using the DC input, the step-down regulator is turned off and a low-dropout linear regulator is connected from DC to SYS. - **Note 3:** For the 500mA USB mode, the actual current drawn from USB is less than the output current due to the input/output current ratio of the DC-DC converter. - Note 4: For short-circuit protection, SYS sources 25mA below VSYS = 400mV, and 50mA for VSYS between 400mV and 2V. ### \_Typical Operating Characteristics $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### Typical Operating Characteristics (continued) $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### Typical Operating Characteristics (continued) $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### Typical Operating Characteristics (continued) ### Pin Description | DIN | | FUNCTION | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 1, 2 | PG | Power Ground for Step-Down Low-Side Synchronous n-Channel MOSFET. Both PG pins must be connected together externally. | | 3, 4 | DC | DC Power Input. DC is capable of delivering up to 2A to SYS. DC supports both AC adapter and USB inputs. The DC current limit is set through DCM, IUSB, or IDC depending on the input source used. See Table 2. Both DC pins must be connected together externally. Connect at least a 4.7µF ceramic capacitor from DC to PG. | | 5 | DCM | Current-Limit Mode Setting for the DC Power Input. When logic-high, the DC input current limit is set by the resistor at IDC. When logic-low, the DC input current limit is internally programmed to 500mA or 100mA, as set by the IUSB pin. | | 6 | BST | High-Side MOSFET Driver Supply. Bypass BST to LX with a 0.1µF ceramic capacitor. | | 7 | IUSB | USB Current-Limit Set Input. Drive IUSB logic-low to set the USB current limit to 100mA. Drive IUSB logic-high to set the USB current limit to 500mA. | | 8 | DOK | DC Power-OK Output. Active-low open-drain output pulls low when a valid input is detected at DC. DOK is still valid when the charger is disabled (CEN high). | | 9 | VL | Logic LDO Output. VL is the output of an LDO that powers the MAX8903A internal circuitry and charges the BST capacitor. Connect a 1µF ceramic capacitor from VL to GND. | | 10 | СТ | Charge Timer Set Input. A capacitor (C <sub>CT</sub> ) from CT to GND sets the fast-charge and prequal fault timers. Connect to GND to disable the timer. | | 11 | IDC | DC Current-Limit Set Input. Connect a resistor (R <sub>IDC</sub> ) from IDC to GND to program the current limit of the step-down regulator from 0.5A to 2A when DCM is logic-high. | | 12 | GND | Ground. GND is the low-noise ground connection for the internal circuitry. | | 13 | ISET | Charge Current Set Input. A resistor (R <sub>ISET</sub> ) from ISET to GND programs the fast-charge current up to 2A. The prequal charge current is 10% of the fast-charge current. | | 14 | CEN | Charger Enable Input. Connect $\overline{\text{CEN}}$ to GND to enable battery charging when a valid source is connected at DC or USB. Connect to VL, or drive high to disable battery charging. | | 15 | USUS | USB Suspend Input. Drive USUS logic-high to enter USB suspend mode, lowering USB current to 115µA, and internally shorting SYS to BAT. | | 16 | THM | Thermistor Input. Connect a negative temperature coefficient (NTC) thermistor from THM to GND. Connect a resistor equal to the thermistor +25°C resistance from THM to VL. Charging is suspended when the thermistor is outside the hot and cold limits. Connect THM to GND to disable the thermistor temperature sensor. | | 17 | USB | USB Power Input. USB is capable of delivering 100mA or 500mA to SYS as set by the IUSB logic input. Connect a 4.7µF ceramic capacitor from USB to GND. | | 18 | FLT | Fault Output. Active-low, open-drain output pulls low when the battery timer expires before prequal or fast-charge completes. | | 19 | ŪŌK | USB Power-OK Output. Active-low, open-drain output pulls low when a valid input is detected at USB. UOK is still valid when the charger is disabled (CEN high). | | 20, 21 | BAT | Battery Connection. Connect to a single-cell Li+ battery. The battery charges from SYS when a valid source is present at DC or USB. BAT powers SYS when neither DC nor USB power is present, or when the SYS load exceeds the input current limit. Both BAT pins must be connected together externally. | ### \_\_\_\_\_Pin Description (continued) | PIN | NAME | FUNCTION | |--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22 | CHG | Charger Status Output. Active-low, open-drain output pulls low when the battery is in fast-charge or prequal. Otherwise, CHG is high impedance. | | 23, 24 | SYS | System Supply Output. SYS connects to BAT through an internal 50mΩ system load switch when DC or USB are invalid, or when the SYS load is greater than the input current limit. When a valid voltage is present at DC or USB, SYS is limited to 4.4V. When the system load (Isys) exceeds the DC or USB current limit, SYS is regulated to 50mV below BAT, and both the powered input and the battery service SYS. Bypass SYS to GND with a 10μF X5R or X7R ceramic capacitor. Both SYS pins must be connected together externally. | | 25, 26 | CS | $70m\Omega$ Current-Sense Input. Connect the step-down inductor from LX to CS. When the step-down regulator is on, there is a $70m\Omega$ current-sense MOSFET from CS to SYS. When the step-down regulator is off, the internal CS MOSFET turns off to block current from SYS back to DC. | | 27, 28 | LX | Inductor Connection. Connect the inductor between LX and CS. Both LX pins must be connected together externally. | | _ | EP | Exposed Pad. Connect the exposed pad to GND. Connecting the exposed pad does not remove the requirement for proper ground connections to the appropriate pins. | Figure 1. Functional Block Diagram Figure 2. Typical Application Circuit Using a Separate DC and USB Connector ### Circuit Description The MAX8903A is a dual input charger with a 16V input for a wide range of DC sources and USB inputs. The IC includes a high-voltage (16V) input DC-DC step-down converter that reduces charger power dissipation while also supplying power to the system load. The step-down converter supplies up to 2A to the system, the battery, or a combination of both. A USB charge input can charge the battery and power the system from a USB power source. When powered from USB or the DC input, system load current peaks that exceed what can be supplied by the input are supplemented by the battery. The MAX8903A also manages load switching from the battery to and from an external power source with an on-chip $50m\Omega$ MOSFET. This switch also helps support load peaks using battery power when the input source is overloaded. Figure 3. Typical Application Circuit Using a Mini 5 Style Connector or Other DC/USB Common Connector The IC includes a full-featured charger with thermistor monitor, fault timer, charger status, and fault outputs. Also included are power-OK signals for both USB and DC. Flexibility is maintained with adjustable charge current, input current limit, and a minimum system voltage (when charging is scaled back to hold the system voltage up). The MAX8903A prevents overheating during high ambient temperatures by limiting charging current when the die temperature exceeds +100°C. ### DC Input—Fast Hysteretic Step-Down Regulator If a valid DC input is present, the USB power path is turned off and power for SYS and battery charging is supplied by the high-frequency step-down regulator from DC. If the battery voltage is above the minimum system voltage (Vsysmin, Figure 4), the battery charger connects the system voltage to the battery for lowest power dissipation. The step-down regulation point is then controlled by three feedback signals: maximum Table 1. External Components List for Figures 2 and 3 | COMPONENT<br>(FIGURES 2 AND 3) | FUNCTION | PART | |-------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------| | C <sub>DC</sub> , C <sub>USB</sub> | Input filter capacitor | 4.7μF ceramic capacitor | | $C_VL$ | VL filter capacitor | 1.0µF ceramic capacitor | | C <sub>SYS</sub> | SYS output bypass capacitor | 10µF ceramic capacitor | | C <sub>BAT</sub> Battery bypass capacitor | | 10µF ceramic capacitor | | Сст | Charger timing capacitor | 0.15µF low TC ceramic capacitor | | R <sub>PU</sub> (X4) | Logic output pullup resistors | 100kΩ | | THM | Negative TC thermistor | Phillips NTC thermistor, P/N 2322-640-63103, 0k $\Omega$ ±5% at +25°C | | R <sub>T</sub> | THM pullup resistor | 10kΩ | | R <sub>IDC</sub> | DC input current-limit programming resistor | $3k\Omega \pm 1\%$ , for 2A limit | | RISET | Fast-charge current programming resistor | $1.2k\Omega \pm 1\%$ , for 1A charging | | L1 | DC input step-down inductor | 1μH inductor with I <sub>SAT</sub> > 2A | step-down output current programmed at IDC, maximum charger current programmed at ISET, and maximum die temperature. The feedback signal requiring the smallest current controls the average output current in the inductor. This scheme minimizes total power dissipation for battery charging and allows the battery to absorb any load transients with minimum system voltage disturbance. If the battery voltage is below VSYSMIN, the charger does not directly connect the system voltage to the battery. VSYS pin is held at a fixed point slightly above VSYSMIN, and does not track the battery. The battery charger independently controls the battery charging current. VSYSMIN is set to 3.0V in the MAX8903A, for other VSYSMIN values, please contact the factory. After the battery charges to 50mV above VSYSMIN, the system voltage is connected to the battery. The battery fast-charge current then controls the step-down converter to set the average inductor current so that both the programmed input current limit and fast-charge current limit are satisfied. ### DC-DC Step-Down Control Scheme A proprietary hysteretic current PWM control scheme ensures fast switching and physically tiny external components. The feedback control signal that requires the smallest input current controls the center of the peak and valley currents in the inductor. The ripple current is internally set to provide 4MHz operation. When the input voltage decreases near the output voltage, very high duty cycle occurs and, due to minimum off-time, 4MHz operation is not achievable. The controller then provides minimum off-time, peak current regulation. Figure 4. SYS Tracking V<sub>BAT</sub> to the Minimum System Voltage Similarly, when the input voltage is too high to allow 4MHz operation due to the minimum on-time, the controller becomes a minimum on-time, valley current regulator. In this way, ripple current in the inductor is always as small as possible to reduce ripple voltage on SYS for a given capacitance. The ripple current is made to vary with input voltage and output voltage in a way that reduces frequency variation. However, the frequency still varies somewhat with operating conditions. See the *Typical Operating Characteristics*. #### DC Input—USB mode When powering from DC with DCM set to logic-low, the DC input is set to USB mode. The input current limit from DC is then internally set to 500mA max if IUSB is high and 100mA max if IUSB is low. For the 500mA case, the DC input continues to operate as a step-down regulator to minimize thermal heating. For the 100mA case, the step-down regulator is turned off and a low-dropout linear regulator is connected between DC and SYS. #### **USB Input—Linear Regulator** If a valid USB input is present with no valid DC input, current for SYS and battery charging is supplied by a low-dropout linear regulator connected from USB to SYS. The SYS regulation voltage shows the same characteristic as when powering from the DC input (see Figure 4). The battery charger operates from SYS with any extra available current, while not exceeding the maximum-allowed USB current. If both USB and DC inputs are valid, power is only taken from the DC input. The maximum USB input current is set by the logic state of the IUSB input to either 100mA or 500mA. #### Power Monitor Outputs (UOK, DOK) $\overline{\text{DOK}}$ is an open-drain, active-low output that indicates the DC input power status. With no source at the USB pin, the source at DC is considered valid and $\overline{\text{DOK}}$ is driven low when: 4.15V < V<sub>DC</sub> < 16V. When the USB voltage is also valid, the DC source is considered valid and $\overline{\text{DOK}}$ is driven low when: 4.45V < V<sub>DC</sub> < 16V. The higher minimum DC voltage with USB present helps guarantee cleaner transitions between input supplies. If the DC power-OK output feature is not required, connect $\overline{\text{DOK}}$ to ground. $\overline{\text{UOK}}$ is an open-drain, active-low output that indicates the USB input power status. $\overline{\text{UOK}}$ is low when a valid source is connected at USB. The source at USB is valid when 4.1V < V<sub>USB</sub> < 6.6V. If the USB power-OK output feature is not required, connect $\overline{\text{UOK}}$ to ground. Both the $\overline{\text{UOK}}$ and the $\overline{\text{DOK}}$ circuitry remain active in thermal overload, USB suspend, and when the charger is disabled. $\overline{\text{DOK}}$ and $\overline{\text{UOK}}$ can also be wire-ORed together to generate a single power-OK ( $\overline{\text{POK}}$ ) output. #### **Thermal Limiting** When the die temperature exceeds +100°C, a thermal limiting circuit reduces the input current limit by 5%/°C, bringing the charge current to 0mA at +120°C. Since the system load gets priority over battery charging, the battery charge current is reduced to 0mA before the input limiter drops the load voltage at SYS. To avoid false charge termination, the charge termination detect function is disabled in this mode. If the junction temperature rises beyond +120°C, no current is drawn from DC or USB, and VSYS regulates at 50mV below VBAT. ### System Voltage Switching #### **DC** Input When charging from the DC input, if the battery is above the minimum system voltage, SYS is connected to the battery. Current is provided to both SYS and the battery, up to the maximum program value. The step-down output current sense and the charger current sense provide feedback to ensure the current loop demanding the lower input current is satisfied. The advantage of this approach when powering from DC is that power dissipation is dominated by the step-down regulator efficiency, since there is only a small voltage drop from SYS to BAT. Also, load transients can be absorbed by the battery while minimizing the voltage disturbance on SYS. If both the DC and USB inputs are valid, the DC input takes priority and delivers the input current, while the USB input is off. After the battery is done charging, the charger is turned off and the SYS load current is supplied from the DC input. The SYS voltage is regulated to 4.4V. The charger turns on again after the battery drops to the restart threshold. If the load current exceeds the input limiter, SYS drops down to the battery voltage and the $50\text{m}\Omega$ SYS-to-BAT PMOS switch turns on to supply the extra load current. The SYS-to-BAT switch turns off again once the load is below the input current limit. The $50\text{m}\Omega$ PMOS also turns on if valid DC input power is removed. #### **USB** Input When charging from the USB input, the DC input step-down regulator turns off and a linear regulator from USB to SYS powers the system and charges the battery. If the battery is greater than the minimum system voltage, the SYS voltage is connected to the battery. The USB input then supplies the SYS load and charges the battery with any extra available current, while not exceeding the maximum-allowed USB current. Load transients can be absorbed by the battery while minimizing the voltage disturbance on SYS. When battery charging is completed, or the charger is disabled, SYS is regulated to 4.4V. If both USB and DC inputs are valid, power is only taken from the DC input. #### **USB Suspend** Driving USUS high turns off charging as well as the SYS output and reduces input current to 170µA to accommodate USB suspend mode. #### Charge Enable (CEN) When $\overline{\text{CEN}}$ is low, the charger is on. When $\overline{\text{CEN}}$ is high, the charger turns off. $\overline{\text{CEN}}$ does not affect the SYS output. In many systems, there is no need for the system controller (typically a microprocessor) to disable the charger, because the MAX8903A smart power selector circuitry independently manages charging and adapter/battery power hand-off. In these situations, $\overline{\text{CEN}}$ may be connected to ground. **Table 2. Input Limiter Control Logic** | POWER SOURCE | DOK | ŪŌK | DCM | IUSB | usus | DC STEP-DOWN OUTPUT CURRENT LIMIT | USB INPUT<br>CURRENT LIMIT | MAXIMUM<br>CHARGE<br>CURRENT** | |-------------------------|-----|-----|-----|------|------|-----------------------------------|---------------------------------------|------------------------------------------------------------------| | AC Adapter at DC Input | L | X | Н | X | X | 6000/R <sub>IDC</sub> | | Lesser of<br>1200/R <sub>ISET</sub> and<br>6000/R <sub>IDC</sub> | | | L | X | L | L | L | 100mA | USB input off. DC input has priority. | Lesser of<br>1200/R <sub>ISET</sub> and<br>100mA | | USB Power at DC Input | L | X | L | Н | L | 500mA | | Lesser of<br>1200/R <sub>ISET</sub> and<br>500mA | | | L | Χ | L | Χ | Н | USB suspend | | 0 | | USB Power at USB Input, | Н | L | X | L | L | | 100mA | Lesser of<br>1200/R <sub>ISET</sub> and<br>100mA | | DC Unconnected | Н | L | X | Н | L | No DC input 500mA | | Lesser of<br>1200/R <sub>ISET</sub> and<br>500mA | | | Η | L | Χ | Χ | Η | | USB suspend | 0 | | DC and USB Unconnected | Н | Н | Χ | Χ | X | | No USB input | 0 | <sup>\*\*</sup>Charge current cannot exceed the input current limit. Charge may be less than the maximum charge current if the total SYS load exceeds the input current limit. X = Don't care. #### **Soft-Start** To prevent input transients that can cause instability in the USB or AC adapter power source, the rate of change of the input current and charge current is limited. When an input source is valid, SYS current is ramped from zero to the set current-limit value in typically 50µs. This also means that if DC becomes valid after USB, the SYS current limit is ramped down to zero before switching from the USB to DC input. At some point, SYS is no longer able to support the load and may switch over to BAT. The switchover to BAT occurs when VSYS < VBATT. This threshold is a function of the SYS capacitor size and SYS load. The SYS current limit then ramps from zero to the set current level and SYS supports the load again as long as the SYS load current is less than the set current limit. When the charger is turned on, the charge current ramps from 0A to the ISET current value in typically 1.0ms. Charge current also soft-starts when transitioning to fast-charge from prequal, when the input power source is switched between USB and DC, and when changing the USB charge current from 100mA to 500mA with the IUSB logic input. There is no di/dt limiting, however, if $R_{\rm ISET}$ is changed suddenly using a switch. #### **Battery Charger** While a valid input source is present, the battery charger can attempt to charge the battery with a fast-charge current determined by the resistance at the ISET pin: RISET = 1200/ICHG-MAX #### Monitoring Charge Current The voltage from ISET to GND is a representation of the battery charge current and can be used to monitor the current charging the battery. A voltage of 1.5V represents the maximum fast-charge current. If necessary, the charge current is reduced automatically to prevent the SYS voltage from dropping. Therefore, a battery never charges at a rate beyond the capabilities of a 100mA or 500mA USB input, or overloads an AC adapter. See Figure 5. \_\_ /N/XI/N When VBATT is below 3V, the charger enters prequal mode and the battery charges at 10% of the maximum fast-charge rate until the voltage of the deeply discharged battery recovers. When the battery voltage reaches 4.2V and the charge current drops to 10% of the maximum fast-charge current, the charger enters the DONE state. The charger restarts a fast-charge cycle if the battery voltage drops by 100mV. #### **Charge Termination** When the charge current falls to the termination threshold (ITERM) and the charger is in voltage mode, charging is complete. Charging continues for a brief 15s top-off period and then enters the DONE state where charging stops. Note that if charge current falls to ITERM as a result of the input or thermal limiter, the charger does not enter DONE. For the charger to enter DONE, charge current must be less than $I_{\text{TERM}}$ , the charger must be in voltage mode, and the input or thermal limiter must not be reducing charge current. ### **Charge Status Outputs** ### Charge Output (CHG) CHG is an open-drain, active-low output that indicates charger status. CHG is low when the battery charger is in its prequalification and fast-charge states. CHG goes high impedance if the thermistor causes the charger to go into temperature suspend mode. When used in conjunction with a microprocessor ( $\mu P$ ), connect a pullup resistor between $\overline{CHG}$ and the logic I/O voltage to indicate charge status to the $\mu P$ . Alternatively, $\overline{CHG}$ can sink up to 20mA for an LED charge indicator. ### Fault Output (FLT) FLT is an open-drain, active-low output that indicates charger status. FLT is low when the battery charger has entered a fault state when the charge timer expires. This can occur when the charger remains in its prequal state for more than 33 minutes or if the charger remains in fast-charge state for more than 660 minutes (see Figure 6). To exit this fault state, toggle CEN or remove and reconnect the input source. When used in conjunction with a microprocessor ( $\mu P$ ), connect a pullup resistor between $\overline{FLT}$ and the logic I/O voltage to indicate charge status to the $\mu P$ . Alternatively, $\overline{FLT}$ can sink up to 20mA for an LED fault indicator. If the $\overline{FLT}$ output is not required, connect $\overline{FLT}$ to ground or leave unconnected. Figure 5. Monitoring the Battery Charge Current with the Voltage from ISET to GND #### Charge Timer A fault timer prevents the battery from charging indefinitely. The fault prequal and fast-charge timers are controlled by the capacitance at CT (C<sub>CT</sub>). $$t_{PREQUAL} = 33 min \times \frac{C_{CT}}{0.15 \mu F}$$ $$t_{FST-CHG} = 660 min \times \frac{C_{CT}}{0.15 \mu F}$$ $$t_{TOP-OFF} = 15s$$ While in fast-charge mode, a large system load or device self-heating may cause the MAX8903A to reduce charge current. Under these circumstances, the fast-charge timer is slowed by 2x if the charge current drops below 50% of the programmed fast-charge level, and suspended if the charge current drops below 20% of the programmed level. The fast-charge timer is not affected at any current if the charger is regulating the BAT voltage at 4.2V (i.e., the charger is in voltage mode). ### Thermistor Input (THM) The THM input connects to an external negative temperature coefficient (NTC) thermistor to monitor battery or system temperature. Charging is suspended when the thermistor temperature is out of range. The charge timers are suspended and hold their state but no fault is indicated. When the thermistor comes back into range, Figure 6. MAX8903A Charger State Flow Chart charging resumes and the charge timer continues from where it left off. Connecting THM to GND disables the thermistor monitoring function. Table 4 lists the fault temperature of different thermistors. Since the thermistor monitoring circuit employs an external bias resistor from THM to VL (R<sub>TB</sub>, Figure 7), the thermistor is not limited only to $10k\Omega$ (at $+25^{\circ}C$ ). Any resistance thermistor can be used as long as the value is equivalent to the thermistor's +25°C resistance. For example, with a 10k $\Omega$ at +25°C thermistor, use 10k $\Omega$ at RTB, and with a 100k $\Omega$ at +25°C thermistor, use 100k $\Omega$ . For a typical $10k\Omega$ (at $+25^{\circ}C$ ) thermistor and a $10k\Omega$ R<sub>TB</sub> resistor, the charger enters a temperature suspend Figure 7. Thermistor Monitor Circuitry ### **Table 3. Fault Temperatures for Different Thermistors** | Thermistor ß (K) | 3000 | 3250 | 3500 | 3750 | 4250 | |---------------------------------------|-------|-------|-------|-------|-------| | $R_{TB}$ (k $\Omega$ ) (Figure 7) | 10 | 10 | 10 | 10 | 10 | | Resistance at +25°C (kΩ) | 10 | 10 | 10 | 10 | 10 | | Resistance at +50°C (kΩ) | 4.59 | 4.30 | 4.03 | 3.78 | 3316 | | Resistance at 0°C (kΩ) | 25.14 | 27.15 | 29.32 | 31.66 | 36.91 | | Nominal Hot Trip<br>Temperature (°C) | 55 | 53 | 50 | 49 | 46 | | Nominal Cold Trip<br>Temperature (°C) | -3 | -1 | 0 | 2 | 4.5 | state when the thermistor resistance falls below $3.97 k\Omega$ (too hot) or rises above 28.7k $\Omega$ (too cold). This corresponds to a 0°C to +50°C range when using a $10 k\Omega$ NTC thermistor with a beta of 3500. The general relation of thermistor resistance to temperature is defined by the following equation: $$R_T = R_{25} \times e^{\left\{\beta \left(\frac{1}{T+273} - \frac{1}{298}\right)\right\}}$$ where: $\mbox{RT} = \mbox{The resistance}$ in $\Omega$ of the thermistor at temperature T in Celsius $R_{25}$ = The resistance in $\Omega$ of the thermistor at +25°C $\ensuremath{\mathtt{B}}=\ensuremath{\mathtt{The}}$ material constant of the thermistor, which typically ranges from 3000K to 5000K T = The temperature of the thermistor in °C Table 4 shows the MAX8903A THM temperature limits for different thermistor material constants. Some designs might prefer other thermistor temperature limits. Threshold adjustment can be accommodated by changing RTB, connecting a resistor in series and/or in parallel with the thermistor, or using a thermistor with different $\beta$ . For example, a +45°C hot threshold and 0°C cold threshold can be realized by using a thermistor with a $\beta$ of 4250 and connecting 120k $\Omega$ in parallel. Since the thermistor resistance near 0°C is much higher than it is near +50°C, a large parallel resistance lowers the cold threshold, while only slightly lowering the hot threshold. Conversely, a small series resistance raises the cold threshold, while only slightly raising the hot threshold. Raising R<sub>TB</sub> lowers both the hot and cold thresholds, while lowering R<sub>TB</sub> raises both thresholds. Note that since VL is active whenever valid input power is connected at DC or USB, thermistor bias current flows at all times, even when charging is disabled (CEN = high). When using a $10k\Omega$ thermistor and a $10k\Omega$ pullup to VL, this results in an additional 250µA load. This load can be reduced to 25µA by instead using a $100k\Omega$ thermistor and $100k\Omega$ pullup resistor. #### **Power Dissipation** **Table 4. Package Thermal Characteristics** | | 28-PIN 4mm x 4mm THIN QFN | | | |----------------------|------------------------------|------------------------------|--| | | SINGLE-LAYER PCB | MULTILAYER PCB | | | Continuous | 1666.7mW | 2286mW | | | Power<br>Dissipation | Derate 20.8mW/°C above +70°C | Derate 28.6mW/°C above +70°C | | | θЈΑ | 48°C/W | 35°C/W | | | θЈС | 3°C/W | 3°C/W | | #### **PCB Layout and Routing** Good design minimizes ground bounce and voltage gradients in the ground plane, which can result in instability or regulation errors. The GND and PGs should connect to the power-ground plane at only one point to minimize the effects of power-ground currents. Battery ground should connect directly to the power-ground plane. The ISET and IDC current-setting resistors should connect directly to GND to avoid current errors. Connect GND to the exposed pad directly under the IC. Use multiple tightly spaced vias to the ground plane under the exposed pad to help cool the IC. Position input capacitors from DC, SYS, BAT, and USB to the power-ground plane as close as possible to the IC. Keep high current traces such as those to DC, SYS, and BAT as short and wide as possible. Refer to the MAX8903A Evaluation Kit for a suitable PCB layout example. ### Pin Configuration ### **Chip Information** PROCESS: BiCMOS ### **Package Information** For the latest package outline information and land patterns, go to ${\color{red} {\bf www.maxim\text{-}ic.com/packages}}.$ | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 28 TQFN-EP | T2844-1 | <u>21-0139</u> | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.