# 2Gb NAND FLASH HY27SF(08/16)2G2B # Document Title 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Memory #### **Revision History** | History | | | Draft Date | Remark | |--------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Initial Draft. | | | Sep. 11. 2007 | Preliminary | | 1) Add Block Protection. | 1) Add Block Protection. | | | | | 1) Delete Preliminary | Jan. 17. 2008 | | | | | 1) Change AC Character | ristic | | | | | | tCHZ | | F. J. 40, 0000 | | | Before 30 After 50 | | Feb. 12. 2008 | | | | | | | | | | | 1) Add Block Protection 1) Delete Preliminary 1) Change AC Character Before | Initial Draft. 1) Add Block Protection. 1) Delete Preliminary 1) Change AC Characteristic tCHZ Before 30 | Initial Draft. 1) Add Block Protection. 1) Delete Preliminary 1) Change AC Characteristic tCHZ Before 30 | Initial Draft. Sep. 11. 2007 1) Add Block Protection. Dec. 12. 2007 1) Delete Preliminary Jan. 17. 2008 1) Change AC Characteristic tCHZ Before 30 | #### **FEATURES SUMMARY** #### HIGH DENSITY NAND FLASH MEMORIES - Cost effective solutions for mass storage applications #### **MULTIPLANE ARCHITECTURE** Array is split into two independent planes. Parallel Operations on both planes are available, halving Program and erase time. #### NAND INTERFACE - x8/x16 bus width. - Address/ Data Multiplexing - Pinout compatiblity for all densities #### **SUPPLY VOLTAGE** - 1.8V device : $Vcc = 1.7 V \sim 1.95 V$ #### MEMORY CELL ARRAY - x8 : (2K + 64) bytes x 64 pages x 2048 blocks - x16 : (1K + 32) words x 64 pages x 2048 blocks #### **PAGE SIZE** - (2K + 64 spare) Bytes - (1K + 32 spare) Words #### **BLOCK SIZE** - (128K + 4Kspare) Bytes - (64K + 2Kspare) Words #### PAGE READ / PROGRAM - Random access: 25us (max.) - Sequential access: 45ns (min.) - Page program time: 250us (typ.) - Multi-page program time (2 pages) : 250us (typ.) #### **COPY BACK PROGRAM** - Automatic block download without latency time #### **FAST BLOCK ERASE** - Block erase time: 2.0ms (typ.) - Multi-block erase time (2 blocks) : 2.0ms (typ.) #### **CACHE READ** - Internal (2048 + 64) Byte buffer to improve the read throughtput. #### STATUS REGISTER - Normal Status Register (Read/Program/Erase) - Extended Status Register (EDC) #### **ELECTRONIC SIGNATURE** - 1st cycle : Manufacturer Code - 2nd cycle : Device Code - 3rd cycle : Internal chip number, Cell Type, Number of Simultaneously Programmed Pages. - 4th cycle : Page size, Block size, Organization, Spare SIZE - 5th cycle: Multiplane information #### CHIP ENABLE DON'T CARE - Simple interface with microcontroller #### **BLOCK PROTECTION** - To Protect Block against Write/Erase #### HARDWARE DATA PROTECTION - Program/Erase locked during Power transitions. #### DATA RETENTION - 100,000 Program/Erase cycles (with 1bit/528byte ECC) - 10 years Data Retention #### **PACKAGE** - HY27SF(08/16)2G2B-T(P) - : 48-Pin TSOP1 (12 x 20 x 1.2 mm) - HY27SF(08/16)2G2B-T (Lead) - HY27SF(08/16)2G2B-TP (Lead Free) #### 1.SUMMARY DESCRIPTION Hynix NAND HY27SF(08/16)2G2B Series have 256Mx8bit with spare 8Mx8 bit capacity. The device is offered in 1.8V Vcc Power Supply, and with x8 and x16 I/O interface Its NAND cell provides the most cost-effective solution for the solid state mass storage market. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. The device contains 2048 blocks, composed by 64 pages. A program operation allows to write the 2112-byte page in typical 250us and an erase operation can be performed in typical 2.0ms on a 128K-byte block. Data in the page can be read out at 45ns cycle time per byte(x8). The I/O pins serve as the ports for address and data input/output as well as command input. This interface allows a reduced pin count and easy migration towards different densities, without any rearrangement of footprint. Commands, Data and Addresses are synchronously introduced using $\overline{CE}$ , $\overline{WE}$ , $\overline{RE}$ , ALE and CLE input pin. The on-chip Program/Erase Controller automates all read, program and erase functions including pulse repetition, where required, and internal verification and margining of data. The modify operations can be locked using the $\overline{WP}$ input. The output pin $R/\overline{B}$ (open drain buffer) signals the status of the device during each operation. In a system with multiple memories the $R/\overline{B}$ pins can be connected all together to provide a global status signal. The copy back function allows the optimization of defective blocks management. When a page program operation fails the data can be directly programmed in another page inside the same array section without the time consuming serial data insertion phase. Copy back operation automatically executes embedded error detection operation: 1 bit error every 528byte (x8) or 1bit error out of every 264-word (x16) can be detected. Due to this feature, it is no more nor necessary nor recommended to use external 2-bit ECC to detect copy back operation errors. Data read out after copy back read (both for single and multiplane cases) is allowed. Even the write-intensive systems can take advantage of the HY27SF(08/16)2G2B Series extended reliability of 100K program/erase cycles by supporting ECC (Error Correcting Code) with real time mapping-out algorithm. The chip supports $\overline{\text{CE}}$ don't care function. This function allows the direct download of the code from the NAND Flash memory device by a microcontroller, since the $\overline{\text{CE}}$ transitions do not stop the read operation. This device includes also extra features like OTP/Unique ID area, Read ID2 extension, and Block Protection. Especially Block Protection allows protection on Block 0 or OTP area of the device against Write/Erase operations on that block. The HY27SF(08/16)2G2B Series are available in 48-TSOP1 12 x 20 mm. #### 1.1 Product List | PART NUMBER | ORGANIZATION | Vcc RANGE | PACKAGE | |-------------------|--------------|--------------|----------| | HY27SF(08/16)2G2B | x8 / x16 | 1.7V ~ 1.95V | 48-TSOP1 | Figure1: Logic Diagram | IO15 - IO8 | Data Input / Outputs (x16 only) | |------------|---------------------------------| | 107 - 100 | Data Input / Outputs | | CLE | Command latch enable | | ALE | Address latch enable | | CE | Chip Enable | | RE | Read Enable | | WE | Write Enable | | WP | Write Protect | | R/B | Ready / Busy | | Vcc | Power Supply | | Vss | Ground | | NC | No Connection | Table 1: Signal Names Figure 2: 48TSOP1 Contact, x8 and x16 Device #### 1.2 PIN DESCRIPTION | Pin Name | Description | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100-107<br>108-1015 <sup>(1)</sup> | DATA INPUTS/OUTPUTS The IO pins allow to input command, address and data and to output data during read / program operations. The inputs are latched on the rising edge of Write Enable (WE). The I/O buffer float to High-Z when the device is deselected or the outputs are disabled. | | CLE | COMMAND LATCH ENABLE This input activates the latching of the IO inputs inside the Command Register on the Rising edge of Write Enable (WE). | | ALE | ADDRESS LATCH ENABLE This input activates the latching of the IO inputs inside the Address Register on the Rising edge of Write Enable (WE). | | CE | CHIP ENABLE This input controls the selection of the device. | | WE | WRITE ENABLE This input acts as clock to latch Command, Address and Data. The IO inputs are latched on the rise edge of WE. | | RE | <b>READ ENABLE</b> The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of RE which also increments the internal column address counter by one. | | WP | WRITE PROTECT The WP pin, when Low, provides an Hardware protection against undesired modify (program / erase) operations. | | R/B | READY BUSY The Ready/Busy output is an Open Drain pin that signals the state of the memory. | | Vcc | SUPPLY VOLTAGE The Vcc supplies the power for all the operations (Read, Write, Erase). | | Vss | GROUND | | NC | NO CONNECTION | #### **Table 2: Pin Description** #### NOTE: - 1. For x16 version only - 2. A 0.1uF capacitor should be connected between the Vcc Supply Voltage pin and the Vss Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations. - 3. An internal voltage detector disables all functions whenever VCC is below 1.1V (1.8V version) to protect the device from any involuntary program/erase during power transitions. | | 100 | I01 | 102 | 103 | 104 | 105 | 106 | 107 | |-----------|-----|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | 1st Cycle | A0 | A1 | A2 | А3 | A4 | A5 | A6 | A7 | | 2nd Cycle | A8 | А9 | A10 | A11 | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | | 3rd Cycle | A12 | A13 | A14 | A15 | A16 | A17 | A18 | A19 | | 4th Cycle | A20 | A21 | A22 | A23 | A24 | A25 | A26 | A27 | | 5th Cycle | A28 | L <sup>(1)</sup> Table 3: Address Cycle Map(x8) #### NOTE: 1. L must be set to Low. | | 100 | I01 | 102 | 103 | 104 | 105 | 106 | 107 | I/08-<br>IO15 | |-----------|-----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | 1st Cycle | A0 | A1 | A2 | A3 | A4 | <b>A</b> 5 | A6 | A7 | L <sup>(1)</sup> | | 2nd Cycle | A8 | A9 | A10 | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | L <sup>(1)</sup> | | 3rd Cycle | A11 | A12 | A13 | A14 | A15 | A16 | A17 | A18 | L <sup>(1)</sup> | | 4th Cycle | A19 | A20 | A21 | A22 | A23 | A24 | A25 | A26 | L <sup>(1)</sup> | | 5th Cycle | A27 | L <sup>(1)</sup> Table 4: Address Cycle Map(x16) #### NOTE: 1. L must be set to Low. | FUNCTION | 1st CYCLE | 2nd CYCLE | 3rd CYCLE | 4th CYCLE | Acceptable command during busy | |------------------------------|-----------|-----------|-----------|-----------|--------------------------------| | READ1 | 00h | 30h | - | - | | | READ FOR COPY-BACK | 00h | 35h | - | - | | | READ ID | 90h | - | - | - | | | RESET | FFh | - | - | - | Yes | | PAGE PROGRAM | 80h | 10h | - | - | | | COPY BACK PGM | 85h | 10h | - | - | | | MULTI PLANE PROGRAM | 80h | 11h | 81h | 10h | | | MULTI PLANE COPYBACK PROGRAM | 85h | 11h | 81h | 10h | | | BLOCK ERASE | 60h | D0h | - | - | | | MULTI PLANE<br>BLOCK ERASE | 60h | 60h | D0h | - | | | READ STATUS REGISTER | 70h | - | - | - | Yes | | RANDOM DATA INPUT | 85h | - | - | - | | | RANDOM DATA OUTPUT | 05h | E0h | - | - | | | READ CACHE (RANDOM) | 00h | 31h | - | - | | | READ CACHE (SEQUENTIAL) | 31h | - | - | - | | | READ CACHE END | 3Fh | - | - | - | | | READ EDC STATUS REGISTER | 7Bh | - | = | - | | **Table 5: Command Set** #### Note: 1. READ EDC STATUS REGISTER is only available on Copy Back operation. | CLE | ALE | CE | WE | RE | WP | MODE | | | |-----|-----|------------------|--------|---------|--------|---------------------------------|-------------------------|--| | Н | L | L | Rising | Н | Х | Read Mode | Command Input | | | L | Н | L | Rising | Н | Х | Read Mode | Address Input(5 cycles) | | | Н | L | L | Rising | Н | Н | Write Mode | Command Input | | | L | Н | L | Rising | Н | Н | write wode | Address Input(5 cycles) | | | L | L | L | Rising | Н | Н | Data Input | | | | L | L | L <sup>(1)</sup> | Н | Falling | Х | Sequential Read and Data Output | | | | L | L | L | Н | Н | Х | During Read (Busy) | | | | Х | Х | Х | Х | Х | Н | During Program (Busy) | | | | Х | Х | Х | Х | Х | Н | During Erase (Busy) | | | | Х | Х | Х | Х | Х | L | Write Protect | | | | Х | Х | Н | Х | Х | 0V/Vcc | Stand By | | | **Table 6: Mode Selection** #### NOTE: 1. With the $\overline{\text{CE}}$ high during latency time does not stop the read operation #### 2. BUS OPERATION There are six standard bus operations that control the device. These are Command Input, Address Input, Data Input, Data Output, Write Protect, and Standby. Typically glitches less than 3ns on Chip Enable, Write Enable and Read Enable are ignored by the memory and do not affect bus operations. #### 2.1 Command Input Command Input bus operation is used to give a command to the memory device. Command are accepted with Chip Enable low, Command Latch Enable High, Address Latch Enable low and Read Enable High and latched on the rising edge of Write Enable. Moreover for commands that starts a modify operation (write/erase) the Write Protect pin must be high. See Figure 4 and Table 13 for details of the timings requirements. Command codes are always applied on IO7:0 regardless of the bus configuration. (x8 or x16) #### 2.2 Address Input Address Input bus operation allows the insertion of the memory address. Five cycles are required to input the addresses for the 4Gbit devices. Addresses are accepted with Chip Enable low, Address Latch Enable High, Command Latch Enable low and Read Enable High and latched on the rising edge of Write Enable. Moreover for commands that starts a modifying operation (write/erase) the Write Protect pin must be high. See Figure 5 and Table 13 for details of the timings requirements. Addresses are always applied on IO7:0 regardless of the bus configuration (x8 or x16). #### 2.3 Data Input Data Input bus operation allows to feed to the device the data to be programmed. The data insertion is serial and timed by the Write Enable cycles. Data are accepted only with Chip Enable low, Address Latch Enable low, Command Latch Enable low, Read Enable High, and Write Protect High and latched on the rising edge of Write Enable. See Figure 6 and Table 13 for details of the timings requirements. #### 2.4 Data Output Data Output bus operation allows to read data from the memory array and to check the status register content, the EDC register content and the ID data. Data can be serially shifted out by toggling the Read Enable pin with Chip Enable low, Write Enable High, Address Latch Enable low, and Command Latch Enable low. See Figure 7,8,10,11,12 and Table 13 for details of the timings requirements. #### 2.5 Write Protect Hardware Write Protection is activated when the Write Protect pin is low. In this condition modifying operation does not start and the content of the memory is not altered. Write Protect pin is not latched by Write Enable to ensure the protection even during the power up. #### 2.6 Standby In Standby mode the device is deselected, outputs are disabled and Power Consumption is reduced. #### 3. DEVICE OPERATION #### 3.1 Page Read This operation is operated by writing 00h and 30h to the command register along with five address cycles. Two types of operations are available: random read, serial page read. The random read mode is enabled when the page address is changed. The 2112 bytes (x8) or 1056 words (x16) of data within the selected page are transferred to the data registers in less than 25us(tR). The system controller may detect the completion of this data transfer (tR) by analyzing the output of $R/\overline{B}$ pin. Once the data in a page is loaded into the data registers, they may be read out in 45ns cycle time by sequentially pulsing $\overline{RE}$ . The repetitive high to low transitions of the $\overline{RE}$ clock make the device out- The device may output random data in a page instead of the sequential data by writing random data output command. The column address of next data, which is going to be out, may be changed to the address which follows random data output command. Random data output can be operated multiple times regardless of how many times it is done in a page. put the data starting from the selected column address up to the last column address. #### 3.2 Page Program The device is programmed by page. The number of consecutive partial page programming operation within the same page without an intervening erase operation must not exceed 8 times. The addressing should be done on each pages in a block. A page program cycle consists of a serial data loading period in which up to 2112bytes of data may be loaded into the data register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. The serial data loading period begins by inputting the Serial Data Input command (80h), followed by the five cycle address inputs and then serial data. The bytes other than those to be programmed do not need to be loaded. The device supports random data input in a page. The column address of next data, which will be entered, may be changed to the address which follows random data input command (85h). Random data input may be operated multiple times regardless of how many times it is done in a page. The Page Program confirm command (10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write state controller automatically executes the algorithms and timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be entered to read the status register. The system controller can detect the completion of a program cycle by monitoring the R/B output, or the Status bit (I/O 6) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit (I/O 0) may be checked. The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register. Figure 14 details the sequence. #### 3.3 Multi Plane Program Device supports multiple plane program: it is possible to program in parallel 2 pages, one per each plane. A multiple plane program cycle consists of a double serial data loading period in which up to 4224bytes of data may be loaded into the data register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. The serial data loading period begins by inputting the Serial Data Input command (80h), followed by the five cycle address inputs and then serial data for the 1st page. Address for this page must be within 1st plane (A<18>=0). The data of 1st page other than those to be programmed do not need to be loaded. The device supports random data input exactly like page program operation. The Dummy Page Program Confirm command (11h) stops 1st page data input and the device becomes busy for a short time (tDBSY). Once it has become ready again, 81h command must be issued, followed by 2nd page address (5 cycles) and its serial data input. Address for this page must be within 2nd plane (A<18>=1). The data of 2nd page other than those to be programmed do not need to be loaded. Program Confirm command (10h) makes parallel programming of both pages start. User can check operation status by $R/\overline{B}$ pin or read status register command, as if it were a normal page program; status register command is also available during Dummy Busy time (tDBSY). In case of fail in 1st or 2nd page program, fail bit of status register will be set: Device supports pass/fail status of each plane. Figure 19 details the sequence. #### 3.4 Block Erase The Erase operation is done on a block basis. Block address loading is accomplished in there cycles initiated by an Erase Setup command (60h). Only address A18 to A28 is valid while A12 to A17 is ignored (x8). The Erase Confirm command (D0h) following the block address loading initiates the internal erasing process. This two step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions. At the rising edge of WE after the erase confirm command input, the internal write controller handles erase and erase verify. Once the erase process starts, the Read Status Register command may be entered to read the status register. The system controller can detect the completion of an erase by monitoring the $R/\overline{B}$ output, or the Status bit (I/O 6) of the Status Register. Only the Read Status command and Reset command are valid while erasing is in progress. When the erase operation is completed, the Write Status Bit (I/O 0) may be checked. Figure 18 details the sequence. #### 3.5 Multi Plane Erase Multiple plane erase, allows parallel erase of two blocks, one per each memory plane. Block erase setup command (60h) must be repeated two times, each time followed by 1st block and 2nd block address respectively (3 cycles each). As for block erase, D0h command makes embedded operation start. Multiplane erase does not need any Dummy Busy Time between 1st and 2nd block address insertion. Address limitation required for multiple plane program applies also to multiple plane erase, as well as operation progress can be checked like for multiple plane program. Figure 20 details the sequence #### 3.6 Copy-back Program Copy-Back program with Read for Copy-Back is configured to quickly and efficiently rewrite data stored in one page without data reloading when the bit error is not in data stored. Since the time-consuming re-loading cycles are removed, the system performance is improved. The benefit is especially obvious when a portion of a block is updated and the rest of the block also needs to be copied to the newly assigned free block. Copy-Back operation is a sequential execution of Read for Copy-Back and of copy-back program with the destination page address. A read operation with "35h" command and the address of the source page moves the whole 2112byte data into the internal data buffer. A bit error is checked by sequential reading the data output. In the case where there is no bit error, the data do not need to be reloaded. Therefore Copy-Back program operation is initiated by issuing Page-Copy Data-Input command (85h) with destination page address. Actual programming operation begins after Program Confirm command (10h) is issued. Once the program process starts, the Read Status Register command (70h) may be entered to read the status register. The system controller can detect the completion of a program cycle by monitoring the R/B output, or the Status bit(I/O 6) of the Status Register. When the Copy-Back Program is complete, the Write Status Bit(I/O 0) may be checked(Figure 16 & Figure 17). The command register remains in Read Status command mode until another valid command is written to the command register. During copy-back program, data modification is possible using random data input command (85h) as shown in Figure 17. Copy-back program operation is allowed only within same plane. #### 3.7 Multi-Plane Copy-Back Program The copy-back program is configured to quickly and efficiently rewrite data stored in one page without utilizing an external memory. Since the time-consuming cycles of serial access and re-loading cycles are removed, the system performance is greatly improved. The benefit is especially obvious when a portion of a block needs to be updated and the rest of the block also need to be copied to the newly assigned free block. The operation for performing a copy-back program is a sequential execution of page-read without serial access and copying-program with the address of destination page. A read operation with "35h" command and the address of the source page moves the whole 2112byte data into the internal data buffer. As soon as the device returns to Ready state, optional data read-out is allowed by toggling $\overline{RE}$ (See Figure 21), or Copy Back command (85h) with the address cycles of destination page may be written. The Program Confirm command (10h) is required to actually begin the programming operation. Data input cycle for modifying a portion or multiple distant portions of the source page is allowed as shown in Figure 21. Most NAND devices require 2 bit external ECC only due to copy back operation while 1 bit ECC can be enough for all other operation. Reason is that during read for copy back + copy back program sequence a bit error due to charge loss is not checked by external error detection/correction scheme. On the contrary, 2Gbit NAND includes automatic Error Detection Code during copy back operation: thanks to this, 2 bit external ECC is no more required, with significant advantage for customers that can always use single bit ECC. More details on EDC operation are available in section 3.8. #### 3.8 EDC Operation Error Detection Code check automatically starts immediately after device becomes busy for a copy back program operation (both single and multiple plane). In the x8 version EDC allows detection of 1 single bit error every 528 bytes, where each 528byte group is composed by 512 bytes of main array and 16 bytes of spare area (see Table 20,21). So described 528byte area is called "EDC unit". In the x16 version EDC allows detection of 1 single bit error every 264 words, where each 264 word group is composed by 256 words of main array and 8 words of spare area (see Table 20,21). So described 264 word area is called "EDC unit". To Properly use EDC, some limitations apply: - Random data input can be used only once in copy back program or page program or multiple page program, unless user inputs data for a whole EDC unit (or more whole EDC units). - Any page program operation must be done on whole page basis, or on whole EDC unit. EDC result can be checked only during copy back program through 7Bh (specific Read EDC register command, Table 22) #### 3.9 Read Status Register The device contains a Status Register which may be read to find out whether, program or erase operation is completed, and whether the program or erase operation is completed successfully. After writing 70h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{RE}}$ , whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when R/ $\overline{\text{B}}$ pins are common-wired. $\overline{\text{RE}}$ or $\overline{\text{CE}}$ does not need to be toggled for updated status. Refer to table 14 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random data output, the read command (00h) should be given before starting read cycles. #### 3.10 Read EDC Status Register The operation is available only in copy back program and it allows the detection of errors occurred during read for copy back. In case of multiple plane copy back, it is not possible to know which of the two read operation caused the error. After writing 7Bh command to the command register, a read cycle outputs the content of the EDC Register to the I/O pins on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{RE}}$ , whichever occurs last. Operation is same read status register command. Refer to below Table 22 for specific EDC Register definitions. #### 3.11 Read ID. The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. Five read cycles sequentially output the manufacturer code (ADh), and the device code and 3rd, 4th, 5th cycle ID, respectively. The command register remains in Read ID mode until further commands are issued to it. Figure 22 shows the operation sequence, while tables 15 explain the byte meaning. #### 3.12 Reset The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value C0h when WP is high. Refer to table 14 for device status after reset operation. If the device is already in reset state a new reset command will not be accepted by the command register. The $R/\overline{B}$ pin goes low for tRST after the Reset command is written. Refer to Figure 25. #### 3.13 Cache Read Cache read can be used to increase the read operation speed when accessing sequential pages within a block. First, issue a normal page read (00-30h). See figure 13. The $R/\overline{B}$ signal goes low for tR during the time it takes to transfer the first page of data from the memory to the data register. After $R/\overline{B}$ returns to high (31h) command is latched into the command register. $R/\overline{B}$ goes low while data is being transferred from the data register to the cache register. After the data register contents are transferred to the cache register, another page read is automatically started as part of the 31h command. Data is transferred from the next sequential page of the memory array to the data register during the same time data is being read serially from the cache register. If the total time to output data exceeds tR, then the page read is hidden. The second and subsequent pages of data are transferred to the cache register by issuing additional 31h commands. $R/\overline{B}$ will stay low. This time can vary, depending on whether the previous memory-to-data-register transfer was completed prior to issuing the next 31h command. If the data transfer from memory to the data register is not completed before the 31h command is issued, $R/\overline{B}$ stays low until the transfer is complete. It is not necessary to output a whole page of data before issuing another 31h command. $R/\overline{B}$ will stay low until the previous page read is complete and the data has been transferred to the cache register. To read out the last page of data (3Fh) command is issued. This command transfers data from the data register to the cache register without issuing another page read. #### 4. OTHER FEATURES #### 4.1 Data Protection & Power On/Off Sequence The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 1.1V(1.8V device). WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down. A recovery time of minimum 10us is required before internal circuit gets ready for any command sequences as shown in Figure 26. The two-step command sequence for program/erase provides additional software protection. #### 4.2 Ready/Busy. The device has a Ready/Busy output that provides method of indicating the completion of a page program, erase, copy-back and random read completion. The $R/\overline{B}$ pin is normally high and goes to low when the device is busy (after a reset, read, program, erase operation). It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more $R/\overline{B}$ outputs to be Or-tied. Because pull-up resistor value is related to $tR(R/\overline{B})$ and current drain during busy (Ibusy), an appropriate value can be obtained with the following reference chart (Fig 27). Its value can be determined by the following guidance. | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|--------|------|-----|------|--------| | Valid Block<br>Number | NVB | 2008 | - | 2048 | Blocks | **Table 7: Valid Blocks Numbers** #### NOTE: 1. The 1st block is guaranteed to be a valid block at the time of shipment. | Symbol | Parameter | Value | Unit | |--------------------|--------------------------------------------------------------|-------------|---------------| | T <sub>A</sub> | Ambient Operating Temperature (Commercial Temperature Range) | 0 to 70 | $^{\circ}$ | | 'A | Ambient Operating Temperature (Industrial Temperature Range) | -40 to 85 | $^{\circ}$ | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | ${\mathbb C}$ | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | V | | VIO <sup>(2)</sup> | Input or Output Voltage | -0.6 to 2.7 | V | | Vcc | Supply Voltage | -0.6 to 2.7 | V | **Table 8: Absolute maximum ratings** #### NOTE: - 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the Hynix SURE Program and other relevant quality documents. - 2. Minimum Voltage may undershoot to -2V during transition and for less than 20ns during transitions. Figure 3: Block Diagram | Parameter | | Symbol | Test Conditions | | 1.8Volt | | Unit | |---------------------------|--------------------|----------------------|------------------------------|---------|---------|---------|-------| | | | Symbol | Test Conditions | Min | Тур | Max | Offic | | Operating | Sequential<br>Read | Icc1 | trc=45ns<br>CE=VIL, IOUT=0mA | - | 10 | 20 | mA | | Current | Program | Icc2 | - | - | 10 | 20 | mA | | | Erase | Icc3 | - | - | 10 | 20 | mA | | Stand-by Current (TTL) | | ICC4 | CE=VIH,<br>WP=0V/Vcc | - | | 1 | mA | | Stand-by Curre | nt (CMOS) | ICC5 | CE=Vcc-0.2,<br>WP=0V/Vcc | - | 10 | 50 | uA | | Input Leakage | Current | lu | VIN=0 to Vcc (max) | - | - | ± 10 | uA | | Output Leakage | e Current | ILO | Vout =0 to Vcc (max) | - | - | ± 10 | uA | | Input High Volt | age | ViH | - | 0.8xVcc | - | Vcc+0.3 | V | | Input Low Voltage | | VIL | - | -0.3 | - | 0.2xVcc | V | | Output High Voltage Level | | Vон | Ioн=-100uA | Vcc-0.1 | - | - | V | | Output Low Voltage Level | | Vol | IoL=100uA | - | - | 1 | V | | Output Low Current (R/B) | | Io <u>L</u><br>(R/B) | Vol=0.2V | 3 | 4 | - | mA | Table 9: DC and Operating Characteristics | Parameter | Value | |--------------------------------|------------------------| | | 1.8Volt | | Input Pulse Levels | OV to VCC | | Input Rise and Fall Times | 5ns | | Input and Output Timing Levels | VCC/2 | | Output Load (1.7V - 1.95V) | 1 TTL GATE and CL=30pF | **Table 10: AC Conditions** | Item | Symbol | Test Condition | Min | Max | Unit | |----------------------------|--------|----------------|-----|-----|------| | Input / Output Capacitance | CI/O | VIL=0V | - | 10 | pF | | Input Capacitance | Cin | VIN=0V | = | 10 | pF | Table 11: Pin Capacitance (TA=25C, F=1.0MHz) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------|--------|-----|-----|-----|--------| | Program Time / Multi-Plane Program Time | tprog | - | 250 | 700 | us | | Dummy Busy Time for Two Plane Program | tdbsy | - | 0.5 | 1 | us | | Number of partial Program Cycles in the same page | NOP | - | - | 8 | Cycles | | Block Erase Time / Multi-Plane Block Erase Time | tBERS | - | 2 | 2.5 | ms | | Read Cache Busy Time | trbsy | - | 3 | tR | us | Table 12: Program / Erase Characteristics | Davamatar | Compleal | 1 | .8V | Unit | |------------------------------------------------|--------------------|-----|-------------------------|------| | Parameter | Symbol | Min | Max | Unit | | CLE Setup time | tcls | 25 | | ns | | CLE Hold time | tclh | 10 | | ns | | CE setup time | tcs | 35 | | ns | | CE hold time | tсн | 10 | | ns | | WE pulse width | twp | 25 | | ns | | ALE setup time | tals | 25 | | ns | | ALE hold time | talh | 10 | | ns | | Data setup time | tos | 20 | | ns | | Data hold time | tдн | 10 | | ns | | Write Cycle time | twc | 45 | | ns | | WE High hold time | twн | 15 | | ns | | Data Transfer from Cell to register | tr | | 25 | us | | ALE to RE Delay | tar | 10 | | ns | | CLE to RE Delay | tclr | 10 | | ns | | Ready to RE Low | trr | 25 | | ns | | RE Pulse Width | trp | 25 | | ns | | WE High to Busy | twB | | 100 | ns | | Read Cycle Time | trc | 45 | | ns | | RE Access Time | trea | | 30 | ns | | RE High to Output High Z | trhz | | 100 | ns | | CE High to Output High Z | tснz | | 50 | ns | | CE High to Output hold | tсон | 15 | | ns | | RE High to Output Hold | trнон | 15 | | ns | | RE Low to Output Hold | trlон | 5 | | ns | | RE High Hold Time | trен | 10 | | ns | | Output High Z to RE low | tır | 0 | | ns | | CE Low to RE Low | tcr | 10 | | ns | | Address to data loading time | tADL | 100 | | ns | | WE High to RE low | twhr | 60 | | ns | | RE High to WE low | trhw | 100 | | ns | | Device Resetting Time (Read / Program / Erase) | trst | _ | 5/10/500 <sup>(1)</sup> | us | | Write Protection time | tww <sup>(2)</sup> | 100 | | ns | **Table 13: AC Timing Characteristics** #### NOTE: - 1. If Reset Command (FFh) is written at Ready state, the device goes into Busy for maximum 5us - $\begin{tabular}{ll} 2. Program / Erase Enable Operation : $\overline{WP}$ high to $\overline{WE}$ High. \\ Program / Erase Disable Operation : $\overline{WP}$ Low to $\overline{WE}$ High. \\ \end{tabular}$ | 10 | Page Program | Block Erase | Read | Cache Read | CODING | |----|---------------|---------------|------------------|-------------------------|--------------------------------------| | 0 | Pass / Fail | Pass / Fail | NA | NA | Pass: '0' Fail: '1' | | 1 | NA | NA | NA | NA | - | | 2 | NA | NA | NA | NA | - | | 3 | NA | NA | NA | NA | - | | 4 | NA | NA | NA | NA | - | | 5 | Ready / Busy | Ready / Busy | Ready /<br>Busy | P/E/R<br>Controller Bit | Active: '0' Idle:'1' | | 6 | Ready / Busy | Ready / Busy | Ready /<br>Busy | Ready/Busy | Busy: '0' Ready:'1' | | 7 | Write Protect | Write Protect | Write<br>Protect | NA | Protected: '0'<br>Not Protected: '1' | **Table 14: Status Register Coding** | DEVICE IDENTIFIER CYCLE | DESCRIPTION | |-------------------------|-------------------------------------------------| | 1st | Manufacturer Code | | 2nd | Device Identifier | | 3rd | Internal chip number, cell Type, etc. | | 4th | Page Size, Block Size, Spare Size, Organization | | 5th | Multiplane information | **Table 15: Device Identifier Coding** | | Part Number | Voltage | Bus<br>Width | 1st cycle<br>(Manufacture Code) | 2nd cycle<br>(Device Code) | 3rd<br>cycle | 4th<br>cycle | 5th<br>cycle | |---|--------------|---------|--------------|---------------------------------|----------------------------|--------------|--------------|--------------| | I | HY27SF082G2B | 1.8V | x8 | ADh | DAh | 10h | 15h | 44h | | ĺ | HY27SF162G2B | 1.8V | x16 | ADh | CAh | 10h | 55h | 44h | **Table 16: Read ID Data Table** | | Description | 107 | 106 | 105 104 | 103 102 | 101 100 | |-------------------------------------------------|---------------------------------------------------------------|--------|--------|--------------------------|--------------------------|--------------------------| | Die / Package | 1<br>2<br>4<br>8 | | | | | 0 0<br>0 1<br>1 0<br>1 1 | | Cell Type | 2 Level Cell<br>4 Level Cell<br>8 Level Cell<br>16 Level Cell | | | | 0 0<br>0 1<br>1 0<br>1 1 | | | Number of<br>Simultaneously<br>Programmed Pages | 1<br>2<br>4<br>8 | | | 0 0<br>0 1<br>1 0<br>1 1 | | | | Interleave program Between multiple chips | Not<br>Supported | | 0<br>1 | | | | | Write Cache | Not<br>Supported | 0<br>1 | | | | | Table 17: 3rd Byte of Device Idendifier Description | | Description | 107 | 106 | 105-4 | 103 | 102 | IO1-0 | |-------------------------------------|----------------------------------|------------------|--------|--------------------------|------------------|--------|--------------------------| | Page Size<br>(Without Spare Area) | 1KB<br>2KB<br>4KB<br>8KB | | | | | | 0 0<br>0 1<br>1 0<br>1 1 | | Spare Area Size<br>(Byte / 512Byte) | 8<br>16 | | | | | 0<br>1 | | | Serial Access Time | 50ns<br>30ns<br>25ns<br>Reserved | 0<br>0<br>1<br>1 | | | 0<br>1<br>0<br>1 | | | | Block Size<br>(Without Spare Area) | 64K<br>128K<br>256K<br>512KB | | | 0 0<br>0 1<br>1 0<br>1 1 | | | | | Organization | X8<br>X16 | | 0<br>1 | | | | | Table 18: 4th Byte of Device Identifier Description | | Description | 107 | 106 | 105 | 104 | 103 | 102 | I01 | 100 | |----------------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----| | | 1 | | | | | 0 | 0 | | | | Plane Number | 2 | | | | | 0 | 1 | | | | | 4 | | | | | 1 | 0 | | | | | 8 | | | | | 1 | 1 | | | | | 64Mb | | 0 | 0 | 0 | | | | | | | 128Mb | | 0 | 0 | 1 | | | | | | | 256Mb | | 0 | 1 | 0 | | | | | | Plane Size | 512Mb | | 0 | 1 | 1 | | | | | | (w/o redundant Area) | 1Gb | | 1 | 0 | 0 | | | | | | | 2Gb | | 1 | 0 | 1 | | | | | | | 4Gb | | 1 | 1 | 0 | | | | | | | 8Gb | | 1 | 1 | 1 | | | | | | Reserved | | 0 | | | | | | 0 | 0 | **Table 19: 5rd Byte of Device Idendifier Description** 4th 528 Byte Sector ### HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash "H" 2,096 ~ 2,111 Table 20: Page organization in EDC units (x8) 1,536 ~ 2,047 "D" | • | Main Field (2,048 Byte) | | | | | Spare Fiel | d (64 Byte) | - | |---|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------| | | "A" area<br>(1st sector) | "B" area<br>(2nd sector) | "C" area<br>(3rd sector) | "D" area<br>(4th sector) | "E" area<br>(1st sector) | "F" area<br>(2nd sector) | "G" area<br>(3rd sector) | "H" area<br>(4th sector) | | | 258 Words | 256 Words | 256 Words | 256 Words | 8 Words | 8 Words | 8 Words | 8 Words | | Sector | Main Field (Col | umn 0~1, 1023) | Spare Field (Colu | olumn 1,024~1,055) | | | |----------------------|-----------------|----------------|-------------------|--------------------|--|--| | sector | Area Name | Column Address | Area Name | Column Address | | | | 1st 264 Words Sector | "A" | 0 ~ 255 | "E" | 1,024 ~ 1,031 | | | | 2nd 264 Words Sector | "B" | 256 ~ 511 | "F" | 1,032 ~ 1,039 | | | | 3rd 264 Words Sector | "C" | 512 ~ 767 | "G" | 1,040 ~ 1,047 | | | | 4th 264 Words Sector | "D" | 768 ~ 1,023 | "H" | 1,048 ~ 1,055 | | | Table 21: Page organization in EDC units (x16) | 10 | Copy back Program | CODING | |----|-------------------|-----------------------------------| | 0 | Pass/Fail | Pass: '0' Fail: '1' | | 1 | EDC status | NO error: '0' | | 2 | EDC Validity | Invalid: '0' Valid: '1' | | 3 | NA | - | | 4 | NA | - | | 5 | Ready/Busy | Busy: '0' Ready: '1' | | 6 | Ready/Busy | Busy: '0' Ready: '1' | | 7 | Write Protect | Protected: '0' Not Protected: '1' | **Table 22: EDC Register Coding** Figure 4: Command Latch Cycle Figure 5: Address Latch Cycle Notes: DIN final means 2,112Bytes (x8) Figure 6: Input Data Latch Cycle Notes: Transition is measured at +/-200mV from steady state voltage with load. This parameter is sampled and not 100% tested. (tCHZ, tRHZ) tRHOH starts to be valid when frequency is lower than 33MHz. Figure 7: Sequential Out Cycle after Read (CLE=L, WE=H, ALE=L) Notes: Transition is measured at +/-200mV from steady state voltage with load. This parameter is sampled and not 100% tested. (tCHZ, tRHZ) tRLOH is valid when frequency is higher than 33MHz. tRHOH starts to be valid when frequency is lower than 33MHz. Figure 8: Sequential Out Cycle after Read (EDO Type CLE=L, WE=H, ALE=L) Figure 9: Status Read Cycle Figure 10: Read1 Operation (Read One Page) Figure 11: Read1 Operation intercepted by CE Figure 12: Random Data output Figure 13: Read Operation with Read Cache **Figure 14: Page Program Operation** Figure 15: Random Data In Figure 16: Copy Back Program Operation Figure 17: Copy Back Program Operation with Random Data Input Figure 18: Block Erase Operation (Erase One Block) Figure 19: Multiple plane page program Ex.) Address Restriction for Two-Plane Block Erase Operation Figure 20: Multiple plane erase operation Figure 21: Multi plane copyback program Operation Figure 22: Read ID Operation #### System Interface Using CE don't care To simplify system interface, $\overline{\text{CE}}$ signal is ignored during data loading or sequential data-reading as shown below. So, it is possible to connect NAND Flash to a microprocessor. The only function that was removed from standard NAND Flash to make $\overline{\text{CE}}$ don't care read operation was disabling of the automatic sequential read function. Figure 23: Program Operation with CE don't-care. Figure 24: Read Operation with CE don't-care. Figure 25: Reset Operation Figure 26: Power On and Data Protection Timing VTH = 1.5 Volt for 1.8 Volt Supply devices @ Vcc = 1.8V, Ta = 25°C, CL=30pF Rp value guidence $$Rp (min) = \frac{Vcc (Max.) - Vol (Max.)}{Iol + \Sigma Il} = \frac{1.85V}{3mA + \Sigma Il}$$ where IL is the sum of the input currents of all devices tied to the $\overline{R/B}$ pin. Rp(max) is determined by maximum permissible limit of tr Figure 27: Ready/Busy Pin electrical specifications Figure 28: page programming within a block #### **Bad Block Management** Devices with Bad Blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A Bad Block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor. The devices are supplied with all the locations inside valid blocks erased(FFh). The Bad Block Information is written prior to shipping. Any block where the 1st Byte(1st word) in the spare area of the 1st or 2nd th page (if the 1st page is Bad) does not contain FFh is a Bad Block. The Bad Block Information must be read before any erase is attempted as the Bad Block Information may be erased. For the system to be able to recognize the Bad Blocks based on the original information it is recommended to create a Bad Block table following the flowchart shown in Figure 29. The 1st block, which is placed on 00h block address is guaranteed to be a valid block. Figure 29: Bad Block Management Flowchart # HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash #### **Bad Block Replacement** Over the lifetime of the device additional Bad Blocks may develop. In this case the block has to be replaced by copying the data to a valid block. These additional Bad Blocks can be identified as attempts to program or erase them will give errors in the Status Register. Unlike the case of odd page which carries a possibility of affecting previous page, the failure of a page program operation does not affect the data in other pages in the same block, the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. Refer to Table 23 and Figure 30 for the recommended procedure to follow if an error occurs during an operation. | Operation | Recommended Procedure | | |-----------|-------------------------|--| | Erase | Block Replacement | | | Program | Block Replacement | | | Read | ECC (with 1bit/528byte) | | Table 23: Block Failure Figure 30: Bad Block Replacement #### NOTE . - 1. An error occurs on $n^{th}$ page of the Block A during program or erase operation. - 2. Data in Block A is copied to same location in Block B which is valid block. - 3. $N^{th}$ data of block A which is in controller buffer memory is copied into $n^{th}$ page of Block B - 4. Bad block table should be updated to prevent from eraseing or programming Block A ## **Write Protect Operation** The Erase and Program Operations are automatically reset when $\overline{WP}$ goes Low (tWW = 100ns, min). The operations are enabled and disabled as follows (Figure 31~34) Figure 31: Enable Programming Figure 32: Disable Programming Figure 33: Enable Erasing Figure 34: Disable Erasing Figure 35: 48-TSOP1 - 48-lead Plastic Thin Small Outline, 12 x 20mm, Package Outline | Symbol | millimeters | | | |--------|-------------|--------|--------| | | Min | Тур | Max | | А | | | 1.200 | | A1 | 0.050 | | 0.150 | | A2 | 0.980 | | 1.030 | | В | 0.170 | | 0.250 | | С | 0.100 | | 0.200 | | СР | | | 0.100 | | D | 11.910 | 12.000 | 12.120 | | E | 19.900 | 20.000 | 20.100 | | E1 | 18.300 | 18.400 | 18.500 | | е | | 0.500 | | | L | 0.500 | | 0.680 | | alpha | 0 | | 5 | Table 24: 48-TSOP1 - 48-lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data ### **MARKING INFORMATION - TSOP1** | Packag | Marking Example | | | |-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--| | TSOP1 | H | | | | - hynix | : Hynix Symbol | | | | - KOR | : Origin Country | | | | - HY27SFxx2G2B xxxx : Part Number HY: Hynix 27: NAND Flash | | | | | S: Power Suppl | | | | | F: Classification | | | | | xx: Bit Organia | zation : 08(x8), 16(x16) | | | | 2G: Density | : 2Gbit | | | | 2: Mode | : 2(1nCE & 1R/nB; Sequential Row Read Disable) | | | | B: Version | : 3rd Generation | | | | x: Package Typ | pe : T(48-TSOP1) | | | | x: Package Mat | terial : Blank(Normal), P(Lead Free) | | | | x: Operating Te | emperature : C(0° ~70°), I(-40° ~85°) | | | | | : B(Included Bad Block), S(1~5 Bad Block), | | | | x: Bad Block | P(All Good Block) | | | | <ul> <li>Y: Year (ex: 5=year 2005, 6= year 2006)</li> <li>ww: Work Week (ex: 12= work week 12)</li> <li>xx: Process Code</li> </ul> | | | | | Note | | | | | - Capital Letter | | | | | - Small Letter | : Non-fixed Item | | |