## **EFM32G230 DATASHEET** EFM32G230F128/EFM32G230F64/EFM32G230F32 **Preliminary** - ARM Cortex-M3 CPU platform - High Performance 32-bit processor @ up to 32 MHz - Memory Protection Unit - Wake-up Interrupt Controller - Flexible Energy Management System - 20 nA @ 3 V Shutoff Mode - 0.6 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention - 0.9 μA @ 3 V Deep Sleep Mode, including Real Time Clock with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention - 45 μA/MHz @ 3 V Sleep Mode - 180 μA/MHz @ 3 V Run Mode, with code executed from flash - 128/64/32 KB Flash - 16/16/8 KB RAM - 56 General Purpose I/O pins - Configurable Push-pull, Open-drain, pull-up/down, input filter, drive strength - Configurable peripheral I/O locations - 16 asynchronous external interrupts - 8 Channel DMA Controller - 8 Channel Peripheral Reflex System for autonomous inter-peripheral signaling - Hardware AES with 128/256-bit keys in 54/75 cycles - Timers/Counters - 3x 16-bit Timer/Counter - 3x3 Compare/Capture/PWM channels - Dead-Time Insertion on TIMER0 - 16-bit Low Energy Timer - 24-bit Real-Time Counter - 3× 8-bit Pulse Counter - · Asynchronous pulse counting/quadrature decoding - Watchdog Timer with dedicated RC oscillator @ 50 nA - Communication interfaces - 3x Universal Synchronous/Asynchronous Receiver/Transmitter - UART/SPI/SmartCard (ISO 7816)/IrDA - Triple buffered full/half-duplex operation - 4-16 data bits - 2x Low Energy UART - Autonomous operation with DMA in Deep Sleep Mode - I<sup>2</sup>C Interface with SMBus support - Address recognition in Stop Mode - Ultra low power precision analog peripherals - 12-bit 1 Msamples/s Analog to Digital Converter - 8 single ended channels/4 differential channelsOn-chip temperature sensor - Conversion tailgating for predictable latency - 12-bit 500 ksamples/s Digital to Analog Converter - 2 single ended channels/1 differential channel - 2× Analog Comparator - Programmable speed/current - Capacitive sensing with up to 8 inputs - Supply Voltage Comparator - Ultra efficient Power-on Reset and Brown-Out Detector - 2-pin Serial Wire Debug interface - 1-pin Serial Wire Viewer - Temperature range -40 to 85 °C - Single power supply 1.8 to 3.8 V - QFN64 package ### EFM32G230 microcontrollers are suited for all battery operated applications **Energy Metering** Industrial/Home Automation Wireless Alarm/ Security Medical Systems ## 1 Ordering Information Table 1.1 (p. 2) shows the available EFM32G230 devices. Table 1.1. Ordering Information | Ordering Code | Flash (KB) | RAM (KB) | Max Speed<br>(MHz) | Supply<br>Voltage | Temperature | Package | |-------------------------|------------|----------|--------------------|-------------------|--------------|---------| | EFM32G230F32-QFN64 | 32 | 8 | 32 | 1.8 to 3.8V | -40 to 85 °C | QFN64 | | EFM32G230F64-QFN64 | 64 | 16 | 32 | 1.8 to 3.8V | -40 to 85 °C | QFN64 | | EFM32G230F128-<br>QFN64 | 128 | 16 | 32 | 1.8 to 3.8V | -40 to 85 °C | QFN64 | Visit www.energymicro.com for information on global distributors and representatives or contact sales@energymicro.com for additional information. ## 1.1 Block Diagram A block diagram of the EFM32G230 is shown in Figure 1.1 (p. 2). Figure 1.1. Block Diagram ## 2 System Summary ## 2.1 System Introduction The EFM32G family of MCUs is the world's most energy friendly microcontroller. With a unique combination of the powerful 32-bit ARM Cortex-M3, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32G microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also and shows a summary of the configuration for the EFM32G230 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the *EFM32G Reference Manual*. #### 2.1.1 ARM Cortex-M3 Core The ARM Cortex-M3 includes a 32-bit RISC processor which can achieve as much as 1.25 Dhrystone MIPS/MHz. A Memory Protection Unit with support for up to 8 memory segments is included, as well as a Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep. The EFM32 implementation of the Cortex-M3 is described in detail in *EFM32G Cortex-M3 Reference Manual*. ## 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface. In addition there is also a 1-wire Serial Wire Viewer pin which can be used to output profiling information, data trace and software-generated messages. ## 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32G microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. ## 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to the DAC. The DMA controller uses the PL230 µDMA controller licensed from ARM. ## 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32G. ## 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32G microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. ## 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32G. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ## 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. ## 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ## 2.1.10 Inter-Integrated Circuit Interface (I2C) The $I^2C$ module provides an interface between the MCU and a serial $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the $I^2C$ module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, and IrDA devices. # 2.1.12 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. ## 2.1.13 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. ## 2.1.14 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. ## 2.1.15 Low Energy Timer (LETIMER) The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC. ## 2.1.16 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 – EM3. ## 2.1.17 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.18 Voltage Comparator (VCMP) The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.19 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals. ## 2.1.20 Digital to Analog Converter (DAC) The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output. ## 2.1.21 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported. ## 2.1.22 General Purpose Input/Output (GPIO) In the EFM32G230, there are 56 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advances configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. ## 2.2 Configuration Summary The features of the EFM32G230 is a subset of the feature set described in the EFM32G Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |-----------|----------------------|-----------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWV | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART0 | Full configuration | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | No IrDA | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | No IrDA | US2_TX, US2_RX, US2_CLK, US2_CS | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | No DTI | TIM1_CC[2:0] | | TIMER2 | No DTI | TIM2_CC[2:0] | | RTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | 8-bit count register | PCNT0_S[1:0] | | PCNT1 | 8-bit count register | PCNT1_S[1:0] | | PCNT2 | 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0], ADC0_VCM | | DAC0 | Full configuration | DAC0_OUT[1:0] | | AES | Full configuration | NA | | GPIO | 56 pins | Available pins are shown in Table 4.2 (p. 32) | ## 2.3 Memory Map The *EFM32G230* memory map is shown in Figure 2.1 (p. 7), with RAM and Flash sizes for the largest memory configuration. Figure 2.1. EFM32G230 Memory Map with largest RAM and Flash sizes ## 3 Electrical Characteristics ## 3.1 Test Conditions #### 3.1.1 Introduction Unless otherwise specified data in this chapter is preliminary and subject to change without further notice. ## 3.1.2 Typical Values The typical data are based on $T_{AMB}=25^{\circ}C$ and $V_{DD}=3.0$ V, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified. #### 3.1.3 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified. ## 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|------------------------------|------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage temperature range | | -40 | | 85 | °C | | T <sub>J</sub> | Maximum junction temperature | JEDEC J-STD-020D | | | 260 | °C | | V <sub>DDMAX</sub> | External main supply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | ## 3.3 General Operating Conditions ## 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|-----|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | 25 | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.8 | 3.0 | 3.8 | V | | f <sub>APB</sub> | Internal APB clock frequency | | | 32 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 32 | MHz | ## 3.3.2 Environmental #### Table 3.3. Environmental | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|------------------------------------|--------------------------------------------------|-----|-----|-----|------| | V <sub>ESDHBM</sub> | ESD (Human Body Model<br>HBM) | T <sub>AMB</sub> =25°C | | | 2 | kV | | V <sub>ESDCDM</sub> | ESD (Charged Device<br>Model, CDM) | T <sub>AMB</sub> =25°C | | | 500 | V | | MSL | Moisture sensitivity level | JEDEC J-STD-20D. Level 3 | | | 168 | hrs | | LU | Latchup sensitivity | JESD78 Latchup test procedure. Class II level A. | | | 85 | °C | ## **3.4 Current Consumption** Table 3.4. Current Consumption | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------------| | | | 32 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 180 | | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V | | 190 | 240 | μΑ/<br>MHz | | I <sub>EMO</sub> | EM0 current. No prescaling. Running code from Flash. | 32 MHz HFXO, all peripheral clocks enabled, $V_{DD}$ = 3.0 V | | TBD | | μΑ/<br>MHz | | | | 14 MHz HFRCO. all peripheral clocks enabled. | | TBD | | μΑ/<br>MHz | | | | 1 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 220 | | μΑ/<br>MHz | | | EM1 current | 32 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 45 | | μΑ/<br>MHz | | I <sub>EM1</sub> | | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 48 | 55 | μΑ/<br>MHz | | | | 1 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V | | 103 | | μΑ/<br>MHz | | | EM2 current | EM2 current with RTC at 1<br>Hz, 32 kHz LFRCO, V <sub>DD</sub> = 3.0<br>V, T <sub>AMB</sub> =25°C | | 0.9 | | μА | | I <sub>EM2</sub> | EWZ current | EM2 current with RTC at 1<br>Hz, 32 kHz LFRCO, V <sub>DD</sub> = 3.0<br>V, T <sub>AMB</sub> =85°C | | 1.7 | 3.6 | μА | | | CM2 ourrent | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.59 | | μΑ | | I <sub>ЕМ3</sub> | EM3 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 1.27 | 2.7 | μΑ | | I <sub>EM4</sub> | EM4 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.02 | | μΑ | | 'EM4 | LIMH GUITEIR | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 0.12 | 0.5 | μΑ | Figure 3.1. EM0 Current consumption vs supply voltage, executing code from flash with HFRCO running at 28MHz Figure 3.2. EM0 Current consumption vs temperature, executing code from flash with HFRCO running at 28MHz Figure 3.3. EM1 Current consumption vs supply voltage, all peripheral clocks disabled, HFRCO running at 28MHz Figure 3.4. EM1 Current consumption vs temperature, all peripheral clocks disabled, HFRCO running at 28MHz Figure 3.5. EM2 Current consumption vs supply voltage Figure 3.6. EM2 Current consumption vs temperature Figure 3.7. EM3 Current consumption vs supply voltage Figure 3.8. EM3 Current consumption vs temperature Figure 3.9. EM4 Current consumption vs supply voltage Figure 3.10. EM4 Current consumption vs temperature ## 3.5 Transition between Energy Modes Table 3.5. Energy Modes Transitions | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----------|-----|----------------|-----|-----------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | | 0 <sup>1</sup> | | HF<br>core<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | | 163 | | μs | <sup>&</sup>lt;sup>1</sup>Core wakeup time only. ## 3.6 Power Management Table 3.6. Power Management | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>BODextthr</sub> - | BOD threshold on falling external supply voltage | | 1.77 | | 1.80 | V | | V <sub>BODintthr</sub> - | BOD threshold on falling internally regulated supply voltage | | 1.62 | | 1.65 | V | | V <sub>BODextthr+</sub> | BOD threshold on rising external supply voltage | Uncalibrated | | 1.82 | | V | | V <sub>BODexthyst</sub> | BOD hysteresis on external supply voltage | | | 150 | | mV | | TC <sub>BGR</sub> | Temperature coefficient of band-gap reference (BGR) | Relative voltage variation in EM0 based on the difference in V <sub>ref</sub> between -40°C and 85°C. | | | 0.55 | % | | t <sub>RESET</sub> | Delay from reset is re-<br>leased until program execu-<br>tion starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset. | | 163 | | μs | | C <sub>DECOUPLE</sub> | Voltage regulator decoupling capacitor. | X5R capacitor recommended.<br>Apply between DECOUPLE<br>pin and GROUND | | 1 | | μF | ## 3.7 Flash ### Table 3.7. Flash | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|-----------------------------------|------------------------|-------|------|------|--------| | EC <sub>FLASH</sub> | Flash erase cycles before failure | | 20000 | | | cycles | | RET <sub>FLASH</sub> | Flash data retention | T <sub>AMB</sub> <85°C | 10 | | | years | | t <sub>W_PROG</sub> | Word (32-bit) programming time | | 20 | | | μs | | t <sub>P_ERASE</sub> | Page erase time | | 20 | 20.4 | 20.8 | ms | | t <sub>D_ERASE</sub> | Device erase time | | 40 | 40.8 | 41.6 | ms | ## 3.8 General Purpose Input Output ### Table 3.8. GPIO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------|-----|--------------------|------| | V <sub>IOIL</sub> | Input low voltage | | | | 0.3V <sub>DD</sub> | V | | V <sub>IOIH</sub> | Input high voltage | | 0.7V <sub>DD</sub> | | | V | | | | Sourcing 6 mA, V <sub>DD</sub> =1.8V | 75 | | | % | | V <sub>IOOH</sub> | Output high voltage relative | Sourcing 6 mA, V <sub>DD</sub> =3.0V | 95 | | | % | | | to V <sub>DD</sub> | Sourcing 20 mA, V <sub>DD</sub> =1.8V | 70 | | | % | | | | Sourcing 20 mA, V <sub>DD</sub> =3.0V | 90 | | | % | | | | Sinking 6 mA, V <sub>DD</sub> =1.8V | | | 25 | % | | V | Output low voltage relative to V <sub>DD</sub> | Sinking 6 mA, V <sub>DD</sub> =3.0V | | | 5 | % | | V <sub>IOOL</sub> | | Sinking 20 mA, V <sub>DD</sub> =1.8V | | | 30 | % | | | | Sinking 20 mA, V <sub>DD</sub> =3.0V | | | 10 | % | | R <sub>PU</sub> | I/O pin pull-up resistor | | | 40 | | kOhm | | R <sub>PD</sub> | I/O pin pull-down resistor | | | 40 | | kOhm | | R <sub>IOESD</sub> | Internal ESD series resistor | | | 200 | | Ohm | | t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed by the glitch suppression filter | | 10 | | 50 | ns | | t <sub>IOOF</sub> | Output fall time | 0.5 mA drive strength and load capacitance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> | | 250 | ns | | | | 2mA drive strength and load capacitance C <sub>L</sub> =350-600pF | 20+0.1C <sub>L</sub> | | 250 | ns | | V <sub>IOHYST</sub> | I/O pin hysteresis (V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) | V <sub>DD</sub> = 1.8 - 3.8 V | 0.1V <sub>DD</sub> | | | V | ## 3.9 Oscillators ## 3.9.1 LFXO #### Table 3.9. LFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|--------|------|------| | f <sub>LFXO</sub> | Crystal frequency | | | 32.768 | | kHz | | ESR <sub>LFXO</sub> | Supported crystal equivalent series resistance (ESR) | | | 30 | 120 | kOhm | | C <sub>LFXOL</sub> | Supported crystal external load range | | 5 | | 25 | pF | | DC <sub>LFXO</sub> | Duty cycle | | 48 | 50 | 53.5 | % | | I <sub>LFXO</sub> | Current consumption for core and buffer after start-up. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>LFXOBOOST in CMU_CTRL<br>is 1 | | 190 | | nA | | t <sub>LFXO</sub> | Start- up time. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>40% - 60% duty cycle has<br>been reached, LFXOBOOST<br>in CMU_CTRL is 1 | | 400 | | ms | ## 3.9.2 HFXO ### Table 3.10. HFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|------| | f <sub>HFXO</sub> | Crystal Frequency | | 4 | | 32 | MHz | | FOD | Supported crystal equiv- | Crystal frequency 32 MHz | | 30 | 60 | Ohm | | ESR <sub>HFXO</sub> | alent series resistance (ESR) | Crystal frequency 4 MHz | | 400 | 1500 | Ohm | | g <sub>mHFXO</sub> | The transconductance of the HFXO input transistor at crystal startup | HFXOBOOST in CMU_CTRL equals 0b11 | 20 | | | mS | | C <sub>HFXOL</sub> | Supported crystal external load range | | 5 | | 25 | pF | | DC <sub>HFXO</sub> | Duty cycle | | 46 | 50 | 54 | % | | 1 | Current consumption for HFXO after startup | 4 MHz: ESR=400 Ohm,<br>C <sub>L</sub> =20 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 85 | | μΑ | | I <sub>HFXO</sub> | | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 165 | | μΑ | | t <sub>HFXO</sub> | Startup time | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 400 | | μs | ## 3.9.3 LFRCO #### Table 3.11. LFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------|-----------|-----|-----|-----|------| | t <sub>LFRCO</sub> | Startup time not including software calibration | | | 150 | | μs | | I <sub>LFRCO</sub> | Current consumption | | | 190 | | nA | ## 3.9.4 HFRCO #### Table 3.12. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----------------------------|------|-----|-----|------| | | | 28 MHz frequency band | | 28 | | MHz | | | | 21 MHz frequency band | | 21 | | MHz | | f | Oscillation frequency | 14 MHz frequency band | | 14 | | MHz | | f <sub>HFRCO</sub> | Oscillation frequency | 11 MHz frequency band | | 11 | | MHz | | | | 7 MHz frequency band | | 7 | | MHz | | | | 1 MHz frequency band | | 1 | | MHz | | tHFRCO | Start-up time not including software calibration | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | μs | | | | f <sub>HFRCO</sub> = 28 MHz | | 106 | | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 93 | | μΑ | | I <sub>HFRCO</sub> | Current consumption | f <sub>HFRCO</sub> = 14 MHz | | 77 | | μΑ | | | | f <sub>HFRCO</sub> = 11 MHz | | 72 | | μΑ | | | | f <sub>HFRCO</sub> = 7 MHz | | 63 | | μΑ | | DC <sub>HFRCO</sub> | Duty cycle | f <sub>HFRCO</sub> = 14 MHz | 48.5 | 50 | 51 | % | ## 3.10 Analog Digital Converter (ADC) #### Table 3.13. ADC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|-----------------|------| | V <sub>ADCCM</sub> | Analog input common mode voltage range | | 0 | | V <sub>DD</sub> | ٧ | | V <sub>ADCIN</sub> | Input voltage range of ex-<br>ternal reference voltage,<br>single ended and differen-<br>tial | | 1.25 | | V <sub>DD</sub> | V | | | Average active current | 1 MSamples/s, 12 bit, external reference | | 220 | | μΑ | | I <sub>ADC</sub> | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 | | 9 | | μΑ | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | | 6 | | μΑ | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|------|-----|------| | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 | | 74 | | μА | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b11 | | 290 | | μΑ | | | | 6 bit 10 kSamples/s, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | | 4 | | μΑ | | I <sub>ADCREF</sub> | Current consumption of internal voltage reference | Internal voltage reference | | 70 | | μA | | C <sub>ADCIN</sub> | Input capacitance | | | 2 | | pF | | R <sub>ADCIN</sub> | Input ON resistance | | 1 | | | MOhm | | V <sub>ADCCMOUT</sub> | Common mode output voltage range | | | 1.65 | | V | | f <sub>ADCCLK</sub> | Frequency of ADC clock, max and min | | | 13 | | MHz | | t <sub>ADCCONV</sub> | Conversion time | | | 1 | | μs | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | | 0.5 | | μs | | t <sub>ADCACQVDD3</sub> | Required sample time for VDD/3 reference | | | 2 | | μs | | | Startup time of reference generator in NORMAL mode and startup time ADC | | | 5 | | μs | | t <sub>ADCSTART</sub> | Startup time of reference<br>generator in KEEPAD-<br>CWARM mode and startup<br>time ADC | | | 1 | | μs | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 69 | | dB | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence | | 72 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 70 | | dB | | SNR <sub>ADC</sub> | Signal to Noise Ratio (SNR) | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 73 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 73 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 69 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 72 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 70 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 73 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 73 | | dB | | | | 1.86 MSamples/s, 6 bit, single ended, internal 1.25V reference | | 37 | | dB | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 68 | | dB | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence | | 71 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 69 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 72 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 72 | | dB | | SNDR <sub>ADC</sub> | Signal to Noise-puls-Distortion Ratio (SNDR) | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 68 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 71 | | dB | | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 69 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 72 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 72 | | dB | | | | 1.86 MSamples/s, 6 bit, single ended, internal 1.25V reference | | 37 | | dB | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 75 | | dB | | SFDR <sub>ADC</sub> | Spurious-Free Dynamic | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V refer-<br>ence | | 75 | | dB | | ADO . | Range (SFDR) | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 75 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 75 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 75 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 75 | | dB | | | | 1.86 MSamples/s, 6 bit, single ended, internal 1.25V reference | | 57 | | dB | | | Offset voltage | Before calibration, single ended | | 10 | | mV | | V <sub>ADCOFFSET</sub> | | After calibration, single ended | | 0.3 | | mV | | | | Before calibration, differential | | 10 | | mV | | | | After calibration, differential | | 0.3 | | mV | | | | Internal 1.25V reference | | 1 | | LSB | | DNL <sub>ADC</sub> | Differential non-linearity (DNL) | Internal 2.5V reference | | 1 | | LSB | | | | Internal 5V reference | | 1 | | LSB | | | | Internal 1.25V reference | | 2 | | LSB | | INL <sub>ADC</sub> | Integral non-linearity (INL),<br>End point method | Internal 2.5V reference | | 2 | | LSB | | | · | Internal 5V reference | | 2 | | LSB | | | | 12 bit, internal 1.25V reference, single ended | | 0 | | | | | | 12 bit, internal 1.25V reference, differential | | 0 | | | | $MC_{ADC}$ | No missing codes | 12 bit, internal 2.5V reference, single ended | | 0 | | | | | | 12 bit, internal 2.5V reference, differential | | 0 | | | | | | 12 bit, internal 5V reference, differential | | 0 | | | The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.11 (p. 24) and Figure 3.12 (p. 24), respectively. Figure 3.11. Integral Non-Linearity (INL) Figure 3.12. Differential Non-Linearity (DNL) ## 3.11 Digital Analog Converter (DAC) Table 3.14. DAC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------------|------------------------------------------|-----|-----|-----------------|------| | V <sub>DACOUT</sub> | Output voltage range | External voltage reference, single ended | 0 | | V <sub>DD</sub> | V | | | | External voltage reference, differential | 0 | | V <sub>DD</sub> | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----------------|------| | V <sub>DACCM</sub> | Output common mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | 500 kSamples/s, 12bit | | 400 | | μA | | I <sub>DAC</sub> | Active current including references for 2 channels | 100 kSamples/s, 12 bit | | 200 | | μA | | | | 1 kSamples/s 12 bit NORMAL | | 38 | | μΑ | | f <sub>DAC</sub> | DAC clock frequency | | | 0.5 | | MHz | | t <sub>DACCONV</sub> | DAC conversion time | | | 2 | | μs | | t <sub>DACSETTLE</sub> | DAC settling time | | | 5 | | μs | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 71 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 70 | | dB | | | | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 73 | | dB | | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 72 | | dB | | SNR <sub>DAC</sub> | DAC Signal to Noise Ratio (SNR) | 500 kSamples/s, 12 bit, differential, 5V reference | | 72 | | dB | | OMADAC | | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 72 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 71 | | dB | | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 73 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 73 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 73 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 70 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 69 | | dB | | SNDR <sub>DAC</sub> | DAC Signal to Noise-pulse<br>Distortion Ratio (SNDR) | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 72 | | dB | | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 71 | | dB | | | | 500 kSamples/s, 12 bit, differential, 5V reference | | 71 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | | | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 71 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 70 | | dB | | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 72 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 72 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 72 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dB | | | | 500 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 75 | | dB | | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 75 | | dB | | SFDR <sub>DAC</sub> | DAC Spurious-Free Dynamic Range(SFDR) | 500 kSamples/s, 12 bit, differential, 5V reference | | 75 | | dB | | SEDINDAC | | 100 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, dif-<br>ferential, internal 1.25V refer-<br>ence | | 75 | | dB | | | | 100 kSamples/s, 12 bit, differential, internal 2.5V reference | | 75 | | dB | | | | 100 kSamples/s, 12 bit, differential, 5V reference | | 75 | | dB | | | | Before calibration, single ended | | 10 | | mV | | V <sub>DACOFFSET</sub> | Offset voltage | Before calibration, differential | | 10 | | mV | | | | After calibration, single ended | | 0.5 | | mV | | | | After calibration, differential | | 0.5 | | mV | | | | Internal 1.25V reference | | 1 | | LSB | | DNL <sub>DAC</sub> | Differential non-linearity | Internal 2.5V reference | | 1 | | LSB | | | | 5V reference | | 1 | | LSB | | INL <sub>DAC</sub> | Integral non-linearity | Internal 1.25V reference | | 2 | | LSB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|------------------|------------------------------------------------|-----|-----|-----|------| | | | Internal 2.5V reference | | 2 | | LSB | | | | 5V reference | | 2 | | LSB | | | | 12 bit, internal 1.25V reference, single ended | | 0 | | | | | No missing codes | 12 bit, internal 1.25V reference, differential | | 0 | | | | MC <sub>DAC</sub> | | 12 bit, internal 2.5V reference, single ended | | 0 | | | | | | 12 bit, internal 2.5V reference, differential | | 0 | | | | | | 12 bit, internal 5V reference, differential | | 0 | | | ## 3.12 Analog Comparator (ACMP) Table 3.15. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----|------|-----------------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | V <sub>DD</sub> | V | | V <sub>ACMPCM</sub> | ACMP Common Mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | | μΑ | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | | μΑ | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | | μA | | I <sub>ACMPREF</sub> | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference | | 0 | | μA | | | | Internal voltage reference | | 5 | | μΑ | | V | Offset voltage | Single ended | | 10 | | mV | | V <sub>ACMPOFFSET</sub> | Onset voltage | Differential | | 10 | | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 39 | | kOhm | | P | Capacitive Sense Internal | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 71 | | kOhm | | R <sub>CSRES</sub> | Resistance | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 104 | | kOhm | | | | CSRESSEL=0b11 in ACMPn_INPUTSEL | | 136 | | kOhm | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 28) . $I_{ACMPREF}$ is zero if an external voltage reference is used. #### **Total ACMP Active Current** $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) ## 3.13 Voltage Comparator (VCMP) Table 3.16. VCMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------|-------------------------------------------------------------|-----|-----------------|-----|------| | V <sub>VCMPIN</sub> | Input voltage range | | | $V_{DD}$ | | V | | V <sub>VCMPCM</sub> | VCMP Common Mode voltage range | | | V <sub>DD</sub> | | V | | | Active current | BIASPROG=0b0000<br>and HALFBIAS=1 in<br>VCMPn_CTRL register | | 0.1 | | μΑ | | I <sub>VCMP</sub> | | BIASPROG=0b1111<br>and HALFBIAS=0 in<br>VCMPn_CTRL register | | 2.7 | | μА | | t <sub>VCMPREF</sub> | Startup time reference generator | NORMAL | | 10 | | μs | | V | Offset voltage | Single ended | | 10 | | mV | | V <sub>VCMPOFFSET</sub> | Oliset voltage | Differential | | 10 | | mV | | V <sub>VCMPHYST</sub> | VCMP hysteresis | | | 17 | | mV | The $V_{DD}$ trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation: ### VCMP Trigger Level as a Function of Level Setting $$V_{DD Trigger Level} = 1.667V + 0.034 \times TRIGLEVEL$$ (3.2) ## 3.14 Digital Peripherals Table 3.17. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------|------------------------------------|-----|-----|-----|------------| | | USART current | USART idle current, clock enabled | | TBD | | μΑ/<br>MHz | | I <sub>USART</sub> | OSANT current | USART transmit current | | TBD | | μΑ/<br>MHz | | | UART current | UART idle current, clock enabled | | TBD | | μΑ/<br>MHz | | l <sub>UART</sub> | OART current | UART transmit current | | TBD | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | | TBD | | μΑ | | | | LEUART transmit current | | TBD | | μΑ | | | I2C current | I2C idle current, clock enabled | | TBD | | μΑ/<br>MHz | | I <sub>I2C</sub> | 120 Current | I2C transmit current | | TBD | | μΑ/<br>MHz | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------|-------------------------------------------|-----|-----|-----|------------| | | | TIMER_0 idle current, clock enabled | | TBD | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_n (n>0) idle current, clock enabled | | TBD | | μΑ/<br>MHz | | | | TIMER counting current, counter enabled | | TBD | | μΑ/<br>MHz | | l | LETIMER current | LETIMER idle current, clock enabled | | TBD | | μΑ | | ILETIMER | LETIMEN CUITEIN | LETIMER counting current, counter enabled | | TBD | | μΑ | | 1 | PCNT current | PCNT idle current, clock enabled | | TBD | | μΑ | | I <sub>PCNT</sub> | rom canen | PCNT Count Current, counter enabled | | TBD | | μΑ | | 1 | RTC current | RTC idle current, clock enabled | | TBD | | μΑ | | I <sub>RTC</sub> | TO GUITGIIL | RTC counting current, counter enabled | | TBD | | μA | | l | WDOG current | WDOG idle current, clock enabled | | TBD | | μA | | $I_{WDOG}$ | WDOG curient | WDOG counting current, counter enabled | | TBD | | μΑ | | | | AES idle current, clock enabled | | TBD | | μΑ/<br>MHz | | I <sub>AES</sub> | AES current | AES-128 encryption/decryption current | | TBD | | μΑ/<br>MHz | | | | AES-256 encryption/decryption current | | TBD | | μΑ/<br>MHz | | I <sub>EBI</sub> | EBI current | EBI idle current, clock enabled | | TBD | | μΑ/<br>MHz | | I <sub>PRS</sub> | PRS current | PRS idle current | | TBD | | μΑ/<br>MHz | | I <sub>DMA</sub> | DMA current | Clock enable | | TBD | | μΑ/<br>MHz | ## 4 Pinout and Package ## 4.1 Pinout The *EFM32G230* pinout is shown in Table 4.1 (p. 30). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Table 4.1. Device Pinout | | FN64 Pin#<br>nd Name | | Pin Functionality | | | | | | | | | | | |-------|----------------------|-----------|-------------------|-----|-------------------|------------------|---|----------------|---------------|----------------|--|--|--| | Pin # | Pin Name | Analog | Debug | EBI | | Timers | | | Communication | | | | | | 0 | VSS | - | - | - | - | - | - | - | - | - | | | | | 1 | PA0 | - | - | - | TIM0_CC0<br>#0/1 | - | - | I2C0_SDA<br>#0 | - | - | | | | | 2 | PA1 | - | - | - | TIM0_CC1<br>#0/1 | - | - | I2C0_SCL<br>#0 | - | CMU_OUT1<br>#0 | | | | | 3 | PA2 | - | - | - | TIM0_CC2<br>#0/1 | - | - | - | - | CMU_OUT0<br>#0 | | | | | 4 | PA3 | - | - | - | TIM0_CDTI0<br>#0 | - | - | - | - | - | | | | | 5 | PA4 | - | - | - | TIM0_CDTI1<br>#0 | - | - | - | - | - | | | | | 6 | PA5 | - | - | - | TIM0_CDTI2<br>#0 | - | - | LEU1_TX<br>#1 | - | - | | | | | 7 | PA6 | - | - | - | - | - | - | LEU1_RX<br>#1 | - | - | | | | | 8 | IOVDD_0 | - | - | - | - | - | - | - | - | - | | | | | 9 | PB3 | - | - | - | PCNT1_S0IN<br>#1 | - | - | US2_TX #1 | - | - | | | | | 10 | PB4 | - | - | - | PCNT1_S1IN<br>#1 | - | - | US2_RX<br>#1 | - | - | | | | | 11 | PB5 | - | - | - | - | - | - | US2_CLK<br>#1 | - | - | | | | | 12 | PB6 | - | - | - | - | - | - | US2_CS<br>#1 | - | - | | | | | 13 | PC4 | ACMP0_CH4 | - | - | LETIMO_OUTO<br>#3 | PCNT1_S0IN<br>#0 | - | US2_CLK<br>#0 | - | - | | | | | 14 | PC5 | ACMP0_CH5 | - | - | LETIM0_OUT1<br>#3 | PCNT1_S1IN<br>#0 | - | US2_CS<br>#0 | - | - | | | | | 15 | PB7 | LFXTAL_P | - | - | - | - | - | US1_CLK<br>#0 | - | - | | | | | 16 | PB8 | LFXTAL_N | - | - | - | - | - | US1_CS<br>#0 | - | - | | | | | 17 | PA12 | - | - | - | TIM2_CC0<br>#1 | - | - | - | - | - | | | | | 18 | PA13 | - | - | - | TIM2_CC1<br>#1 | - | - | - | - | - | | | | | 19 | PA14 | - | - | - | TIM2_CC2<br>#1 | - | - | - | - | - | | | | | 20 | RESETn | - | - | - | - | - | - | - | - | - | | | | | 21 | PB11 | DAC0_OUT0 | - | - | LETIMO_OUTO<br>#1 | - | - | - | - | - | | | | | | FN64 Pin#<br>nd Name | | Pin Functionality | | | | | | | | | | | |-------|----------------------|-----------|-------------------|-----|--------------------|------------------|------------------|----------------|----------------|----------------|--|--|--| | Pin # | Pin Name | Analog | Debug | EBI | | Timers | | Commu | ınication | Other | | | | | 22 | PB12 | DAC0_OUT1 | - | - | LETIM0_OUT1<br>#1 | - | - | - | - | - | | | | | 23 | AVDD_1 | - | - | - | - | - | - | - | - | - | | | | | 24 | PB13 | HFXTAL_P | - | - | - | - | - | LEU0_TX<br>#1 | - | - | | | | | 25 | PB14 | HFXTAL_N | - | - | - | - | - | LEU0_RX<br>#1 | - | - | | | | | 26 | IOVDD_3 | - | - | - | - | - | - | - | - | - | | | | | 27 | AVDD_0 | - | - | - | - | - | - | - | - | - | | | | | 28 | PD0 | ADC0_CH0 | - | - | PCNT2_S0IN<br>#0 | - | - | US1_TX #1 | - | - | | | | | 29 | PD1 | ADC0_CH1 | - | - | TIM0_CC0<br>#3 | PCNT2_S1IN<br>#0 | - | US1_RX<br>#1 | - | - | | | | | 30 | PD2 | ADC0_CH2 | - | - | TIM0_CC1<br>#3 | - | - | US1_CLK<br>#1 | - | - | | | | | 31 | PD3 | ADC0_CH3 | - | - | TIM0_CC2<br>#3 | - | - | US1_CS<br>#1 | - | - | | | | | 32 | PD4 | ADC0_CH4 | - | - | - | - | - | LEU0_TX<br>#0 | - | - | | | | | 33 | PD5 | ADC0_CH5 | - | - | - | - | - | LEU0_RX<br>#0 | - | - | | | | | 34 | PD6 | ADC0_CH6 | - | - | LETIMO_OUTO<br>#0 | - | - | I2C0_SDA<br>#1 | - | - | | | | | 35 | PD7 | ADC0_CH7 | - | - | LETIM0_OUT1<br>#0 | - | - | I2C0_SCL<br>#1 | - | - | | | | | 36 | PD8 | ADC0_VCM | - | - | - | - | - | - | - | CMU_OUT1<br>#1 | | | | | 37 | PC6 | ACMP0_CH6 | - | - | - | - | - | LEU1_TX<br>#0 | I2C0_SDA<br>#2 | - | | | | | 38 | PC7 | ACMP0_CH7 | - | - | - | - | - | LEU1_RX<br>#0 | I2C0_SCL<br>#2 | - | | | | | 39 | VDD_DREG | - | - | - | - | - | - | - | - | - | | | | | 40 | DECOUPLE | - | - | - | - | - | - | - | - | - | | | | | 41 | PE4 | - | - | - | - | - | - | US0_CS<br>#1 | - | - | | | | | 42 | PE5 | - | - | - | - | - | - | US0_CLK<br>#1 | - | - | | | | | 43 | PE6 | - | - | - | - | - | - | US0_RX<br>#1 | - | - | | | | | 44 | PE7 | - | - | - | - | - | - | US0_TX #1 | - | - | | | | | 45 | PC12 | ACMP1_CH4 | - | - | - | - | - | - | - | CMU_OUT0<br>#1 | | | | | 46 | PC13 | ACMP1_CH5 | - | - | TIM0_CDTI0<br>#1/3 | TIM1_CC0<br>#0 | PCNT0_S0IN<br>#0 | - | - | - | | | | | 47 | PC14 | ACMP1_CH6 | - | - | TIM0_CDTI1<br>#1/3 | TIM1_CC1<br>#0 | PCNT0_S1IN<br>#0 | - | - | - | | | | | 48 | PC15 | ACMP1_CH7 | DBG_SWV<br>#1 | - | TIM0_CDTI2<br>#1/3 | TIM1_CC2<br>#0 | - | - | - | - | | | | | 49 | PF0 | - | DBG_SWCLK<br>#0/1 | - | LETIM0_OUT0<br>#2 | - | - | - | - | - | | | | | | FN64 Pin#<br>nd Name | | Pin Functionality | | | | | | | | | | | |-------|----------------------|--------|-------------------|-----|-------------------|--------|---|---------------|-------|---------------|--|--|--| | Pin # | Pin Name | Analog | Debug | EBI | | Timers | | Commu | Other | | | | | | 50 | PF1 | - | DBG_SWDIO<br>#0/1 | - | LETIM0_OUT1<br>#2 | - | - | - | - | - | | | | | 51 | PF2 | - | DBG_SWV<br>#0 | - | - | - | - | - | - | ACMP1_O<br>#0 | | | | | 52 | PF3 | - | - | - | TIM0_CDTI0<br>#2 | - | - | - | - | - | | | | | 53 | PF4 | - | - | - | TIM0_CDTI1<br>#2 | - | - | - | - | - | | | | | 54 | PF5 | - | - | - | TIM0_CDTI2<br>#2 | - | - | - | - | - | | | | | 55 | IOVDD_5 | - | - | - | - | - | - | - | - | - | | | | | 56 | PE8 | - | - | - | PCNT2_S0IN<br>#1 | - | - | - | - | - | | | | | 57 | PE9 | - | - | - | PCNT2_S1IN<br>#1 | - | - | - | - | - | | | | | 58 | PE10 | - | - | - | TIM1_CC0<br>#1 | - | - | US0_TX #0 | - | - | | | | | 59 | PE11 | - | - | - | TIM1_CC1<br>#1 | - | - | US0_RX<br>#0 | - | - | | | | | 60 | PE12 | - | - | - | TIM1_CC2<br>#1 | - | - | US0_CLK<br>#0 | - | - | | | | | 61 | PE13 | - | - | - | - | - | - | US0_CS<br>#0 | - | ACMP0_O<br>#0 | | | | | 62 | PE14 | - | - | - | - | - | - | LEU0_TX<br>#2 | - | - | | | | | 63 | PE15 | - | - | - | - | - | - | LEU0_RX<br>#2 | - | - | | | | | 64 | PA15 | - | - | - | - | - | - | - | - | - | | | | ## 4.2 GPIO pinout overview The specific GPIO pins available in *EFM32G230* is shown in Table 4.2 (p. 32). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port in indicated by a number from 15 down to 0. Table 4.2. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port A | PA15 | PA14 | PA13 | PA12 | - | - | - | - | - | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | - | PB14 | PB13 | PB12 | PB11 | - | - | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | - | - | - | | Port C | PC15 | PC14 | PC13 | PC12 | - | - | - | - | PC7 | PC6 | PC5 | PC4 | - | - | - | - | | Port D | - | - | - | - | - | - | - | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | - | - | - | - | | Port F | - | - | - | - | - | - | - | - | - | - | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ## 4.3 QFN64 Package Figure 4.1. QFN64 #### Note: - 1. 'e' represents the basic terminal pitch. Specifies the true geometric position of the terminal axis. - 2. Datum 'C' is the mounting surface with which the package is in contact - 3. Specifies the vertical shift of the flat part of each terminal form the mounting surface. - 4. Dimension 'A' includes package warpage. - 5. Dimension 'b' applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension 'b' should not be measured in the radius area. - 6. Depending on the method of lead termination at the edge of the package, a maximum 0.15 mm pull back (L1) may be present. 'L' minus 'L1' is to be equal to or greater than 0.3 mm. - 7. Package dimensions take reference from JEDEC MO-220 rev. K, variations VJJ-2, except D2 and E2. Table 4.3. QFN64 (Dimensions in mm) | Symbol | A | A1 | А3 | D | D1 | E | E1 | е | L1 | ZD | ZE | b | L | D2 | E2 | |--------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | Min | - | 0.00 | | | | | | | 0.03 | | | 0.18 | 0.45 | 7.10 | 7.10 | | Nom | 0.80 | 0.02 | 0.20 | 9.00 | 7.50 | 9.00 | 7.50 | 0.50 | - | 0.75 | 0.75 | 0.25 | 0.50 | 7.20 | 7.20 | | Max | 0.90 | 0.05 | | | | | | | 0.15 | | | 0.30 | 0.55 | 7.30 | 7.30 | ## 5 Errata ## 5.1 Introduction This chapter describes the identified errata of the device including fixes and workaraounds for these. ### 5.2 Device revision A ## 5.2.1 BOD threshold too high #### **Problem** The Brown-Out Detector (BOD) threshold voltage is calibrated to a too high value. #### **Effect** The high BOD threshold voltage may create sporadic BOD resets while the EFM32 is running in Energy Mode 2. Also, the BOD may cause a reset at higher voltages than specified as the threshold voltage in the Electrical Characterisitics. #### Fix/Workaround Download Development Kit Board Support Library and Example Code (rev 1.1.1 or later) and include chip.h in your project. In the start of the application code, call void\_CHIP\_init(void);. This procedure will re-program the device to a safe BOD threshold. This erratum will be fixed in the next device revision. ## 5.2.2 Unpredictable Behaviour After WDOG Reset From EM2/EM3 #### **Problem** When the watchdog (WDOG) triggers a reset while the EFM32 is in EM2 or EM3, the resulting behaviour is undefined. #### **Effect** After a watchdog reset from EM2/EM3, the EFM32 may go directly to hard fault or may not start at all. #### Fix/Workaround Don not use the watchdog in EM2/EM3. This is controlled by the EM2RUN and EM3RUN bits in WDOG\_CTRL. The default setting is that the Watchdog is not running in EM2/EM3. This erratum will be fixed in the next device revision. ## 5.2.3 Wrong RCO Frequency #### **Problem** The HFRCO, AUCHFRCO and LFRCO oscillators has wrong frequency when running with default settings. #### **Effect** The oscillator frequency has not been programmed with correct calibration values, and the frequencies are not within the expected frequency ranges. #### Fix/Workaround The oscillator frequency can be calibrated in the Clock Management Unit, which is described in the CMU chapter of the EFM32G Reference Manual. This erratum will be fixed in the next device revision. ### 5.2.4 No calibration values for HFRCO band 1, 7, 11 and 21 MHz band #### **Problem** The Device Information page does not contain calibration values for the 1 MHz, 7 MHz, 11 MHz and 21 MHz frequency band. #### **Effect** The HFRCO frequency will be outside the expected frequency range when applying the calibration value from the device information page. #### Fix/Workaround The oscillator frequency can be calibrated in the Clock Management Unit, which is described in the CMU chapter of the EFM32G Reference Manual. This erratum will be fixed in the next device revision. ## 5.2.5 LFRCO/HFRCO Frequency Change during EM2/3 #### **Problem** RCO oscillator frequency can become unstable on transitions between EM2/3 and EM0. #### **Effect** When switching between EM0 and EM2/3, the following events can happen occasionally: - The frequency of LFRCO becomes off by up to 14% - The frequency of HFRCO becomes off by up to 6% The frequency will be off for a shorter or longer period. #### Fix/Workaround Make this line of code part of your startup code, typically in the start of main(): \*(volatile unsigned int\*) 0x400C600CUL = 0x00020100; As a result of this workaround, the current consumption in EM2/3 will go up by 450 nA. This erratum will be fixed in the next device revision. ## 5.2.6 AUXHFRCO Not Automatically Disabled When Entering EM2/EM3 #### **Problem** AUXHFRCO is not disabled automatically when entering EM2/EM3. #### **Effect** If AUXHFRCO is running while in EM2/EM3, and the EMVREG bit in EMU\_CTRL is cleared. This may result in an unstable system. #### Fix/Workaround Disable AUXHFRCO by writing a 1 to AUXHFRCODIS in CMU\_OSCENCMD, before going to EM2/EM3. ## 5.2.7 Peripheral clocks not gated in EM2/EM3 with debug session active #### **Problem** When a debug session has been active since the last reset, the EFM32 is not allowed to go to EM2 or EM3. When attempting to go to either EM2 or EM3, the system goes to EM1, and the peripheral clocks, which should have been turned off in EM2/EM3 keep going. This is only an issue when debugging a system. #### **Effect** The device cannot enter EM2/3 if a debug session has been entered since the last reset. #### Fix/Workaround If the debugger is running, clear HFPERCLKEN in CMU\_HFPERCLKDIV before going to EM2/EM3 and set it when going back to EM0. ## 5.2.8 I<sup>2</sup>C RX Buffer Silent Overflow #### **Problem** If reception of a byte by the RX shift register is completed while there is still a byte in the RX buffer, the byte in the shift register is silently discarded. #### **Effect** If a received byte is acknowledged before it is read out of the RXDATA, all new bytes received before the read operation are discarded. A new byte is not discarded if the read operation is performed before the new byte is fully received. #### Fix/Workaround Make sure to read the RX buffer before the reception of the next byte completes. One way to ensure this is to always read a received byte before acknowledging it. This erratum will be fixed in the next device revision. ## **5.2.9 U(S)ART Double Buffer Transmission Control** #### **Problem** Transmission control not working with double buffering. #### **Effect** When a frame is loaded into the transmission shift register, transmission control bits are always taken from buffer TX buffer element 1. If only one frame is in the U(S)ART buffer, the content of the buffer elements is equivalent, and transmission control bits work as specified. If two frames are in the buffer however, the control bits for the frame in buffer element 1 are used for transmitting the frame in buffer element 0. This is not a problem for frames consisting of more than 9 bits. #### Fix/Workaround If using transmission control bits make sure there are not more than frame in the U(S)ART buffer at a time. When TXBIL in U(S)ARTn\_CTRL is cleared, the TXBL status and interrupt flags in U(S)ARTn\_STATUS and U(S)ARTn\_IF respectively tell when the buffer is empty. When using transmission control bits a single frame can then be loaded into the USART for transmission. ## 5.2.10 LEUART + DMA awake for last byte transmitted: #### Problem/Effect When using the LEUART with DMA in EM2, TXDMAWU in LEUARTn\_CTRL must be cleared when the DMA has no more data to transmit. Otherwise the LEUART will keep the system awake waiting for data from the DMA. The way to do this is to clear TXDMAWU in the DMA DONE interrupt for the channel feeding the LEUART with data. In this device revision, the DMA DONE interrupt will not trigger a wakeup from EM2. The DMA DONE interrupt is not executed before another interrupt wakes the system up from EM2. #### Fix/Workaround Use the TX complete interrupt (TXC) in the leuart to clear TXDMAWU, or clear TXDMAWU in the DMA DONE interrupt and make sure the TXC interrupt is triggered. The system will then be awake with a higher power consumption while the last byte is transmitted by the LEUART, but will be allowed to go back to EM2 once TXDMAWU has been cleared. #### 5.2.11 DMA Clock Disable Prevents EM2/EM3 #### **Problem** When the DMA clock is disabled, the EFM32 is not able to go to Energy Modes 2 or 3. #### **Effect** The DMA will prevent the system to go to EM2/EM3 as long as the DMA clock is disabled. #### Fix/Workaround Make sure the DMA clock is enabled when going to EM2/EM3. The DMA clock is enabled by default, and can also be enabled in the CMU. This erratum will be fixed in the next device revision. ## 5.2.12 ADC Temperature Sensor Not Working #### Problem The temperature sensor in the ADC does not work. #### **Effect** The temperature values read when sampling the temperature sensor in the ADC are not correct. #### Fix/Workaround Do not use the ADC temperature sensor. This erratum will be fixed in the next device revision. ## **5.2.13 ADC SCANGAIN Affects Single Conversions** #### **Problem** SCANGAIN in ADCn\_CAL affects the gain setting for single conversions. #### **Effect** When SCANGAIN and SINGLEGAIN in ADCn\_CAL have different values, single conversions will be affected by the SCANGAIN value. #### Fix/Workaround Configure SCANGAIN and SINGLEGAIN in ADCn\_CAL to the same value. This requires the same reference to be used for both single and scan conversions. This erratum will be fixed in the next device revision. ### 5.2.14 ADC at 1 Msample/s does not work at default bias settings #### **Problem** The ADC does not meet its 1 Msample/s performance target for the default ADC bias settings. #### **Effect** At default ADC bias settings the ADC conversion results are wrong when running the ADC\_CLK at 13 MHz, which is required to reach the 1 Msample/s performance. Under typical conditions wrong conversions have been observed for ADC\_CLK speeds of 8 MHz and higher. #### Fix/Workaround Increase the ADC performance by programming increasing the ADC bias, for example by using value 0xF0F for register ADCn\_BIASPROG. This erratum will be fixed in the next device revision. ## 5.2.15 Large spikes in ADC output when ADC output at mid code #### Problem The ADC does not always sample a voltage at (or close to) the middle of its range correctly (e.g. when sampling 1.25V when using the 2.5V internal reference). #### **Effect** When the ADC is sampling voltages at (or close to) the middle of its range, the ADC output code can be off by a large value (e.g. returning value 1023 or 3072 instead of the expected value of 2048). This effect happens for all ADC reference selections. #### Fix/Workaround Perform multiple (e.g. 3) ADC measurements for each ADC sample required and use the median value. Do not average the ADC results, throw away the 1023 or 3072 sample instead. This erratum will be fixed in the next device revision. ## 5.2.16 DAC output voltage not correctly held in sample/hold mode #### **Problem** When the DAC is in sample/hold mode, the DAC output is not correctly held, but drifts faster than specified. #### **Effect** The DAC output starts drifting in the order of 10 mV/us after two DAC clock cycles. #### Fix/Workaround Put the DAC into continuous mode by setting the CONVMODE field in the DACn\_CTRL register to CONTINUOUS. The DAC channels will then drive their outputs continuously with the data in the DACn\_CHxDATA registers. This mode will maintain the output voltage and refresh is therefore not needed. As the DAC cores are not turned off between samples in continuous mode, the power consumption is increased compared to sample/hold mode. ### 5.2.17 DAC conversions closely after DAC channel enable are incorrect #### **Problem** DAC conversions done closely after enabling the DAC channel are incorrect. #### **Effect** The DAC output takes about 600 us (under typical conditions) to settle after a DAC channel has been enabled via setting field CH0EN in DACn\_CH0CTRL (or CH1EN in DACn\_CH1CTRL for channel 1). The effect is most visible for the 1.25V and 2.5V internal references. #### Fix/Workaround After enabling a DAC channel, wait 600 us before programming the channel data (via DACn\_CH0DATA, DACn\_CH1DATA, or DACn\_COMBDATA). This erratum will be fixed in the next device revision. ## **6 Revision History** ### **6.1 Revision 0.83** January 25th, 2010 Updated errata in Chapter 5 (p. 34) Specified flash word width in Section 3.7 (p. 18) Added Capacitive Sense Internal Resistor values in Section 3.12 (p. 27). ### **6.2 Revision 0.82** December 9th, 2009 Updated conctact information. ADC current consumption numbers updated in Section 3.10 (p. 20) ### 6.3 Revision 0.81 November 20th, 2009 Section 3.1 (p. 8) updated. Storage temperature in Section 3.2 (p. 8) updated. Temperature coefficient of band-gap reference in Section 3.6 (p. 17) added. Erase times in Section 3.7 (p. 18) updated. Definitions of DNL and INL added in Figure 3.11 (p. 24) and Figure 3.12 (p. 24). Current consumption of digital peripherals added in Section 3.14 (p. 28). Updated erratas in Chapter 5 (p. 34) ### 6.4 Revision 0.80 Initial preliminary revision, October 19th, 2009 ## A Disclaimer and Trademarks ### A.1 Disclaimer Energy Micro AS intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the EFM32G microcontrollers. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only, and Energy Micro accepts no liability for inclusion and/or use in such equipment or applications resulting in personal injury, death or severe property or environmental damage. Energy Micro reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Energy Micro shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. ### A.2 Trademark Information Energy Micro, EFM32G, logo and combinations thereof, and others are the registered trademarks or trademarks of Energy Micro AS. ARM, CORTEX, THUMB are the registered trademarks of ARM Limited. Other terms and product names may be trademarks of others. ## **B** Contact Information ## **B.1 Energy Micro Corporate Headquarters** | Postal Address | Visitor Address | Technical Support | |-------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------| | Energy Micro AS<br>P.O. Box 4633 Nydalen<br>N-0405 Oslo<br>NORWAY | Energy Micro AS<br>Sandakerveien 118<br>N-0405 Oslo<br>NORWAY | support@energymicro.com<br>Phone: +47 40 10 03 01 | #### www.energymicro.com Phone: +47 23 00 98 00 Fax: +47 23 00 98 01 ### **B.2 Global Contacts** Visit www.energymicro.com for information on global distributors and representatives or contact sales@energymicro.com for additional information. | Americas | EMEA | APAC | |----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Energy Micro AS<br>P.O. Box 4633 Nydalen<br>N-0405 Oslo<br>NORWAY<br>Phone: +47 23 00 98 00<br>Fax: + 47 23 00 98 01 | Energy Micro AS<br>P.O. Box 4633 Nydalen<br>N-0405 Oslo<br>NORWAY<br>Phone: +44 (0) 7789861338<br>Fax: + 47 23 00 98 01 | Energy Micro AS 11/F AXA Centre 151 Gloucester Road Wanchai Hong Kong Mob (China): +86 13602611177 Mob (Hong Kong): +852 90167782 Fax: + 47 23 00 98 01 | ## **Table of Contents** | 1. | Ordering Information | 2 | |----|------------------------------------------|------| | | 1.1. Block Diagram | 2 | | 2. | System Summary | | | | 2.1. System Introduction | 3 | | | 2.2. Configuration Summary | 6 | | | 2.3. Memory Map | 7 | | 3. | Electrical Characteristics | 8 | | | 3.1. Test Conditions | 8 | | | 3.2. Absolute Maximum Ratings | 8 | | | 3.3. General Operating Conditions | 8 | | | 3.4. Current Consumption | 9 | | | 3.5. Transition between Energy Modes | . 17 | | | 3.6. Power Management | | | | 3.7. Flash | | | | 3.8. General Purpose Input Output | | | | 3.9. Oscillators | . 19 | | | 3.10. Analog Digital Converter (ADC) | . 20 | | | 3.11. Digital Analog Converter (DAC) | . 24 | | | 3.12. Analog Comparator (ACMP) | | | | 3.13. Voltage Comparator (VCMP) | 28 | | | 3.14. Digital Peripherals | | | 4. | Pinout and Package | | | | 4.1. Pinout | | | | 4.2. GPIO pinout overview | | | | 4.3. QFN64 Package | | | 5. | Errata | | | | 5.1. Introduction | . 34 | | | 5.2. Device revision A | | | 6. | Revision History | | | | 6.1. Revision 0.83 | | | | 6.2. Revision 0.82 | | | | 6.3. Revision 0.81 | | | | 6.4. Revision 0.80 | | | Α. | Disclaimer and Trademarks | | | | A.1. Disclaimer | | | | A.2. Trademark Information | | | В. | Contact Information | | | | B.1. Energy Micro Corporate Headquarters | | | | B 2 Global Contacts | | # **List of Figures** | I.1. Block Diagram | 2 | |--------------------------------------------------------------------------------------------------------|----| | 2.1. <i>EFM</i> 32 <i>G</i> 230 Memory Map with largest RAM and Flash sizes | 7 | | 3.1. EM0 Current consumption vs supply voltage, executing code from flash with HFRCO running at 28MHz | 10 | | 3.2. EM0 Current consumption vs temperature, executing code from flash with HFRCO running at 28MHz | 11 | | 3.3. EM1 Current consumption vs supply voltage, all peripheral clocks disabled, HFRCO running at 28MHz | 12 | | 3.4. EM1 Current consumption vs temperature, all peripheral clocks disabled, HFRCO running at 28MHz | 13 | | 3.5. EM2 Current consumption vs supply voltage | 14 | | 3.6. EM2 Current consumption vs temperature | 14 | | 3.7. EM3 Current consumption vs supply voltage | 15 | | 3.8. EM3 Current consumption vs temperature | | | 3.9. EM4 Current consumption vs supply voltage | 16 | | 3.10. EM4 Current consumption vs temperature | 16 | | 3.11. Integral Non-Linearity (INL) | 24 | | 3.12. Differential Non-Linearity (DNL) | 24 | | 1. OFN64 | 33 | ## **List of Tables** | 1.1. Ordering Information | . 2 | |-----------------------------------|-----| | 2.1. Configuration Summary | . 6 | | 3.1. Absolute Maximum Ratings | 8 | | 3.2. General Operating Conditions | 8 | | 3.3. Environmental | ζ | | 3.4. Current Consumption | . 9 | | 3.5. Energy Modes Transitions | 17 | | 3.6. Power Management | 17 | | | 18 | | 3.8. GPIO | | | 3.9. LFXO | | | 3.10. HFXO | | | 3.11. LFRCO | | | 3.12. HFRCO | | | 3.13. ADC | | | 3.14. DAC | 24 | | | 27 | | 3.16. VCMP | 28 | | 3.17. Digital Peripherals | | | 4.1. Device Pinout | 30 | | 4.2. GPIO Pinout | | | 4.3. QFN64 (Dimensions in mm) | 33 | ## **List of Equations** | 3.1. Total ACMP Active Current | . 28 | |--------------------------------------------------------|------| | 3.2. VCMP Trigger Level as a Function of Level Setting | . 28 | Energy Micro AS Sandakerveien 118 P.O. Box 4633 Nydalen N-0405 Oslo Norway www.energymicro.com