SBAS402C-JUNE 2008-REVISED JUNE 2009 # 625kSPS, 24-Bit Analog-to-Digital Converter #### **FEATURES** - AC Performance: 107dB of Dynamic Range at 625kSPS 115.5dB of Dynamic Range at 78kSPS -115dB THD - DC Accuracy: 3ppm INL 2μV/°C Offset Drift 2ppm/°C Gain Drift - **Programmable Digital Filter with User-Selectable Path:** - Low-Latency: Completely settles in 5.5µs - Wide-Bandwidth: 305kHz BW with flat passband - Flexible Read-Only Serial Interface: - Standard CMOS - Serialized LVDS - Easy Conversion Control with START Pin - **Out-of-Range Detection** - Supply: Analog +5V, Digital +3V - Power: 350mW #### **APPLICATIONS** - **Automated Test Equipment** - **Vibration Analysis** - Sonar - **Test and Measurement** #### DESCRIPTION The ADS1672 is a high-speed, high-precision analog-to-digital converter (ADC). Using an advanced delta-sigma ( $\Delta\Sigma$ ) architecture, it operates at speeds up to 625kSPS with outstanding ac performance and dc accuracy. The ADS1672 ADC is comprised of a low-drift, chopper-stabilized modulator with out-of-range detection and a dual-path programmable digital filter. The dual filter path allows the user to select between post-processing filters: low-latency wide-bandwidth. The low-latency filter settles quickly in one cycle, for applications with large instantaneous changes, such as a multiplexer. The wide-bandwidth path provides an optimized frequency response for ac measurements with a passband ripple of less than 0.001dB, stop band attenuation of 115dB, and a bandwidth of 305kHz. The ADS1672 is controlled through I/O pins—there are no registers to program. A dedicated START pin allows for direct control of conversions: toggle the START pin to begin a conversion, and then retrieve the output data. The flexible serial interface supports data readback with either standard CMOS and LVDS logic levels, allowing the ADS1672 to directly connect to a wide range of microcontrollers, digital signal processors (DSPs), or field-programmable grid arrays (FPGAs). The ADS1672 operates from an analog supply of 5V and digital supply of 3V, and dissipates 350mW of power. When not in use, the PDWN pin can be used to power down all device circuitry. The device is fully specified over the industrial temperature range and is offered in a TQFP-64 package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet or see the TI website at www.ti.com. ## **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | ADS1672 | UNIT | |------------------------------|-----------------|-------------------|------| | AVDD to AGND | | -0.3 to +6 | V | | DVDD to D | GND | -0.3 to +3.6 | V | | AGND to D | GND | -0.3 to +0.3 | V | | Input | Momentary | 100 | mA | | current | Continuous | 10 | mA | | Analog I/O | to AGND | -0.3 to AVDD +0.3 | V | | Digital I/O t | o DGND | -0.3 to DVDD +0.3 | V | | Maximum junction temperature | | +150 | °C | | Operating temperature range | | -40 to +85 | °C | | Storage ter | nperature range | -60 to +150 | °C | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Submit Documentation Feedback ## **ELECTRICAL CHARACTERISTICS** All specifications are at $T_A$ = -40°C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK}$ = 20MHz, $V_{REF}$ = +3V, and $R_{BIAS}$ = 7.5k $\Omega$ , unless otherwise noted. | | | | ADS1672 | | _ | |---------------------------------------------|------------------------------------------------------------------------------------|------------------------|------------------------|----------------------------------------------|-------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | ANALOG INPUTS | | | | ı | T | | Full-scale input voltage | $V_{IN} = (AINP - AINN)$ | | ±V <sub>REF</sub> | | V | | Common-mode input voltage | $V_{CM} = (AINP + AINN)/2$ | | 2.5 | | V | | AC PERFORMANCE | | | | | | | Data rate (f <sub>DATA</sub> ) | | | See Table 2 | I | kSPS | | | Inputs shorted together,<br>wide-bandwidth path, f <sub>DATA</sub> = 625kSPS | 105 | 107 | | | | Dynamic range | Inputs shorted together,<br>wide-bandwidth path, f <sub>DATA</sub> =<br>78.125kSPS | 113 | 115.5 | | dB | | | $f_{IN} = 10 kHz, -0.5 dBFS,$<br>wide-bandwidth path, $f_{DATA} = 625 kSPS$ | | 102 | | | | Signal-to-noise ratio (SNR) | $f_{IN}$ = 10kHz, -2dBFS, wide-bandwidth path, $f_{DATA}$ = 625kSPS | | 103 | | dB | | | $f_{IN}$ = 10kHz, -6dBFS, wide-bandwidth path, $f_{DATA}$ = 625kSPS | | 99 | | | | | $f_{IN} = 10kHz, -0.5dBFS$ | | -105 | | | | Total harmonic distortion (THD) | $f_{IN} = 10kHz, -2dBFS$ | | -109 | | dB | | | f <sub>IN</sub> = 10kHz, -6dBFS | | -116 | | | | Spurious-free dynamic range (SFDR) | f <sub>IN</sub> = 10kHz, −0.5dBFS,<br>signal harmonics excluded | | -120 | | dB | | DC PRECISION | | | | | | | Resolution | | 24 | | | Bits | | Differential nonlinearity | | | 24-bit<br>(monotonic) | | | | Integral nonlinearity | Input range of $\pm 0.5$ dBFS, $T_A = +25$ °C | | 3 | 9.5 | ppm of FSF | | Offset error | | -2 | | 2 | mV | | Offset error drift | | | 2 | | μV/°C | | Gain error | T <sub>A</sub> = +25°C | | 1 | 2 | % | | Gain error drift | | | 2 | | ppm/°C | | Noise | | Se | e Noise Performar | nce table (Table | 2) | | Common-mode rejection | At dc | | 92 | | dB | | Power-supply rejection | At dc, AVDD | | 92 | | dB | | DIGITAL FILTER CHARACTERISTICS (WIDE-B | ANDWIDTH PATH) | | | | | | Passband | | 0 | | 0.424f <sub>DATA</sub> | Hz | | Passband ripple | | | | ±0.0001 | dB | | Passband transition | -0.1dB attenuation | | 0.432f <sub>DATA</sub> | | Hz | | rasspand transition | -3.0dB attentuation | | 0.488f <sub>DATA</sub> | | Hz | | Stop band | | 0.576f <sub>DATA</sub> | | f <sub>CLK</sub> –<br>0.576f <sub>DATA</sub> | Hz | | Stop band attenuation | | | 115 | | dB | | Group delay | | | 28 | | t <sub>DRDY</sub> | | Settling time | | See Wid | de Bandwidth Filte | r section | | | DIGITAL FILTER CHARACTERISTICS (LOW-LA | ATENCY PATH) | | | | | | Bandwidth | -3dB attenuation | See L | ow-Latency Filter | section | | | Settling time | Complete settling | | 1 | | t <sub>DRDY</sub> | | VOLTAGE REFERENCE INPUTS | | | | | | | Reference input voltage (V <sub>REF</sub> ) | V <sub>REF</sub> = (VREFP – VREFN) | 2.75 | 3.0 | 3.25 | V | | VREFP | | 2.75 | 3.0 | 3.25 | V | | VREFN | | | Short to AGND | | V | ## **ELECTRICAL CHARACTERISTICS (continued)** All specifications are at $T_A$ = -40°C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK}$ = 20MHz, $V_{REF}$ = +3V, and $R_{BIAS}$ = 7.5k $\Omega$ , unless otherwise noted. | | | | ADS1672 | | | |--------------------------------------------------|-----------------------------------------------------------------------------------|----------|---------|---------|------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | CLOCK (CLK) | | | | | | | V <sub>IH</sub> | | 0.7AVDD | | AVDD | V | | V <sub>IL</sub> | | AGND | | 0.3AVDD | V | | DIGITAL INPUTS | | <u> </u> | | | | | V <sub>IH</sub> | | 0.7DVDD | | DVDD | V | | V <sub>IL</sub> | | DGND | | 0.3DVDD | V | | Input leakage | DGND < V <sub>IN</sub> < DVDD | | | ±10 | μΑ | | CMOS OUTPUTS | | <u> </u> | | | | | V <sub>OH</sub> | I <sub>OH</sub> = 2mA | 0.8DVDD | | | V | | V <sub>OL</sub> | I <sub>OL</sub> = 2mA | | | 0.2DVDD | V | | LVDS OUTPUTS | | - | | | | | V <sub>OD(SS)</sub> | Steady-state differential output voltage magnitude | | 340 | | mV | | $\Delta V_{OD(SS)} $ | Change in steady-state differential output voltage magnitude between logic states | | ±50 | | mV | | V <sub>OC(SS)</sub> | Steady-state common-mode voltage output | | 1.2 | | V | | Δ V <sub>OC(SS)</sub> | Change in steady-state common-mode output voltage between logic states | | ±50 | | mV | | V <sub>OC(pp)</sub> | Peak-to-peak change in common-mode output voltage | | 50 | 150 | mV | | Short-circuit output current (I <sub>OS</sub> ) | $V_{OY}$ or $V_{OZ} = 0V$ | | 3 | | mA | | Short-circuit output current (IOS) | $V_{OD} = 0V$ | | 3 | | mA | | High-impedance output current (I <sub>OZ</sub> ) | $V_O = 0V \text{ or } +DVDD$ | | ±5 | | μΑ | | Load | | | | 5 | pF | | POWER-SUPPLY REQUIREMENTS | | | | | | | AVDD | | 4.75 | 5.0 | 5.25 | V | | DVDD | | 2.7 | 3.0 | 3.3 | V | | AVDD current | | | 51 | 55 | mA | | DV/DD current | CMOS outputs, DVDD = 3V | | 28 | 32 | mA | | DVDD current | LVDS outputs, DVDD = 3V | | 33 | 37 | mA | | Power dissipation | CMOS outputs,<br>AVDD = 5V, DVDD = 3V | | 350 | 370 | mW | | | Power down | | 5 | | mW | ## **DEVICE INFORMATION** # TQFP PACKAGE (TOP VIEW) **Table 1. TERMINAL FUNCTIONS** | | PIN | | | | |----------|-------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | FUNCTION | DESCRIPTION | | | AVDD | 1, 7, 11, 12, 53,<br>58 | Analog | Analog supply | | | AGND | 2, 3, 6, 9, 10,<br>54, 56, 57 | Analog | Analog ground | | | AINN | 4 | Analog Input | Negative analog input | | | AINP | 5 | Analog Input | Positive analog input | | | RBIAS | 8 | Analog | Analog bias setting resistor | | | VCM | 13 | Analog | Terminal for external bypass capacitor connection to internal common-mode voltage | | | DGND | 14, 15, 16, 17,<br>18, 19, 20, 25,<br>26, 31, 47, 50,<br>51 | Digital | Digital ground | | | RSV2 | 21 | Reserved | Short to digital ground | | | RSV1 | 22 | Reserved | Short to digital ground | | | DVDD | 23, 24, 27, 34,<br>48, 49, 52 | Digital | Digital supply | | | PDWN | 28 | Digital Input | Power-down control, active low | | | SCLK_SEL | 29 | Digital Input | Shift-clock source select. If SCLK_SEL = '0', then SCLK is internally generated. If SCLK_SEL = '1', then SCLK must be externally generated. | | | LVDS | 30 | Digital Input | Serial interface select. If <u>LVDS</u> = '0', then interface is LVDS-compatible. If <u>LVDS</u> = '1', then interface is CMOS-compatible. | | ## Table 1. TERMINAL FUNCTIONS (continued) | Р | IN | | | | |------------|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | FUNCTION | DESCRIPTION | | | LL_CONFIG | 32 | Digital Input | Configure low-latency digital filter. If LL_CONFIG = '0', then single-cycle settling is selected. If LL_CONFIG = '1', then fast-response is selected. | | | FPATH | 33 | Digital Input | Digital filter path selection. If FPATH = '0', then path is wide-bandwidth. If FPATH = '1', then path is low-latency. | | | DRATE[1:0] | 35, 36 | Digital Input | Data rate selection | | | START | 37 | Digital Input | Start convert, reset, and synchronization control input | | | CS | 38 | Digital Input | Chip select; active low. | | | OTRD | 39 | Digital Output | Digital filter out-of-range indicator | | | RSV3 | 40 | Reserved | This pin must be left floating. Do not connect or short to ground. | | | SCLK | 41 | Digital Output | Negative shift clock output. If SCLK_SEL = '0', then SCLK is the complementary shift clock output. If SCLK_SEL = '1', then SCLK always output is 3-state. | | | SCLK | 42 | Digital Input/Output | Positive shift clock output. If SCLK_SEL = '0', then SCLK is an output. If SCLK_SEL = '1', then SCLK is an input. | | | DOUT | 43 | Digital Output | Negative LVDS serial data output | | | DOUT | 44 | Digital Output | Positive LVDS serial data output | | | DRDY | 45 | Digital Output | Negative data ready output | | | DRDY | 46 | Digital Output | Positive data ready output | | | CLK | 55 | Digital Input | Master clock input | | | CAP1 | 59 | Analog | Terminal for 1μF external bypass capacitor | | | VREFN | 60, 61 | Analog | Negative reference voltage. Short to analog ground. | | | CAP2 | 62 | Analog | Terminal for 1μF external bypass capacitor | | | VREFP | 63, 64 | Analog | Positive reference voltage | | ## **TIMING CHARACTERISTICS** Figure 1. Data Retrieval Timing with Internal SCLK (SCLK\_SEL = 0) ## **TIMING REQUIREMENTS: Internal SCLK** At $T_A = -40$ °C to +85°C, and DVDD = 2.7V to 3.3V. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------------------|-----|-----|-----|------------------| | t <sub>CLK</sub> | CLK period (1/f <sub>CLK</sub> ) | 50 | | | ns | | t <sub>CLKDR</sub> | CLK to DRDY delay | | 36 | | ns | | t <sub>DRPW</sub> | DRDY pulse width | | 1 | | t <sub>CLK</sub> | | t <sub>DRSCLK</sub> | DRDY active edge to internally-generated SCLK rising edge | | 4 | | ns | | t <sub>SCLK</sub> | SCLK period (1/f <sub>SCLK</sub> ) | | 1 | | t <sub>CLK</sub> | | t <sub>DOPD</sub> | Rising edge of SCLK to new valid data output (propagation delay) | | | 3 | ns | | t <sub>DC</sub> | CLK duty cycle | 45 | | 55 | % | | t <sub>SPWH</sub> | SCLK pulse width high | | 20 | | ns | (1) $\overline{CS}$ may be tied low. Figure 2. Data Retrieval Timing with External SCLK (SCLK\_SEL = 1) ## **TIMING REQUIREMENTS: External SCLK** At $T_A = -40$ °C to +85°C, and DVDD = 2.7V to 3.3V. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------------------|-----|-----|-----|------------------| | t <sub>CLK</sub> | CLK period (1/f <sub>CLK</sub> ) | 50 | | | ns | | t <sub>CLKDR</sub> | CLK to DRDY delay | | 37 | | ns | | t <sub>DRPW</sub> | DRDY pulse width | | 1 | | t <sub>CLK</sub> | | t <sub>CSSC</sub> | CS active low to first Shift Clock (setup time) | 5 | | | ns | | t <sub>SCLK</sub> | SCLK period (1/f <sub>SCLK</sub> ) | 25 | | | ns | | t <sub>SPW</sub> | SCLK high or low pulse width | 12 | | | ns | | t <sub>DOPD</sub> | Rising edge of SCLK to new valid data output (propagation delay) | | | 11 | ns | | t <sub>SCLKDR</sub> | Setup time of DRDY rising after SCLK falling edge | 3 | | | t <sub>CLK</sub> | | t <sub>CRSDO</sub> | CS inactive to data output 3-state | | 8 | | ns | Figure 3. START Timing ## **TIMING REQUIREMENTS: START** At $T_A = -40$ °C to +85°C, and DVDD = 2.7V to 3.3V. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------------------|-----|-----|-----|------------------| | t <sub>START_CLKR</sub> | Setup time, rising edge of START to rising edge of CLK | 0.5 | | | t <sub>CLK</sub> | | t <sub>START</sub> | Start pulse width | 1 | | | t <sub>CLK</sub> | #### TYPICAL CHARACTERISTICS All specifications are at $T_A = -40$ °C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK} = 20$ MHz, $V_{REF} = +3$ V, and $R_{BIAS} = 7.5$ k $\Omega$ , unless otherwise noted. ## **TYPICAL CHARACTERISTICS (continued)** All specifications are at $T_A = -40$ °C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK} = 20$ MHz, $V_{REF} = +3$ V, and $R_{BIAS} = 7.5$ k $\Omega$ , unless otherwise noted. Figure 10. Figure 11. Figure 12. Figure 13. SNR and |THD| vs TEMPERATURE 120 $f_{IN} = 10kHz$ |THD|, AIN = -6dBFS115 SNR, THD (dBc) 110 |THD|, AIN = -0.5dBFS105 SNR, AIN = -0.5dBFS 100 SNR, AIN = -6dBFS 95 -15 85 Temperature (°C) Figure 15. ## TYPICAL CHARACTERISTICS (continued) All specifications are at $T_A = -40$ °C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK} = 20$ MHz, $V_{REF} = +3$ V, and $R_{BIAS} = 7.5$ k $\Omega$ , unless otherwise noted. Figure 16. Figure 18. Figure 17. Figure 19. Figure 21. ## **TYPICAL CHARACTERISTICS (continued)** All specifications are at $T_A = -40$ °C to +85°C, AVDD = 5V, DVDD = 3V, $f_{CLK} = 20$ MHz, $V_{REF} = +3$ V, and $R_{BIAS} = 7.5$ k $\Omega$ , unless otherwise noted. ## **OVERVIEW** The ADS1672 is a 24-bit, $\Delta\Sigma$ analog-to-digital converter (ADC). It provides high-resolution measurements of both ac and dc signals and features an advanced multi-stage analog modulator with a programmable and flexible digital decimation filter. Figure 24 shows a block diagram of the ADS1672. The modulator is chopper-stabilized for low-drift performance and measures the differential input signal $V_{\rm IN} = ({\sf AINP} - {\sf AINN})$ against the differential reference $V_{\sf REF} = ({\sf VREFP} - {\sf VREFN})$ . The digital filter receives the modulator signal and processes it through the user-selected path. The low-latency path provides single-cycle settling, and is ideal when using a multiplexer or when measuring large transients. The wide-bandwidth path provides outstanding frequency response with very low passband ripple, a steep transition band, and large stop band attenuation. This path is well-suited for applications that require high-resolution measurements of high-frequency ac signal content. A dedicated START pin allows precise conversion control; toggle the pin to begin the conversion process. The ADS1672 is configured by setting the appropriate I/O pins—there are no registers to program. Data are retrieved over a serial interface that can support either CMOS or LVDS voltage levels. In addition, the serial interface can be internally or externally clocked. This flexibility allows direct connection to a wide range of digital hosts including DSPs, FPGAs, and microcontrollers. A detection circuit monitors the conversions to indicate when the inputs are out-of-<u>range</u> for an extended duration. A power-down pin (PDWN) shuts off all circuitry when the ADS1672 is not in use. Figure 24. ADS1672 Block Diagram #### **NOISE PERFORMANCE** The ADS1672 offers outstanding noise performance that can be optimized by adjusting the data rate. As the averaging is increased (thus reducing the data rate), the noise drops correspondingly. Table 2 shows the noise as a function of data rate for both the low-latency and the wide-bandwidth filter paths under the conditions shown. Table 2 lists some of the more common methods of specifying noise. The dynamic range is the ratio of the root-mean-square (RMS) value of a full-scale sine wave to the RMS noise with the inputs shorted together. This value is expressed in decibels relative to full-scale (dBFS). The input-referred noise is the RMS value of the noise with the inputs shorted, referred to the input of the ADS1672. The effective number of bits (ENOB) is calculated from a dc perspective using the formula in Equation 1, where full-scale range equals $2V_{\rm REF}$ . $$ENOB = \frac{In\left[\frac{Full\text{-scale range}}{RMS \text{ noise}}\right]}{In(2)}$$ (1) Noise-free bits specifies noise, again from a dc perspective using Equation 1, with peak-to-peak noise substituted for RMS noise. ## **ANALOG INPUTS (AINP, AINN)** The ADS1672 measures the differential signal, $V_{IN} = (AINP - AINN)$ , against the differential reference, $V_{REF} = (VREFP - VREFN)$ . The most positive measurable differential input is $V_{REF}$ , which produces the most positive digital output code of 7FFFFh. Likewise, the most negative measurable differential input is $-V_{REF}$ , which produces the most negative digital output code of 800000h. Analog inputs must be driven with a differential signal to achieve optimum performance. The recommended common-mode voltage is 2.5V. The ADS1672 samples the analog inputs at very high speeds. It is critical that a suitable driver be used. See the *Application Information* section for recommended circuit designs. Table 2. Noise Performance<sup>(1)</sup> | FILTER PATH | DATA<br>RATE[1:0] | DATA RATE | DYNAMIC<br>RANGE | INPUT-REFERRED<br>NOISE | ENOB | NOISE-FREE<br>BITS | |---------------------------------------------------------|-------------------|-----------|------------------|-------------------------|------|--------------------| | | 00 | 36kSPS | 115dB | $3.9 \mu V_{RMS}$ | 20.6 | 17.8 | | Low-Latency<br>(single-cycle settling<br>configuration) | 01 | 68kSPS | 113dB | 5.0μV <sub>RMS</sub> | 20.2 | 17.5 | | | 10 | 120kSPS | 110dB | 6.7μV <sub>RMS</sub> | 19.8 | 17.1 | | , | 11 | 180kSPS | 108dB | 8.9μV <sub>RMS</sub> | 19.4 | 16.7 | | | 00 | 78.1kSPS | 115.5dB | 3.9μV <sub>RMS</sub> | 20.6 | 17.8 | | Wide-Bandwidth | 01 | 156.3kSPS | 113dB | 5.0μV <sub>RMS</sub> | 20.2 | 17.5 | | wide-Bandwidth | 10 | 312.5kSPS | 110dB | 6.8μV <sub>RMS</sub> | 19.8 | 17.0 | | | 11 | 625.0kSPS | 107dB | 10.1μV <sub>RMS</sub> | 19.2 | 16.5 | (1) $V_{REF} = 3V$ , $f_{CLK} = 20MHz$ . # VOLTAGE REFERENCE INPUTS (VREFN, VREFP) The voltage reference for the ADS1672 is the differential voltage between VREFP and VREFN: $V_{REF} = (VREFP - VREFN)$ A high-quality reference voltage with the appropriate drive strength is essential for achieving the best performance from the ADS1672. Noise and drift on the reference degrade overall system performance. See the *Application Information* section for reference circuit examples. It is recommended that a minimum $10\mu F$ and $0.1\mu F$ ceramic bypass capacitors be used directly across the reference inputs, VREFP and VREFN. These capacitors should be placed as close as possible to the device under test for optimal performance. ### **COMMON-MODE VOLTAGE (VCM)** The VCM pin outputs a voltage of AVDD/2 and can be used to set the common-mode output of the circuitry that drives the ADS1672. The pin must be bypassed with a $1\mu F$ capacitor placed close to the package pin, even if it is not connected elsewhere. The VCM pin has very little drive capability and should not be used to drive any loads. #### **CONVERSION START** The START pin provides an easy and precise conversion control. To perform a single conversion, pulse the START pin as shown in Figure 25. The START signal is latched internally on the rising edge of CLK. Multiple conversions are performed by continuing to hold START high after the first conversion completes; see the digital filter descriptions for more details on multiple conversions, because the timing depends on the filter path selected. A conversion can be interrupted by issuing another START pulse before the ongoing conversion completes. When an interruption occurs, the data for the ongoing conversion are flushed and a new conversion begins. DRDY indicates that data are ready for retrieval after the filter has settled, as shown in Figure 26. Figure 25. START Pin Used for Single Conversions (1) See Low-Latency Filter section and Wide Bandwidth Filter section for specific values of settling time t<sub>SETTLE</sub>. Figure 26. Example of Restarting a Conversion with START #### **DIGITAL FILTER** In delta-sigma ADCs, the digital filter has a critical influence on device performance. The digital filter sets the frequency response, data rate, bandwidth, and settling time. Choosing to optimize some of these features in a filter means that compromises must be made with other specifications. These tradeoffs determine the applications for which the device is best suited. The ADS1672 offers two digital filters on-chip, and allows the user to direct the output data from the modulator to either the Wide-Bandwidth Low-Latency filter. These filters allow the user to use one converter design to address multiple applications. The Low-Latency path filter has minimal latency or settling time. This path is ideal for measurements with large, quick changes on the inputs (for example, when using a multiplexer). The low-latency characteristic allows the user to cycle through the multiplexer at high speeds. The frequency characteristics are relaxed in order to provide the low latency. The other path provides a filter with excellent frequency response characteristics. The passband ripple is extremely small, the transition band is very steep, and there is large stop band attenuation. These characteristics are needed for high-resolution measurements of ac signals. The tradeoff here is that settling time increases; but for signal processing, this increase is not generally a critical concern. The FPATH digital input pin sets the filter path selection, as shown in Table 3. Note that the START pin must be strobed after a change to the filter path selection or data rate. If a conversion is in process during a filter path or data rate change, the output data are not valid and should be discarded. Table 3. ADS1672 Filter Path Selection | FPATH PIN | SELECTED FILTER PATH | |-----------|----------------------| | 1 | Low-latency path | | 0 | Wide-bandwidth path | #### LOW-LATENCY DIGITAL FILTER The low-latency (LL) filter provides a fast settling response targeted for applications that need high-precision measurements with minimal latency. A good example of this type of application is using a multiplexer to measure multiple inputs. The faster that the ADC settles, the faster the measurement can complete and the multiplexer can advance to the next input. The ADS1672 LL filter supports two configurations to help optimize performance for these types of applications. The LL\_CONFIG input pin selects the configuration, as shown in Table 4. Be sure to strobe the START pin after changing the configuration. If a conversion is in process during a configuration change, the output data for that conversion are not valid and should be discarded. **Table 4. Low-Latency Pin Configurations** | LL_CONFIG PIN | LOW-LATENCY<br>CONFIGURATION | |---------------|------------------------------| | 0 | Single-cycle settling | | 1 | Fast response | The first configuration is *single-cycle settling*. As the name implies, this configuration allows for the filter to completely settle in one conversion cycle; there is no need to discard data. Each data output is comprised of information taken during only the previous conversion. The DRATE[1:0] digital input pins select the data rate for the Single-Cycle Settling configuration, as shown in Table 5. Note that the START pin must be strobed after a change to the data rate. If a conversion is in process during a data rate change, the output data for that conversion are not valid and should be discarded. Table 5. Low-Latency Data Rates with Single-Cycle Settling Configuration | DRATE[1:0] | DATA RATE (1/t <sub>DRDY-SCS</sub> ) | SETTLING TIME, t <sub>SETTLE-LL</sub> | | –3dB BANDWIDTH <sup>(1)</sup> | |------------|--------------------------------------|---------------------------------------|----------------------|-------------------------------| | 00 | 36.30kSPS | 27.55µs | 550 t <sub>CLK</sub> | 34kHz | | 01 | 67.80kSPS | 14.75μs | 294 t <sub>CLK</sub> | 68kHZ | | 10 | 119.76kSPS | 8.35µs | 166 t <sub>CLK</sub> | 130kHZ | | 11 | 180.18kSPS | 5.55µs | 110 t <sub>CLK</sub> | 215kHz | (1) The input signal aliases when its frequency exceeds f<sub>DATA</sub>/2, in accordance with the Nyquist theorem. The second configuration is *fast response*. The DRATE[1:0] digital input pins select the data rate for the Fast Response Configuration, as shown in Table 6. When selected, this configuration provides a higher output data rate. The faster output data rate allows for more averaging by a post-processor within a given time interval to reduce noise. It also provides a faster indication of changes on the inputs when monitoring quickly-changing signals (for example, in a control loop application). Table 6. Low-Latency Data Rates with Fast-Response Configuration | DRATE<br>[1:0] | DATA RATE<br>(1/t <sub>DRDY-FR</sub> ) | | IG TIME, | –3dB<br>BANDWIDTH | |----------------|----------------------------------------|---------|----------------------|-------------------| | 00 | 78.125kSPS | 27.55μs | 550 t <sub>CLK</sub> | 34kHz | | 01 | 156.25kSPS | 14.75μs | 294 t <sub>CLK</sub> | 68kHZ | | 10 | 312.5kSPS | 8.35µs | 166 t <sub>CLK</sub> | 130kHZ | | 11 | 625kSPS | 5.55µs | 110 t <sub>CLK</sub> | 215kHz | ## **Settling Time** The settling time in absolute time ( $\mu$ s) is the same for both configurations of the low-latency filter, as shown in Table 5 and Table 6. The difference between the configurations is seen with the timing of the conversions after the filter has settled from a pulse on the START pin. Figure 27 illustrates the response of both configurations on approximately the same time scale in order to highlight the differences. With the single-cycle settling configuration, each conversion fully settles; in other words, the conversion period $t_{DRDY-SCS} = t_{SETTLE-LL}$ . The benefit of this configuration is its simplicity—the ADS1672 functions similar to a SAR converter and there is no need to consider discarding partially-settled data because each conversion is fully settled. With the fast response configuration, the data rate for conversions after initial settling is faster; that is, the conversion time is less than the t<sub>DRDY-FR</sub> < t<sub>SETTLE-LL</sub>. One benefit of this configuration is a faster response to changes on the inputs, because data are supplied at a faster rate. Another advantage is better support for post-processing. For example, if multiple readings are averaged to reduce noise, the higher data rate of the fast response configuration allows this averaging to happen in less time than it requires with the single-cycle settling filter. A third benefit is the ability to measure higher input frequencies without aliasing as a result of the higher data rate. NOTE: DRDY<sub>SCS</sub> is the DRDY output with the low-latency single-cycle settling configuration. DRDY<sub>FR</sub> is the DRDY output with the low-latency fast-response settling configuration. Figure 27. Low-Latency Single-Cycle Settling and Fast-Response Configuration Conversion Timing It is important to note, however, that the absolute settling time of the low-latency path does not change when using the fast response configuration. Changes on the input signal during conversions after the initial settling require multiple cycles to fully settle. To help illustrate this requirement, consider a change on the inputs as shown in Figure 31, where START is assumed to have been taken high before the input voltage was changed. The readings after the input change settle as shown in Figure 28. Conversion 3 provides a fully-settled result at the new $V_{\text{IN}}$ signal. Figure 28. Step Response for Low-Latency Filter with Fast-Response Configuration #### **Frequency Response** Figure 29 shows the frequency response for the low-latency filter path normalized to the output data rate, $f_{DATA}$ . The overall frequency response repeats at the modulator sampling rate, which is the same as the input clock frequency. Figure 30 shows the response with the fastest data rate selected (625kSPS when $f_{CLK} = 20 MHz$ ). Figure 29. Frequency Response of Low-Latency Filter in Fast-Response Configuration Figure 30. Extended Frequency Response of Low-Latency Path NOTE: START pin held high previous to change on analog inputs. Figure 31. Settling Example with the Low-Latency Filter in Fast-Response Configuration #### **Phase Response** The low-latency filter uses a multiple stage linear phase digital filter. Linear phase filters exhibit constant delay time versus input frequency (also know as constant group delay). This feature of linear phase filters means that the time delay from any instant of the input signal to the corresponding same instant of the output data is constant and independent of the input signal frequency. This behavior results in essentially zero phase error when measuring multi-tone signals. #### WIDE-BANDWIDTH FILTER The wide-bandwidth (WB) filter is well-suited for measuring high-frequency ac signals. This digital filter offers excellent passband and stop band characteristics. The DRATE[1:0] digital input pins select from the four data rates available with the WB filter, as shown in Table 7. Note that the START pin must be strobed after a change to the data rate. If a conversion is in process during a data rate change, the output data for that conversion are not valid and should be discarded. Table 7. Wide-Bandwidth Data Rates | DRATE<br>[1:0] | DATA RATE<br>(1/t <sub>DRDY-WB</sub> ) | –3dB<br>BANDWIDTH | | ING TIME,<br>TLE-WB | |----------------|----------------------------------------|-------------------|-------|------------------------| | 00 | 78.125kSPS | 38kHz | 704μs | 14061 t <sub>CLK</sub> | | 01 | 156.25kSPS | 76kHz | 352μs | 7033 t <sub>CLK</sub> | | 10 | 312.50kSPS | 152kHz | 176µs | 3519 t <sub>CLK</sub> | | 11 | 625.0kSPS | 305kHz | 88µs | 1762 t <sub>CLK</sub> | While using the wide-bandwidth filter path, the LL\_CONFIG pin must be set to logic HIGH. Setting LL\_CONFIG to a logic low forces the ADS1672 to switch to the low-latency filter path, single cycle settling mode overriding FPATH pin. #### **Frequency Response** Figure 32 shows the frequency response for the wide-bandwidth filter path normalized to the output data rate, $f_{DATA}$ . Figure 33 shows the passband ripple, and the transition from passband to stop band is illustrated in Figure 34. These three plots are valid for all of the data rates available on the ADS1672. Simply substitute the selected data rate to express the x-axis in absolute frequency. Figure 32. Frequency Response of Wide-Bandwidth Filter Figure 33. Passband Response for Wide-Bandwidth Filter Figure 34. Transition Band Response for Wide-Bandwidth Filter The overall frequency response repeats at the modulator sampling rate, which is the same as the input clock frequency. Figure 35 shows the response with the fastest data rate selected (625kSPS when $f_{CLK} = 20 MHz$ ). Figure 35. Extended Frequency Response of Wide-Bandwidth Path #### **Phase Response** The wide-bandwidth filter uses a multiple-stage, linear-phase digital filter. Linear phase filters exhibit constant delay time versus input frequency (also know as constant group delay). This feature means that the time delay from any instant of the input signal to the corresponding same instant of the output data is constant and independent of the input signal frequency. This behavior results in essentially zero phase error when measuring multi-tone signals. #### **Settling Time** The Wide-Bandwidth filter fully settles before indicating data are ready for retrieval after the START pin is taken high, as shown in Figure 37. For this filter, the settling time is larger than the conversion time: t<sub>SETTLE-WB</sub> > t<sub>DRDY-WB</sub>. Instantaneous steps on the input require multiple conversions to settle if START is not pulsed. Figure 36 shows the settling response with the x-axis normalized to conversions or data-ready cycles. The output is fully settled after 55 data-ready cycles. Figure 36. Step Response for Wide-Bandwidth Filter (1) t<sub>DRDY</sub> = 1/f<sub>DATA</sub>. See Table 7 for the relationship between t<sub>SETTLE</sub> and t<sub>DRDY</sub> when using the Wide-Bandwidth filter. Figure 37. START Pin Used for Multiple Conversions with Wide-Bandwidth Filter Path #### **OTRD FUNCTION** The ADS1672 provides an out-of-range (OTRD) pin that can be used in feedback loops to set the dynamic range of the input signal. The OTRD function is triggered when the output code of the digital filter exceeds the positive or negative full-scale range. OTRD goes high on the rising edge of DRDY. When the digital output code returns within the full-scale range, OTRD returns low on the next rising edge of DRDY. OTRD can also be used when small out-of-range input glitches must be ignored. #### **SERIAL INTERFACE** The ADS1672 offers a flexible and easy-to-use, read-only serial interface designed to connect to a wide range of digital processors, including DSPs, microcontrollers, and FPGAs. The ADS1672 serial interface can be configured to support either standard CMOS voltage swings or low-voltage differential swings (LVDS). In addition, when using standard CMOS voltage swings, SCLK can be internally or externally generated. The ADS1672 is entirely controlled by pins; there are no registers to program. Connect the I/O pins to the appropriate level to set the desired function. Whenever changing the I/O pins that are used to control the ADS1672, be sure to issue a START pulse immediately after the change in order to latch the new values. #### **USING LVDS OUTPUT SWINGS** When the LVDS pin is set to '0', the ADS1672 outputs are LVDS TIA/EIA-644A compliant. The data out, shift clock, and data ready signals are output on the differential pairs of pins DOUT/DOUT, SCLK/SCLK, and DRDY/DRDY, respectively. The voltage on the outputs is centered on 1.2V and swings approximately 350mV differentially. For more information on the LVDS interface, refer to the document Low-Voltage Differential Signaling (LVDS) Design Notes (literature number SLLA014) available for download at www.ti.com. When using LVDS, the $\overline{CS}$ function is not available and $\underline{SCLK}$ must be internally generated. The states of the $\overline{CS}$ and $\underline{SCLK}\_\underline{SEL}$ pins are ignored, but do not leave these pins floating; they must be tied high or low #### **USING CMOS OUTPUT SWINGS** When the LVDS pin is set to '1', the ADS1672 outputs are CMOS-compliant and swing from rail to rail. The data out and data ready signals are output on the differential pairs of pins DOUT/DOUT and DRDY/DRDY, respectively. Note that these are the same pins used to output LVDS signals when the LVDS pin is set to '0'. DOUT and DRDY are complementary outputs provided for convenience. When not in use, these pins should be left floating. See the Serial Shift Clock section for a description of the SCLK and SCLK pins. ## DATA OUTPUT (DOUT, DOUT) Data are output serially from the ADS1672, MSB first, on the DOUT and DOUT pins. When LVDS signal swings are used, these two pins act as a differential pair to produce the LVDS-compatible differential output signal. When CMOS signal swings are used, the DOUT pin is the complement of DOUT. If DOUT is not used, it should be left floating. #### DATA READY (DRDY, DRDY) Data ready for retrieval are indicated on the DRDY and DRDY pins. When LVDS signal swings are used, these two pins act as a differential pair to produce the LVDS-compatible differential output signal. When CMOS signal swings are used, the DRDY pin is the complement of DRDY. If one of the data ready pins is not used when CMOS swings are selected, it should be left floating. # SERIAL SHIFT CLOCK (SCLK, SCLK, SCLK The serial shift clock SCLK is used to shift out the conversion data, MSB first, onto the Data Output pins. Either an internally- or externally-generated shift clock can be selected using the SCLK\_SEL pin. If SCLK\_SEL is set to '0', a free-running shift clock is generated internally from the master clock and outputs on the SCLK and SCLK pins. The LVDS pin determines if the output voltages are CMOS or LVDS. If SCLK\_SEL is set to '1' and LVDS is set to '1', the SCLK pin is configured as an input to accept an externally-generated shift clock. In this case, the SCLK pin always outputs low. When SCLK\_SEL is set to '0', the SCLK and SCLK pins are configured as outputs, and the shift clock is generated internally using the master clock input (CLK). When LVDS signal swings are used, the shift clock is automatically generated internally regardless of the state of SCLK\_SEL. In this case, SCLK\_SEL cannot be left floating; it must be tied high or low. Table 8 summarizes the ADS1672 supported serial clock configurations. **Table 8. Supported Serial Clock Configurations** | DIGITAL OUTPUTS | SHIFT CLOCK (SCLK) | |-----------------|------------------------------| | LVDS | Must be generated internally | | CMOS | Internal (SCLK_SEL = '0') | | CIVIOS | External (SCLK_SEL = '1') | ## CHIP SELECT (CS) The chip select input $(\overline{CS})$ allows multiple devices to share a serial bus. When $\overline{CS}$ is inactive (high), the serial interface is reset and the data output pins DOUT and DOUT enter a high-impedance state. SCLK is internally generated; the SCLK and $\overline{SCLK}$ output pins also enter a high-impedance state when $\overline{CS}$ is inactive. The DRDY and $\overline{DRDY}$ outputs are always active, regardless of the state of the $\overline{CS}$ output. $\overline{CS}$ may be permanently tied low when the outputs do not share a bus. #### **DATA FORMAT** The ADS1672 outputs 24 bits of data in two's complement format. A positive full-scale input produces an output code of 7FFFFh, and the negative full-scale input produces an output code of 800000h. The output clips at these codes for signals exceeding full-scale. Table 9 summarizes the ideal output codes for different input signals. When the input is positive out-of-range, exceeding the positive full-scale value of $V_{REF}$ , the output clips to all 7FFFFFh. Likewise, when the input is negative out-of-range by going below the negative full-scale value of $-V_{REF}$ , the output clips to 800000h. Table 9. Ideal Output Code vs Input Signal | INPUT SIGNAL V <sub>IN</sub> = (AINP – AINN) | IDEAL OUTPUT CODE <sup>(1)</sup> | |-----------------------------------------------------|----------------------------------| | ≥ V <sub>REF</sub> | 7FFFFh | | +V <sub>REF</sub> 2 <sup>23</sup> – 1 | 000001h | | 0 | 000000h | | -V <sub>REF</sub> 2 <sup>23</sup> – 1 | FFFFFFh | | $\leq -V_{REF}\left(\frac{2^{23}}{2^{23}-1}\right)$ | 8000000h | Excludes effects of noise, INL, offset and gain errors. ### **CLOCK INPUT (CLK)** The ADS1672 requires that an external clock signal be applied to the CLK input pin. The sampling of the modulator is controlled by this clock signal. As with any high-speed data converter, a high-quality clock is essential for optimum performance. Crystal clock oscillators are the recommended CLK source; other sources, such as frequency synthesizers, are usually inadequate. Make sure to avoid excess ringing on the CLK input; keep the trace as short as possible. Measuring high-frequency, large amplitude signals requires tight control of clock jitter. The uncertainty during sampling of the input from clock jitter limits the maximum achievable SNR. This effect becomes more pronounced with higher frequency and larger magnitude inputs. Fortunately, the ADS1672 oversampling topology reduces clock jitter sensitivity over that of Nyquist rate converters, such as pipeline and successive approximation converters, by at least a factor of $\sqrt{32}$ . For best performance, the duty cycle of CLK should be very close to 50%. The rise and fall times of the clock should be less than 2ns and the clock amplitude should be equal to AVDD. #### **SYNCHRONIZING MULTIPLE ADS1672s** The START pin should be applied at power-up and resets the ADS1672 filters. START begins the conversion process, and the START pin enables simultaneous sampling with multiple ADS1672s in multichannel systems. All devices to be synchronized must use a common CLK input. It is recommended that the START pin be aligned to the falling edge of CLK to ensure proper synchronization because the START signal is internally latched by the ADS1672 on the rising edge of CLK. With the CLK inputs running, pulse START on the falling edge of CLK, as shown in Figure 38. Afterwards, the converters operate synchronously with the DRDY outputs updating simultaneously. After synchronization, DRDY is held high until the digital filter has fully settled. Figure 38. Synchronizing Multiple Converters #### ANALOG POWER DISSIPATION An external resistor connected between the RBIAS pin and the analog ground sets the analog current level, as shown in Figure 39. The current is inversely proportional to the resistor value. Figure 21 and Figure 23 (in the Typical Characteristics) show power and typical performance at values of $R_{\text{BIAS}}$ for different CLK frequencies. Notice that the analog current can be reduced when using a slower frequency CLK input because the modulator has more time to settle. Avoid adding any capacitance in parallel to $R_{\text{BIAS}}$ , because this additional capacitance interferes with the internal circuitry used to set the biasing. Figure 39. External Resistor Used to Set Analog Power Dissipation (Depends on f<sub>CLK</sub>) ## **POWER DOWN (PDWN)** When not in use, the ADS1672 can be powered down by taking the PDWN pin low. All circuitry shuts down, including the voltage reference. To minimize the digital current during power down, stop the clock signal supplied to the CLK input. Make sure to allow time for the reference to start up after exiting power-down mode. After the reference has stabilized, allow for the modulator and digital filter to settle before retrieving data. #### **POWER SUPPLIES** Two supplies are used on the ADS1672: analog (AVDD) and digital (DVDD). Each supply must be suitably bypassed to achieve the best performance. It is recommended that a $1\mu F$ and $0.1\mu F$ ceramic capacitor be placed as close to each supply pin as possible. Connect each supply-pin bypass capacitor to the associated ground. Each main supply bus should also be bypassed with a bank of capacitors from $47\mu F$ to $0.1\mu F$ . Figure 40 illustrates the recommended method for ADS1672 power-supply decoupling. Power-supply pins 53 and 54 are used to drive internal clock supply circuits and, as a result, are generally very noisy. It is highly recommended that traces from these pins not be shared or run close to any of the adjacent AVDD or AGND pins of the ADS1672. These pins should be well-decoupled, using a $0.1\mu F$ ceramic capacitor placed close to the pins, and immediately terminated into the power and ground planes. Figure 40. Power-Supply Decoupling #### APPLICATIONS INFORMATION To obtain the specified performance from the ADS1672, the following layout and component guidelines should be considered. - Power Supplies: The device requires two power supplies for operation: DVDD and AVDD. For both supplies, use a 10μF tantalum capacitor, bypassed with a 0.1μF ceramic capacitor, placed close to the device pins. Alternatively, a single 10μF ceramic capacitor can be used. The supplies should be relatively free of noise and should not be shared with devices that produce voltage spikes (such as relays, LED display drivers, etc.). If a switching power supply source is used, the voltage ripple should be low (< 2mV). The power supplies may be sequenced in any order.</li> - Ground Plane: A single ground plane connecting both AGND and DGND pins can be used. If separate digital and analog grounds are used, connect the grounds together at the converter. - 3. **Digital Inputs:** Source terminate the digital inputs to the device with $50\Omega$ series resistors. The resistors should be placed close to the driving end of the digital source (oscillator, logic gates, DSP, etc.) These resistors help reduce ringing on the digital lines, which may lead to degraded ADC performance. - Analog/Digital Circuits: Place analog circuitry (input buffer, reference) and associated tracks together, keeping them away from digital circuitry (DSP, microcontroller, logic). Avoid crossing digital tracks across analog tracks to reduce noise coupling and crosstalk. - 5. **Reference Inputs:** Use a minimum $10\mu F$ tantalum with a $0.1\mu F$ ceramic capacitor directly across the reference inputs, VREFP and VREFN. The reference input should be driven by a low-impedance source. For best performance, the reference should have less than $3\mu V_{RMS}$ broadband noise. For references with higher - noise, external reference filtering may be necessary. - 6. Analog Inputs: The analog input pins must be differentially to driven achieve specified performance. A true differential driver or transformer (ac applications) can be used for this purpose. Route the analog inputs tracks (AINP. AINN) as a pair from the buffer to the converter using short, direct tracks and away from digital tracks. A 750pF capacitor should be used directly across the analog input pins, AINP and AINN. A low-k dielectric (such as COG or film type) should be used to maintain low THD. Capacitors from each analog input to ground should be used. They should be no larger than 1/10 the size of the difference capacitor (typically 100pF) to preserve the ac common-mode performance. - 7. Component Placement: Place the power supply, analog input, and reference input bypass capacitors as close as possible to the device pins. This placement is particularly important for the small-value ceramic capacitors. Surface-mount components are recommended to avoid the higher inductance of leaded components. Figure 41 to Figure 43 illustrate basic connections and interfaces that can be used with the ADS1672. The THS4520 and THS4503 are good input drivers for the ADS1672. The THS4520 is a single-supply, high-speed, low-power, fully differential amplifier. The THS4503 is a high-speed, bipolar, fully differential amplifier. The wider supply range of the THS4503 provides better THD and SFDR performance over the entire input range of the converter, while sacrificing noise. The THS4520 offers comparable performance with lower power and higher noise performance. Figure 41. Basic Analog Signal Connection Figure 42. Basic Differential Input Signal Interface Figure 43. Basic Single-Ended Input Signal Interface ## **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (November, 2008) to Revision C | Page | |---------------------------------------------------------------------------------------------------------------------|------| | Added test condition to Integral nonlinearity parameter | 3 | | Deleted typical specification for Offset error parameter | 3 | | Revised last sentence of Common-Mode Voltage (VCM) section | 15 | | Updated Figure 38 | 23 | | Changes from Revision A (July, 2008) to Revision B | Page | | Moved figure on front page | 1 | | Added CLOCK (CLK) parameters to specify that CLK must be 5V | 4 | | Updated Figure 1 to show CS line and internal SCLK requirements | 7 | | Added t <sub>DC</sub> and t <sub>SPWH</sub> specifications to Internal SCLK timing table | | | Deleted t <sub>DOHD</sub> timing specification from Figure 1 and Internal SCLK timing table | 7 | | • Deleted t <sub>CST</sub> specification from External SCLK timing table; timing parameter is not shown in Figure 2 | 8 | | Corrected t <sub>CLKDR</sub> description for DRDY delay | 8 | | Deleted t <sub>DOHD</sub> timing specification from Figure 2 and External SCLK timing table | 8 | | Corrected typo: changed t <sub>CDSO</sub> to t <sub>CSRDO</sub> | 8 | | Updated Figure 3, START Timing | 8 | | Changed t <sub>START</sub> (start pulse width) minimum timing from 2 t <sub>CLK</sub> s to 1 t <sub>CLK</sub> | 8 | | • Corrected x-axis range in Figure 11; changed from (10kHz to 1000kHz) to (1kHz to 100kHz) | 10 | | Corrected Figure 12; replaced THS with THD | 10 | | Corrected Figure 14; replaced THS with THD | 10 | | Corrected Figure 15; replaced THS with THD | 10 | | Updated Figure 18 | 11 | | Added Figure 22, SNR vs R <sub>BIAS</sub> | 12 | | Updated Figure 24 with complete input pin identification | 13 | | Changed Table 5, DRATE = 11, to 180.18kSPS from 180.15kSPS | 16 | | Updated Figure 27 to show correct CLK and START pulse timing | 17 | | Added new paragraph in Wide-Bandwidth Filter section to describe LL_CONFIG pin configuration | 19 | | Added new paragraph to Clock Input (CLK) section describing the clock duty cycle | 22 | | • Added new paragraph to Power Supplies section describing connections required for pins 53 and 54 | 24 | | Revised Analog Inputs discussion; changed "1nF to 10nF capacitor" to "750pF capacitor" | 25 | | Expanded final paragraph of applications information | 25 | | Updated Figure 41 | 26 | #### PACKAGE OPTION ADDENDUM www.ti.com 8-Jun-2009 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | ADS1672IPAG | ACTIVE | TQFP | PAG | 64 | 160 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | | ADS1672IPAGG4 | ACTIVE | TQFP | PAG | 64 | 160 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | | ADS1672IPAGR | ACTIVE | TQFP | PAG | 64 | 1500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | | ADS1672IPAGRG4 | ACTIVE | TQFP | PAG | 64 | 1500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 8-Jun-2009 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | ADS1672IPAGR | TQFP | PAG | 64 | 1500 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | www.ti.com 8-Jun-2009 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | | ADS1672IPAGR | TQFP | PAG | 64 | 1500 | 346.0 | 346.0 | 41.0 | | ## PAG (S-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated