# **ANALOG** 15 kV ESD Protected, 2.7 V to 3.6 V Serial **DEVICES** Port Transceivers with Green Idle<sup>TM</sup> Port Transceivers with Green Idle™ ## ADM3307E/ADM3310E/ADM3311E/ADM3312E/ADM3315E1 #### **FEATURES** Green Idle power-saving mode Single 2.7 V to 3.6 V power supply Operates with 3 V logic 0.1 µF to 1 µF charge pump capacitors Low power shutdown: 20 nA **Full RS-232 compliance** 460 kb/s data rate One receiver active in shutdown (ADM3307E/ADM3311E/ADM3312E/ADM3315E) Two receivers active in shutdown (ADM3310E) ESD > 15 kV IEC 1000-4-2 on RS-232 I/Os ESD > 15 kV IEC 1000-4-2 on CMOS and RS-232 I/Os (ADM3307E) #### **APPLICATIONS** Mobile phone handsets/data cables Laptop and notebook computers **Printers** **Peripherals** **Modems** **PDAs/Hand-Held Devices/Palmtop Computers** $^1$ INTERNAL 400k $\Omega$ PULL-UP RESISTOR ON EACH CMOS INPUT. $^2$ INTERNAL 5k $\Omega$ PULL-DOWN RESISTOR ON EACH RS-232 INPUT. Figure 2. ADM3310E/ADM3311E Functional Block Diagram **FUNCTIONAL BLOCK DIAGRAMS** 1INTERNAL 400kΩ PULL-UP RESISTOR ON EACH CMOS INPUT. 2INTERNAL 5kΩ PULL-DOWN RESISTOR ON EACH RS-232 INPUT. Figure 1. ADM3307E Functional Block Diagram Figure 3. ADM3312E/ADM3315E Functional Block Diagram <sup>&</sup>lt;sup>1</sup>Protected by U.S. Patent No. 5,606,491. ## **TABLE OF CONTENTS** | Features | Pin Configurations and Function Descriptions | 8 | |----------------------------------------------------------------|------------------------------------------------------------------------------|----| | Applications | Typical Performance Characteristics | 10 | | Functional Block Diagrams | Circuit Description | 13 | | Revision History | Enable and Shutdown | 15 | | General Description | Layout and Supply Decoupling | 15 | | Specifications | ESD/EFT Transient Protection Scheme | 15 | | Absolute Maximum Ratings | ESD Testing (IEC 1000-4-2) | 16 | | ESD Caution | Outline Dimensions | 18 | | Product Selection Guide | Ordering Guide | 20 | | REVISION HISTORY | | | | 1/06—Rev. G to Rev. H | ADM3315E Pin Configurations | | | Updated Formatting | Edits to Pin Function Descriptions | 7 | | Updated Outline Dimensions | Added ADM3307E, ADM3310E, ADM3312E, and | | | Changes to Ordering Guide20 | ADM3315E Truth Tables | | | | Edits to TPCs 1–14 | | | | TPCs 15–18 Deleted | | | 4/04—REV. F to REV. G | Edits to Circuit Description Section | | | Changes to Ordering Guide5 | Edits to Charge Pump DC-to-DC Voltage Converter Section | | | Updated Outline Dimensions15 | Edits to How Does It Work Section | | | | Edits to Green Idle vs. Shutdown Section | | | 8/02—Rev. E to REV. F | Edits to Doesn't It Increase Supply Voltage Ripple? Section | | | ADM3307E (REV. 0), ADM3311E (REV. E), and ADM3312E | Edits to What About Electromagnetic Compatibility? Section. | | | (REV. A) Data Sheets Merged into REV. G of ADM33xxE. Universal | Edits to Transmitter (Driver) Section | | | ADM3310E (REV. PrA Now Prelims) and ADM3315E | Edits to Receiver Section | | | (REV. PrA) Added | Edits to Enable and Shutdown Section | | | Edits to Features | Edits to High Baud Rate Section Edits to ESD/EFT Transient Protection Scheme | | | Edits to Applications | | 13 | | Edits to General Description | Added Figures 8a and 8b and Renumbered the Figures | 12 | | Edits to Functional Block Diagrams | that Followed Edits to ESD Testing (IEC 1000-4-2) Section | | | Edits to Specifications | Edits to Figure 9 | | | Edits to Absolute Maximum Ratings4 | Deleted Table II and Table III and replaced them with Table V | | | ADM33xx Product Selection Guide Added5 | Added RU-24 Package Outline Updated CP-32, RS-28 | 14 | | Added ADM3307E, ADM3310E, ADM3312E, and | and RU-28 | 15 | | | und 100 20 | 1 | ### **GENERAL DESCRIPTION** The ADM33xxE line of driver/receiver products is designed to fully meet the EIA-232 standard while operating with a single 2.7 V to 3.6 V power supply. The devices feature an on-board charge pump dc-to-dc converter, eliminating the need for dual power supplies. This dc-to-dc converter contains a voltage tripler and a voltage inverter that internally generates positive and negative supplies from the input 3 V power supply. The dc-to-dc converter operates in Green Idle mode, whereby the charge pump oscillator is gated on and off to maintain the output voltage at $\pm 7.25$ V under varying load conditions. This minimizes the power consumption and makes these products ideal for battery-powered portable devices. The ADM33xxE devices are suitable for operation in harsh electrical environments and contain ESD protection up to $\pm 15$ kV on their RS-232 lines (ADM3310E, ADM3311E, ADM3312E, and ADM3315E). The ADM3307E contains ESD protection up to $\pm 15$ kV on all I/O lines (CMOS, RS-232, $\overline{\rm EN}$ , and SD). A shutdown facility that reduces the power consumption to 66 nW is also provided. While in shutdown, one receiver remains active (two receivers active with ADM3310E), thereby allowing monitoring of peripheral devices. This feature allows the device to be shut down until a peripheral device begins communication. The active receiver can alert the processor, which can then take the ADM33xxE device out of the shutdown mode. The ADM3307E contains five drivers and three receivers and is intended for mobile phone data lump cables and portable computing applications. The ADM3311E contains three drivers and five receivers and is intended for serial port applications on notebook/laptop computers. The ADM3310E is a low current version of the ADM3311E. This device also allows two receivers to be active in shutdown mode. The ADM3312E contains three drivers and three receivers and is intended for serial port applications, PDAs, mobile phone data lump cables, and other hand-held devices. The ADM3315E is a low current version of the ADM3312E, with a 22 k $\Omega$ receiver input resistance that reduces the drive requirements of the DTE. Its main applications are PDAs, palmtop computers, and mobile phone data lump cables. The ADM33xxE devices are fabricated using CMOS technology for minimal power consumption. All parts feature a high level of overvoltage protection and latch-up immunity. All ADM33xxE devices are available in a 32-lead 5 mm $\times$ 5 mm LFCSP\_VQ and in a TSSOP (ADM3307E, ADM3310E, and ADM3311E in a 28-lead TSSOP; ADM3312E and ADM3315E in a 24-lead TSSOP). The ADM3311E also comes in a 28-lead SSOP. The ADM33xxE devices are ruggedized RS-232 line drivers/receivers that operate from a single supply of 2.7 V to 3.6 V. Step-up voltage converters coupled with level shifting transmitters and receivers allow RS-232 levels to be developed while operating from a single supply. Features include low power consumption, Green Idle operation, high transmission rates, and compatibility with the EU directive on electromagnetic compatibility. This EM compatibility directive includes protection against radiated and conducted interference, including high levels of electrostatic discharge. All RS-232 (and CMOS, SD, and $\overline{EN}$ for ADM3307E) inputs and outputs are protected against electrostatic discharges (up to $\pm 15$ kV). This ensures compliance with IEC 1000-4-2 requirements. These devices are ideally suited for operation in electrically harsh environments or where RS-232 cables are frequently being plugged/unplugged. They are also immune to high RF field strengths without special shielding precautions. Emissions are also controlled to within very strict limits. CMOS technology is used to keep the power dissipation to an absolute minimum, allowing maximum battery life in portable applications. ## **SPECIFICATIONS** $V_{\text{CC}}$ = 2.7 V to 3.6 V, C1 to C5 = 0.1 $\mu\text{F}.$ All specifications $T_{\text{MIN}}$ to $T_{\text{MAX}},$ unless otherwise noted. #### Table 1 | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|-----------------------|--------------|------------|------|----------------------------------------------------------------------------------------------------------| | Operating Voltage Range | 2.7 | 3.3 | 3.6 | ٧ | | | V <sub>CC</sub> Power Supply Current | | | | | | | ADM3307E | | 0.75 | 1.5 | mA | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V; no load}$ | | | | 0.75 | 4.5 | mA | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V; no load}$ | | ADM3311E, ADM3312E | | 0.45 | 1 | mA | No load; $V_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ ; $T_A = 0^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | | | | 0.45 | 4.5 | mA | No load; $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}; T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | ADM3310E, ADM3315E | | 0.35 | 0.85 | mA | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V; No load}$ | | ADM3310E, ADM3311E, | | | 35 | mA | $R_L = 3 \text{ k}\Omega \text{ to GND on all } T_{\text{OUTS}}$ | | ADM3312E, ADM3315E | | | | | | | Shutdown Supply Current | | 0.02 | 1 | μΑ | | | Input Pull-Up Current | | 10 | 25 | μΑ | $T_{IN} = GND$ | | Input Leakage Current, SD, EN | | 0.02 | ±1 | μΑ | | | Input Logic Threshold Low, VINL | | | 8.0 | V | T <sub>IN</sub> , EN, SHDN | | | | | 0.4 | V | $T_{IN}$ , $\overline{EN}$ , SHDN; $V_{CC} = 2.7 \text{ V}$ | | Input Logic Threshold High, V <sub>INH</sub> | 2.0 | | | V | T <sub>IN</sub> , EN, SHDN | | CMOS Output Voltage Low, Vol | | | 0.4 | V | Ι <sub>ουτ</sub> = 1.6 mA | | CMOS Output Voltage High, VoH | V <sub>CC</sub> – 0.6 | | ••• | V | $I_{OUT} = -200 \mu\text{A}$ | | CMOS Output Leakage Current | 1 000 | | | | 1001 200 pt. 1 | | ADM3307E | | 0.04 | ±1 | μΑ | $\overline{\text{EN}} = V_{\text{CC}}, 0 \text{ V} < R_{\text{OUT}} < V_{\text{CC}}$ | | ADM3310E, ADM3311E | | 0.05 | ±5 | μΑ | $\frac{EN}{EN} = V_{CC}, 0 \text{ V} < R_{OUT} < V_{CC}$ | | ADM3312E, ADM3315E | | 0.03 | | μπ | LIV = VCC, U V \ NOUT \ VCC | | Charge Pump Output Voltage, V+ | | +7.25 | | V | No load | | ADM3307E, ADM3311E, ADM3312E | | +7.23 | | V | No load | | Charge Pump Output Voltage, V— | | -7.25 | | V | No load | | ADM3307E, ADM3311E, ADM3312E | | -7.23 | | V | No load | | Charge Pump Output Voltage, V+ | | +6.5 | | V | No load | | ADM3310E, ADM3315E | | +0.5 | | V | No load | | Charge Pump Output Voltage, V— | | -6.5 | | V | No load | | ADM3310E, ADM3315E | | -0.5 | | • | No load | | EIA-232 Input Voltage Range | -25 | | +25 | V | | | EIA-232 Input Threshold Low | 0.4 | 1.3 | 723 | V | | | EIA-232 Input Threshold High | 0.4 | 2.0 | 2.4 | V | | | EIA-232 Input Hysteresis | | 0.14 | 2.7 | V | | | EIA-232 Input Resistance | | 0.14 | | V | | | ADM3307E, ADM3310E, ADM3311E, | 3 | 5 | 7 | kΩ | | | ADM3312E | 3 | J | , | K12 | | | ADM3312E<br>ADM3315E | 14 | 22 | 31 | kΩ | | | Output Voltage Swing | 14 | 22 | 31 | K12 | | | ADM3310E, ADM3315E | | ±5.0 | ±5.5 | V | All transmitter outputs loaded with 3 k $\Omega$ to ground | | ADM3310E, ADM3311E, ADM3312E | ±5.0 | ±5.0<br>±6.4 | ±3.3 | V | $V_{CC} = 3.0 \text{ V}$ | | ADIVIDOU/E, ADIVIDO I IE, ADIVIDO IZE | ±3.0 | | | V | $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 2.7 \text{ V}$ | | | | ±5.5 | | \ \ | Vcc = 2.7 V All transmitter outputs loaded with 3 kΩ to ground | | Transmitter Output Posistance | 300 | | | Ω | All transmitter outputs loaded with 3 kt2 to ground $V_{CC} = 0 \text{ V}, V_{OUT} = \pm 2 \text{ V}$ | | Transmitter Output Resistance | 300 | <b>_1</b> 5 | <b>TEU</b> | | VCC - UV, VOUT = IZV | | RS-232 Output Short-Circuit Current | | ±15 | ±60 | mA | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------------------------------|-----|------|-----|------|---------------------------------------------------------------------------------------------------------------------------| | Maximum Data Rate | | | | | | | ADM3307E | 250 | 720 | | kbps | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega, C_L = 50 \text{ pF to } 1000 \text{ pF, } V_{CC} = 2.7 \text{ V}$ | | | 460 | 920 | | kbps | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega, C_L = 50 \text{ pF to } 1000 \text{ pF, } V_{CC} = 3.0 \text{ V}$ | | ADM3310E, ADM3311E, ADM3312E,<br>ADM3315E | 250 | 460 | | kbps | $R_L=3~k\Omega$ to 7 $k\Omega,C_L=50~pF$ to 1000 pF, $V_{CC}=3.0~V$ | | Receiver Propagation Delay, T <sub>PHL</sub> , T <sub>PLH</sub> | | 0.3 | | μs | $C_L = 150 \text{ pF}$ | | | | 0.17 | 1 | μs | C <sub>L</sub> = 150 pF; ADM3307E only | | Receiver Output Enable Time, ter | | 100 | | ns | | | Receiver Output Disable Time, t <sub>DR</sub> | | 300 | | ns | | | Transmitter Propagation Delay, T <sub>PHL</sub> , T <sub>PLH</sub> | | 500 | | ns | $R_L = 3 \text{ k}\Omega$ , $C_L = 1000 \text{ pF}$ | | Transition Region Slew Rate | 3 | 18 | | V/µs | $R_L = 3 \text{ k}\Omega$ , $C_L = 50 \text{ pF to } 1000 \text{ pF}^1$ | | ESD PROTECTION (I/O PINS) | | ±15 | | kV | Human body model | | | | ±15 | | kV | IEC 1000-4-2 air discharge | | | | ±8 | | kV | IEC 1000-4-2 contact discharge <sup>2</sup> | $<sup>^1</sup>$ Measured at +3 V to -3 V or $\overline{-3}$ V to +3 V. $^2$ Includes CMOS I/O, SD, and $\overline{EN}$ for ADM3307E. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 2 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ## **PRODUCT SELECTION GUIDE** **Table 3. Product Selection Guide** | Generic | Supply<br>Voltage | Tx | Rx | No. Rx<br>Active<br>in SD | Speed | 15 kV ESD | l <sub>cc</sub><br>Max | I <sub>cc</sub><br>Shutdown<br>Max <sup>1</sup> | Additional Features | |----------|-------------------|----|----|---------------------------|----------|----------------------------|------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------| | ADM3307E | 2.7 V to 3.6 V | 5 | 3 | 1 | 1 Mbps | RS-232 CMOS, EN,<br>and SD | 1.5 mA | 1 μΑ | ±15 kV ESD protection, CMOS<br>on RS-232, and CMOS I/Os<br>including SD and EN pins | | ADM3310E | 2.7 V to 3.6 V | 3 | 5 | 2 | 460 kbps | RS-232 | 0.85 mA | 1 μΑ | 2 Rxs active in shutdown, Green<br>Idle mode level 6 V, Iow power<br>ADM3311E | | ADM3311E | 2.7 V to 3.6 V | 3 | 5 | 1 | 460 kbps | RS-232 | 1 mA | 1 μΑ | | | ADM3312E | 2.7 V to 3.6 V | 3 | 3 | 1 | 460 kbps | RS-232 | 1 mA | 1 μΑ | | | ADM3315E | 2.7 V to 3.6 V | 3 | 3 | 1 | 460 kbps | RS-232 | 0.85 mA | 1 μΑ | 22 kΩ Rx I/P resistance, Green<br>Idle mode level 6 V, low power<br>ADM3312E | $<sup>^{1}</sup>$ $I_{CC}$ shutdown is 20 nA typically. ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. ADM3307E LFCSP\_VQ Pin Configuration Figure 6. LFCSP\_VQ Pin Configuration Figure 8. LFCSP\_VQ Pin Configuration Figure 5. SSOP/TSSOP Pin Configuration Figure 7. SSOP/TSSOP Pin Configuration Figure 9. SSOP/TSSOP Pin Configuration #### **Table 4. Pin Function Descriptions** | Mnemonic | Function | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Power Supply Input 2.7 V to 3.6 V. | | V+ | Internally Generated Positive Supply, 7.25 V (6.5 V Nominal for ADM3310E, ADM3315E). Capacitor C4 is connected between Vcc and V+. | | V– | Internally Generated Positive Supply, –7.25 V (–6.5 V Nominal for ADM3310E, ADM3315E). Capacitor C5 is connected between GND and V–. | | GND | Ground Pin. Must be connected to 0 V. | | C1+, C1– | External Capacitor 1 is connected between these pins. A 0.1 $\mu F$ capacitor is recommended, but larger capacitors up to 1 $\mu F$ can be used. | | C2+, C2- | External Capacitor 2 is connected between these pins. A 0.1 $\mu$ F capacitor is recommended, but larger capacitors up to 1 $\mu$ F can be used. | | C3+, C3- | External Capacitor 3 is connected between these pins. A 0.1 $\mu$ F capacitor is recommended, but larger capacitors up to 1 $\mu$ F can be used. | | T <sub>IN</sub> | Transmitter (Driver) Inputs. These inputs accept TTL/CMOS levels. An internal 400 k $\Omega$ pull-up resistor to $V_{CC}$ is connected on each input. | | Тоит | Transmitter (Driver) Outputs. Typically $\pm 5.5$ V ( $\pm 6.4$ V for ADM3311E and ADM3312E). | | R <sub>IN</sub> | Receiver Inputs. These inputs accept RS-232 signal levels. An internal 5 k $\Omega$ pull-down resistor (22 k $\Omega$ for ADM3315E) to GND is connected on each of these inputs. | | Rout | Receiver Outputs. These are TTL/CMOS levels. | | EN | Receiver Enable. A high level three-states all the receiver outputs. | | SD | Shutdown Control. A high level disables the charge pump and reduces the quiescent current to less than 1 $\mu$ A. All transmitters and most receivers are disabled. One receiver remains active in shutdown (two receivers are active in shutdown for the ADM3310E). | | | For ADM3307E, R <sub>OUT</sub> 3 is active in shutdown. | | | For ADM3310E, Rout 4 and Rout 5 are active in shutdown. | | | For ADM3311E, Rout in shutdown. | | | For ADM3312E, R <sub>OUT</sub> 3 is active in shutdown. | | | For ADM3315E, Rout 3 is active in shutdown. | | NC | No Connect. | #### Table 5. ADM3307E Truth Table | SD | EN | Status | Тоит1-5 | R <sub>OUT</sub> 1-2 | R <sub>OUT</sub> 3 | |----|----|------------------|----------|----------------------|--------------------| | 0 | 0 | Normal Operation | Enabled | Enabled | Enabled | | 0 | 1 | Normal Operation | Enabled | Disabled | Disabled | | 1 | 0 | Shutdown | Disabled | Disabled | Enabled | | 1 | 1 | Shutdown | Disabled | Disabled | Disabled | ### **Table 6. ADM3310E Truth Table** | SD | EN | Status | Тоит1-3 | R <sub>OUT</sub> 1-3 | R <sub>о∪т</sub> 4–5 | |----|----|-----------------------|----------|----------------------|----------------------| | 0 | 0 | Normal Operation | Enabled | Enabled | Enabled | | 0 | 1 | Receivers<br>Disabled | Enabled | Disabled | Disabled | | 1 | 0 | Shutdown | Disabled | Disabled | Enabled | | 1 | 1 | Shutdown | Disabled | Disabled | Disabled | #### Table 7. ADM3311 Truth Table | SD | EN | Status | Тоит1-3 | R <sub>OUT</sub> 1-4 | <b>R</b> оυт <b>5</b> | |----|----|-----------------------|----------|----------------------|-----------------------| | 0 | 0 | Normal Operation | Enabled | Enabled | Enabled | | 0 | 1 | Receivers<br>Disabled | Enabled | Disabled | Disabled | | 1 | 0 | Shutdown | Disabled | Disabled | Enabled | | 1 | 1 | Shutdown | Disabled | Disabled | Disabled | #### Table 8. ADM3312E/ADM3315E Truth Table | SD | EN | Status | Тоит1-3 | R <sub>OUT</sub> 1-2 | <b>R</b> оит <b>3</b> | |----|----|------------------|----------|----------------------|-----------------------| | 0 | 0 | Normal Operation | Enabled | Enabled | Enabled | | 0 | 1 | Normal Operation | Enabled | Disabled | Disabled | | 1 | 0 | Shutdown | Disabled | Disabled | Enabled | | _1 | 1 | Shutdown | Disabled | Disabled | Disabled | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 10. Charge Pump V+ Exiting Shutdown Figure 11. Charge Pump V – Exiting Shutdown Figure 12. Charge Pump V+/V- vs. Load Current (V<sub>CC</sub> = 3.3 V) Figure 13. Transmitter Output vs. Load Capacitance $(V_{CC} = 3.3 V, Data Rate = 460 kbps)$ Figure 14. Slew Rate vs. Load Capacitance ( $V_{CC} = 3.3 \text{ V}$ ) Figure 15. Supply Current vs. Load Capacitance ( $R_L = 3 \text{ k}\Omega$ ) ( $V_{CC} = 3.3 \text{ V}$ , Data Rate = 460 kbps) Figure 16. Supply Current vs. Load Capacitance ( $R_L$ = Infinite) ( $V_{CC}$ = 3.3 V, Data Rate = 460 kbps) Figure 17. Supply Current vs. Load Capacitance ( $V_{CC} = 3.3 V$ , $R_L = 5 k\Omega$ ) Figure 18. Transmitter Output (High) Exiting Shutdown Figure 19. Transmitter Output (Low) Exiting Shutdown Figure 20. Transmitter Output Voltage High/Low vs. Load Capacitance ( $V_{CC} = 3.3 \text{ V}$ , CLK = 1 Mb/s, $R_L = 5 \text{ k}\Omega$ , ADM3307E) Figure 21. Oscillator Frequency vs. Load Current ### CIRCUIT DESCRIPTION The internal circuitry consists mainly of four sections. These include the following: - A charge pump voltage converter - 3.3 V logic to EIA-232 transmitters - EIA-232 to 3.3 V logic receivers - Transient protection circuit on all I/O lines #### Charge Pump DC-to-DC Voltage Converter The charge pump voltage converter consists of a 250 kHz (300 kHz for ADM3307E) oscillator and a switching matrix. The converter generates a $\pm 9$ V supply from the input 3.0 V level. This is done in two stages using a switched capacitor technique. First, the 3.0 V input supply is tripled to 9.0 V using Capacitor C4 as the charge storage element. The +9.0 V level is then inverted to generate –9.0 V using C5 as the storage element. However, it should be noted that, unlike other charge pump dcto-dc converters, the charge pump on the ADM3307E does not run open-loop. The output voltage is regulated to $\pm 7.25$ V (or $\pm 6.5$ V for the ADM3310E and ADM3315E) by the Green Idle circuit and never reaches $\pm 9$ V in practice. This saves power as well as maintains a more constant output voltage. Figure 24. Charge Pump Voltage Tripler The tripler operates in two phases. During the oscillator low phase, S1 and S2 are closed and C1 charges rapidly to $V_{\text{CC}}$ . S3, S4, and S5 are open, and S6 and S7 are closed. During the oscillator high phase, S1 and S2 are open, and S3 and S4 are closed, so the voltage at the output of S3 is $2V_{\rm CC}$ . This voltage is used to charge C2. In the absence of any discharge current, C2 charges up to $2V_{\rm CC}$ after several cycles. During the oscillator high phase, as previously mentioned, S6 and S7 are closed, so the voltage at the output of S6 is $3V_{\rm CC}$ . This voltage is then used to charge C3. The voltage inverter is illustrated in Figure 25. Figure 25. Charge Pump Voltage Inverter During the oscillator high phase, S10 and S11 are open, while S8 and S9 are closed. C3 is charged to $3V_{\rm CC}$ from the output of the voltage tripler over several cycles. During the oscillator low phase, S8 and S9 are open, while S10 and S11 are closed. C3 is connected across C5, whose positive terminal is grounded and whose negative terminal is the V– output. Over several cycles, C5 charges to $-3~V_{\rm CC}$ . The V+ and V- supplies may also be used to power external circuitry if the current requirements are small. See Figure 12 in the Typical Performance Characteristics section. #### What Is Green Idle? Green Idle is a method of minimizing power consumption under idle (no transmit) conditions while still maintaining the ability to transmit data instantly. #### How Does it Work? Charge pump type dc-to-dc converters used in RS-232 line drivers normally operate open-loop, that is, the output voltage is not regulated in any way. Under light load conditions, the output voltage is close to twice the supply voltage for a doubler and three times the supply voltage for a tripler, with very little ripple. As the load current increases, the output voltage falls and the ripple voltage increases. Even under no-load conditions, the oscillator and charge pump operate at a very high frequency with consequent switching losses and current drain. Green Idle works by monitoring the output voltage and maintaining it at a constant value of around 7 $V^1$ . When the voltage rises above 7.25 $V^2$ the oscillator is turned off. When the voltage falls below 7 $V^1$ , the oscillator is turned on and a burst of charging pulses is sent to the reservoir capacitor. When the oscillator is turned off, the power consumption of the charge pump is virtually zero, so the average current drain under light load conditions is greatly reduced. $<sup>^{\</sup>rm 1}$ For ADM3310E and ADM3315E, replace with 6.5 V. <sup>&</sup>lt;sup>2</sup> For ADM3310E and ADM3315E, replace with 6.25 V. A block diagram of the Green Idle circuit is shown in Figure 26. Both V+ and V- are monitored and compared to a reference voltage derived from an on-chip band gap device. If either V+ or V- fall below 7 $V^1$ , the oscillator starts up until the voltage rises above 7.25 $V^2$ . Figure 26. Block Diagram of Green Idle Circuit The operation of Green Idle for V+ under various load conditions is illustrated in Figure 27. Under light load conditions, C1 is maintained in a charged condition, and only a single oscillator pulse is required to charge up C2. Under these conditions, V+ may actually overshoot 7.25 V<sup>2</sup> slightly. Figure 27. Operation of Green Idle under Various Load Conditions Under medium load conditions, it may take several cycles for C2 to charge up to $7.25 \text{ V}^2$ . The average frequency of the oscillator is higher because there are more pulses in each burst and the bursts of pulses are closer together and more frequent. Under high load conditions, the oscillator is on continuously if the charge pump output cannot reach $7.25 \text{ V}^2$ . #### Green Idle Vs. Shutdown Shutdown mode minimizes power consumption by shutting down the charge pump altogether. In this mode, the switches in the voltage tripler are configured so V+ is connected directly to $V_{\rm CC}$ . V- is zero because there is no charge pump operation to charge C5. This means there is a delay when coming out of shutdown mode before V+ and V- achieve their normal operating voltages. Green Idle maintains the transmitter supply voltages under transmitter idle conditions so this delay does not occur. #### Doesn't Green Idle Increase Supply Voltage Ripple? The ripple on the output voltage of a charge pump operating in open-loop depends on three factors: the oscillator frequency, the value of the reservoir capacitor, and the load current. The value of the reservoir capacitor is fixed. Increasing the oscillator frequency decreases the ripple voltage; decreasing the oscillator frequency increases it. Increasing the load current increases the ripple voltage; decreasing the load current decreases it. The ripple voltage at light loads is naturally lower than that for high load currents. Using Green Idle, the ripple voltage is determined by the high and low thresholds of the Green Idle circuit. These are nominally 7 $V^1$ and 7.25 $V^2$ , so the ripple is 250 mV under most load conditions. With very light load conditions, there may be some overshoot above 7.25 $V^2$ , so the ripple is slightly greater. Under heavy load conditions where the output never reaches 7.25 $V^2$ , the Green Idle circuit is inoperative and the ripple voltage is determined by the load current, the same as in a normal charge pump. #### What about Electromagnetic Compatibility? Green Idle does not operate with a constant oscillator frequency. As a result, the frequency and spectrum of the oscillator signal vary with load. Any radiated and conducted emissions also vary accordingly. Like other Analog Devices RS-232 transceiver products, the ADM33xxE devices feature slew rate limiting and other techniques to minimize radiated and conducted emissions. <sup>&</sup>lt;sup>1</sup> For ADM3310E and ADM3315E, replace with 6.5 V. <sup>&</sup>lt;sup>2</sup> For ADM3310E and ADM3315E, replace with 6.25 V. #### **Transmitter (Driver) Section** The drivers convert 3.3 V logic input levels into EIA-232 output levels. With $V_{CC}$ = 3.0 V and driving an EIA-232 load, the output voltage swing is typically $\pm 6.4$ V (or $\pm 5.5$ V for ADM3310E and ADM3315E). Unused inputs may be left unconnected, because an internal 400 kV pull-up resistor pulls them high forcing the outputs into a low state. The input pull-up resistors typically source 8 mA when grounded, so unused inputs should either be connected to $V_{\rm CC}$ or left unconnected in order to minimize power consumption. #### **Receiver Section** The receivers are inverting level shifters that accept RS-232 input levels and translate them into 3.3 V logic output levels. The inputs have internal 5 k $\Omega$ pull-down resistors (22 k $\Omega$ for the ADM3310E) to ground and are also protected against overvoltages of up to $\pm 30$ V. Unconnected inputs are pulled to 0 V by the internal 5 k $\Omega$ (or 22 k $\Omega$ for the ADM3315E) pull-down resistor. This, therefore, results in a Logic 1 output level for unconnected inputs or for inputs connected to GND. The receivers have Schmitt trigger inputs with a hysteresis level of 0.14 V. This ensures error-free reception for both noisy inputs and for inputs with slow transition times. #### **ENABLE AND SHUTDOWN** The enable function is intended to facilitate data bus connections where it is desirable to three-state the receiver outputs. In the disabled mode, all receiver outputs are placed in a high impedance state. The shutdown function is intended to shut the device down, thereby minimizing the quiescent current. In shutdown, all transmitters are disabled. All receivers are shut down, except for Receiver R3 (ADM3307E, ADM3312E, and ADM3315E), Receiver R5 (ADM3311E), and Receiver R4 and Receiver R5 (ADM3310E). Note that disabled transmitters are not three-stated in shutdown, so it is not permitted to connect multiple (RS-232) driver outputs together. The shutdown feature is very useful in battery-operated systems because it reduces the power consumption to 66 nW. During shutdown, the charge pump is also disabled. When exiting shutdown, the charge pump is restarted and it takes approximately 100 $\mu s$ for it to reach its steady-state operating conditions. Figure 29. Receiver Enable Timing #### **High Baud Rate** The ADM33xxE features high slew rates, permitting data transmission at rates well in excess of the EIA/RS-232E specifications. RS-232 voltage levels are maintained at data rates up to 230 kbps (460 kbps for ADM3307E) under worst-case loading conditions. This allows for high speed data links between two terminals. #### LAYOUT AND SUPPLY DECOUPLING Because of the high frequencies at which the ADM33xxE oscillator operates, particular care should be taken with printed circuit board layout, with all traces being as short as possible and C1 to C3 being connected as close to the device as possible. The use of a ground plane under and around the device is also highly recommended. When the oscillator starts up during Green Idle operation, large current pulses are taken from $V_{\rm CC}$ . For this reason, $V_{\rm CC}$ should be decoupled with a parallel combination of $10~\mu F$ tantalum and $0.1~\mu F$ ceramic capacitors, mounted as close to the $V_{\rm CC}$ pin as possible. Capacitor C1 to Capacitor C3 can have values between $0.1~\mu F$ and $1~\mu F$ . Larger values give lower ripple. These capacitors can be either electrolytic capacitors chosen for low equivalent series resistance (ESR) or nonpolarized types, but the use of ceramic types is highly recommended. If polarized electrolytic capacitors are used, polarity must be observed (as shown by C1+). #### **ESD/EFT TRANSIENT PROTECTION SCHEME** The ADM33xxE uses protective clamping structures on all inputs and outputs that clamp the voltage to a safe level and dissipate the energy present in ESD (electrostatic) and EFT (electrical fast transients) discharges. A simplified schematic of the protection structure is shown in Figure 30 and Figure 31 (see Figure 32 and Figure 33 for ADM3307E protection structure). Each input and output contains two back-to-back high speed clamping diodes. During normal operation with maximum RS-232 signal levels, the diodes have no effect as one or the other is reverse biased depending on the polarity of the signal. If, however, the voltage exceeds about $\pm 50$ V, reverse breakdown occurs and the voltage is clamped at this level. The diodes are large p-n junctions designed to handle the instantaneous current surge that can exceed several amperes. The transmitter outputs and receiver inputs have a similar protection structure. The receiver inputs can also dissipate some of the energy through the internal 5 k $\Omega$ (or 22 k $\Omega$ for the ADM3310E) resistor to GND as well as through the protection diodes. Figure 30. Receiver Input Protection Scheme Figure 31. Transmitter Output Protection Scheme The ADM3307E protection scheme is slightly different (see Figure 32 and Figure 33). The receiver inputs, transmitter inputs, and transmitter outputs contain two back-to-back high speed clamping diodes. The receiver outputs (CMOS outputs), the SD and $\overline{EN}$ pins, contain a single reverse biased high speed clamping diode. Under normal operation with maximum CMOS signal levels, the receiver output, SD, and $\overline{EN}$ protection diodes have no effect because they are reversed biased. If, however, the voltage exceeds about 15 V, reverse breakdown occurs and the voltage is clamped at this level. If the voltage reaches –0.7 V, the diode is forward biased and the voltage is clamped at this level. The receiver inputs can also dissipate some of the energy through the internal 5 k $\Omega$ resistor to GND as well as through the protection diodes. Figure 32. ADM3307E Receiver Input Protection Scheme Figure 33. ADM3307E Transmitter Output Protection Scheme The protection structures achieve ESD protection up to $\pm 15$ kV on all RS-232 I/O lines (and all CMOS lines, including SD and $\overline{\rm EN}$ for the ADM3307E). For methods used to test the protection scheme, see the ESD Testing (IEC 1000-4-2) section. #### **ESD TESTING (IEC 1000-4-2)** IEC 1000-4-2 (previously 801-2) specifies compliance testing using two coupling methods, contact discharge and air-gap discharge. Contact discharge calls for a direct connection to the unit being tested. Airgap discharge uses a higher test voltage but does not make direct contact with the unit under testing. With air discharge, the discharge gun is moved toward the unit under testing, which develops an arc across the air gap, thus the term air discharge. This method is influenced by humidity, temperature, barometric pressure, distance, and rate of closure of the discharge gun. The contact discharge method, while less realistic, is more repeatable and is gaining acceptance in preference to the air-gap method. Although very little energy is contained within an ESD pulse, the extremely fast rise time coupled with high voltages can cause failures in unprotected semiconductors. Catastrophic destruction can occur immediately as a result of arcing or heating. Even if catastrophic failure does not occur immediately, the device can suffer from parametric degradation that can result in degraded performance. The cumulative effects of continuous exposure can eventually lead to complete failure. I/O lines are particularly vulnerable to ESD damage. Simply touching or plugging in an I/O cable can result in a static discharge that can damage or completely destroy the interface product connected to the I/O port. Traditional ESD test methods, such as the MIL-STD-883B method 3015.7, do not fully test a product's susceptibility to this type of discharge. This test was intended to test a product's susceptibility to ESD damage during handling. Each pin is tested with respect to all other pins. There are some important differences between the traditional test and the IEC test. - The IEC test is much more stringent in terms of discharge energy. The peak current injected is over four times greater. - The current rise time is significantly faster in the IEC test. - The IEC test is carried out while power is applied to the device. It is possible that the ESD discharge could induce latch-up in the device under test. This test, therefore, is more representative of a real world I/O discharge where the equipment is operating normally with power applied. For maximum peace of mind, however, both tests should be performed, ensuring maximum protection both during handling and later during field service. Figure 34. ESD Test Standards Figure 35. Human Body Model ESD Current Waveform Figure 36. IEC1000-4-2 ESD Current Waveform The ADM33xxE devices are tested using both of the previously mentioned test methods. All pins are tested with respect to all other pins as per the Human Body Model, ESD Assoc. Std. 55.1 specification. In addition, all I/O pins are tested as per the IEC 1000-4-2 test specification. The products were tested under the following conditions: - Power-On—Normal Operation - Power-Off There are four levels of compliance defined by IEC 1000-4-2. The ADM33xxE parts meet the most stringent compliance level for both contact and air-gap discharge. This means the products are able to withstand contact discharges in excess of 8 kV and airgap discharges in excess of 15 kV. Table 9. IEC 1000-4-2 Compliance Levels | Level | Contact Discharge (kV) | Air Discharge (kV) | |-------|------------------------|--------------------| | 1 | 2 | 2 | | 2 | 4 | 4 | | 3 | 6 | 8 | | 4 | 8 | 15 | ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2 Figure 37. 32-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 5 mm x 5 mm Body, Very Thin Quad (CP-32-2) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-150-AH Figure 38. 28-Lead Shrink Small Outline Package [SSOP] (RS-28) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MO-153-AD Figure 39. 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MO-153-AE Figure 40. 28-Lead Thin Shrink Small Outline Package [TSSOP] (RU-28) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |---------------------------------|-------------------|--------------------------------------------------|------------------| | ADM3307EARU | −40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3307EARU-REEL | −40°C to +85°C | 28-Lead Tape and Reel | RU-28 | | ADM3307EARU-REEL7 | −40°C to +85°C | 28-Lead Tape and Reel | RU-28 | | ADM3307EARUZ <sup>1</sup> | −40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3307EARUZ-REEL <sup>1</sup> | −40°C to +85°C | 28-Lead Tape and Reel | RU-28 | | ADM3307EARUZ-REEL7 <sup>1</sup> | −40°C to +85°C | 28-Lead Tape and Reel | RU-28 | | ADM3307EACP | −40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3307EACP-REEL | −40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3307EACP-REEL7 | −40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3307EACPZ <sup>1</sup> | −40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3307EACPZ-REEL <sup>1</sup> | −40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3307EACPZ-REEL7 <sup>1</sup> | −40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3310EARU | -40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3310EARU-REEL | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3310EARU-REEL7 | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3310EARUZ <sup>1</sup> | -40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3310EARUZ-REEL <sup>1</sup> | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3310EARUZ-REEL7 <sup>1</sup> | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3310EACP | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3310EACP-REEL | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3310EACP-REEL7 | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3310EACPZ <sup>1</sup> | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3310EACPZ-REEL <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3310EACPZ-REEL7 <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3311EARS | -40°C to +85°C | 28-Lead Shrink Small Outline [SSOP] | RS-28 | | ADM3311EARS-REEL | -40°C to +85°C | 28-Lead SSOP Tape and Reel | RS-28 | | ADM3311EARS-REEL7 | -40°C to +85°C | 28-Lead SSOP Tape and Reel | RS-28 | | ADM3311EARSZ <sup>1</sup> | -40°C to +85°C | 28-Lead Shrink Small Outline [SSOP] | RS-28 | | ADM3311EARSZ-REEL <sup>1</sup> | -40°C to +85°C | 28-Lead SSOP Tape and Reel | RS-28 | | ADM3311EARSZ-REEL7 <sup>1</sup> | -40°C to +85°C | 28-Lead SSOP Tape and Reel | RS-28 | | ADM3311EARU | -40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3311EARU-REEL | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3311EARU-REEL7 | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3311EARUZ <sup>1</sup> | -40°C to +85°C | 28-Lead Thin Shrink Small Outline [TSSOP] | RU-28 | | ADM3311EARUZ-REEL <sup>1</sup> | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | RU-28 | | ADM3311EARUZ-REEL7 <sup>1</sup> | -40°C to +85°C | 28-Lead TSSOP Tape and Reel | | | | -40°C to +85°C | · | RU-28<br>CP-32-2 | | ADM3311EACP REEL | | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | | | ADM3311EACP-REEL | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3311EACP-REEL7 | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3311EACPZ PEEL1 | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3311EACPZ-REEL <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3311EACPZ-REEL7 <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3312EARU | -40°C to +85°C | 24-Lead Thin Shrink Small Outline [TSSOP] | RU-24 | | ADM3312EARU-REEL | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3312EARU-REEL7 | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3312EARUZ <sup>1</sup> | -40°C to +85°C | 24-Lead Thin Shrink Small Outline [TSSOP] | RU-24 | | ADM3312EARUZ-REEL <sup>1</sup> | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3312EARUZ-REEL7 <sup>1</sup> | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3312EACP | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3312EACP-REEL | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3312EACP-REEL7 | −40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | Model | Temperature Range | Package Description | Package Option | |---------------------------------|-------------------|--------------------------------------------------|----------------| | ADM3312EACPZ <sup>1</sup> | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3312EACPZ-REEL <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3312EACPZ-REEL7 <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3315EARU | -40°C to +85°C | 24-Lead Thin Shrink Small Outline [TSSOP] | RU-24 | | ADM3315EARU-REEL | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3315EARU-REEL7 | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3315EARUZ <sup>1</sup> | -40°C to +85°C | 24-Lead Thin Shrink Small Outline [TSSOP] | RU-24 | | ADM3315EARUZ-REEL <sup>1</sup> | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3315EARUZ-REEL7 <sup>1</sup> | -40°C to +85°C | 24-Lead TSSOP Tape and Reel | RU-24 | | ADM3315EACP | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3315EACP-REEL | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3315EACP-REEL7 | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3315EACPZ <sup>1</sup> | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | | ADM3315EACPZ-REEL <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | | ADM3315EACPZ-REEL7 <sup>1</sup> | -40°C to +85°C | 32-Lead LFCSP_VQ Tape and Reel | CP-32-2 | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part. ## **NOTES** ## **NOTES** **NOTES**