# 8-Bit, High Bandwidth **Multiplying DAC with Serial Interface** AD5425 #### **FEATURES** 2.5 V to 5.5 V supply operation 50 MHz serial interface 9.5 MSPS update rate INL of ±0.25 LSB 10 MHz multiplying bandwidth ±10 V reference input Low glitch energy: <2 nV-s Extended temperature range: -40°C to +125°C 10-lead MSOP package **Guaranteed monotonic** 4-quadrant multiplication Power-on reset with brownout detection **LDAC** function 0.4 µA typical power consumption #### **APPLICATIONS** Portable battery-powered applications **Waveform generators Analog processing** Instrumentation applications **Programmable amplifiers and attenuators** Digitally controlled calibration **Programmable filters and oscillators Composite video Ultrasound** Gain, offset, and voltage trimming #### **GENERAL DESCRIPTION** The AD54251 is a CMOS, 8-bit, current output digital-toanalog converter that operates from a 2.5 V to 5.5 V power supply, making it suitable for battery-powered applications and many other applications. This DAC utilizes a double buffered, 3-wire serial interface that is compatible with SPI®, QSPI™, MICROWIRE™, and most DSP interface standards. An LDAC pin is also provided, which allows simultaneous updates in a multi-DAC configuration. On power-up, the internal shift register and latches are filled with 0s and the DAC outputs are 0 V. As a result of manufacturing on a CMOS submicron process, this DAC offers excellent 4-quadrant multiplication characteristics with large signal multiplying bandwidths of 10 MHz. The applied external reference input voltage ( $V_{REF}$ ) determines the full-scale output current. An integrated feedback resistor, R<sub>FB</sub>, provides temperature tracking and full-scale voltage output when combined with an external I-to-V precision amplifier. The AD5425 is available in a small, 10-lead MSOP package. <sup>1</sup> U.S. Patent No. 5,969,657 #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **TABLE OF CONTENTS** | Specifications | . 3 | |---------------------------------------------|-----| | Timing Characteristics | . 5 | | Absolute Maximum Ratings | . 6 | | ESD Caution | . 6 | | Pin Configuration and Function Descriptions | . 7 | | Typical Performance Characteristics | . 8 | | Terminology | 13 | | Theory of Operation | 14 | | Circuit Operation | 14 | | Single-Supply Applications | 16 | | Positive Output Voltage | 16 | | Adding Gain | 17 | |-----------------------------------------------------|----| | DACs Used as a Divider or Programmable Gain Element | 17 | | Reference Selection | 17 | | Amplifier Selection | 18 | | Serial Interface | 19 | | Microprocessor Interfacing | 19 | | PCB Layout and Power Supply Decoupling | 22 | | Evaluation Board | 22 | | Operating the Evaluation Board | 22 | | Outline Dimensions | 27 | | Ordering Guide | 27 | #### **REVISION HISTORY** ### 3/05—Rev. 0 to Rev. A | Updated Format | Universal | |---------------------------------------|-----------| | Changes to Specifications Section | 3 | | Added Figure 18, Figure 20, Figure 21 | | | Change to Table 7 | | 2/04—Revision 0: Initial Version # **SPECIFICATIONS** $V_{DD}$ = 2.5 V to 5.5 V, $V_{REF}$ = 10 V, $I_{OUT}$ 2 = 0 V. Temperature range for Y version: $-40^{\circ}$ C to $+125^{\circ}$ C. All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. DC performance measured with OP177, ac performance with AD8038, unless otherwise noted. Table 1. | Parameter | Min | Тур | Max | Unit | Conditions/Comments | |---------------------------------------|---------------------|-----|-------|------------|-------------------------------------------------------------------------------------------------------| | STATIC PERFORMANCE | | | | | | | Resolution | | | 8 | Bits | | | Relative Accuracy | | | ±0.25 | LSB | | | Differential Nonlinearity | | | ±0.5 | LSB | Guaranteed monotonic | | Gain Error | | | ±10 | mV | | | Gain Error Temperature Coefficient | | ±5 | | ppm FSR/°C | | | Output Leakage Current | | | ±10 | nA | Data = $0x0000$ , $T_A = 25$ °C, $I_{OUT}1$ | | | | | ±20 | nA | Data = $0x0000$ , T = $-40^{\circ}$ C to $+125^{\circ}$ C, $I_{OUT}$ 1 | | REFERENCE INPUT <sup>1</sup> | | | | | | | Reference Input Range | | ±10 | | V | | | V <sub>REF</sub> Input Resistance | 8 | 10 | 12 | kΩ | Input resistance TC = −50 ppm/°C | | R <sub>FB</sub> Resistance | 8 | 10 | 12 | kΩ | Input resistance $TC = -50 \text{ ppm/}^{\circ}C$ | | Input Capacitance | | | | | | | Code Zero Scale | | 3 | 6 | pF | | | Code Full Scale | | 5 | 8 | pF | | | DIGITAL INPUT/OUTPUT <sup>1</sup> | | | | | | | Input High Voltage, V <sub>IH</sub> | 1.7 | | | V | | | Input Low Voltage, V <sub>IL</sub> | | | 0.6 | V | | | Output High Voltage, V <sub>OH</sub> | V <sub>DD</sub> – 1 | | | V | $V_{DD} = 4.5 \text{ V to 5 V}$ , $I_{SOURCE} = 200 \mu\text{A}$ | | | $V_{DD}-0.5$ | | | V | $V_{DD} = 2.5 \text{ V to } 3.6 \text{ V, } I_{SOURCE} = 200 \mu\text{A}$ | | Output Low Voltage, Vol | | | 0.4 | V | $V_{DD} = 4.5 \text{ V to 5 V}, I_{SINK} = 200 \mu\text{A}$ | | | | | 0.4 | V | $V_{DD} = 2.5 \text{ V to } 3.6 \text{ V, } I_{SINK} = 200 \mu\text{A}$ | | Input Leakage Current, I <sub>⊩</sub> | | | 1 | μΑ | | | Input Capacitance | | 4 | 10 | pF | | | DYNAMIC PERFORMANCE <sup>1</sup> | | | | | | | Reference Multiplying Bandwidth | | 10 | | MHz | $V_{REF} = \pm 3.5 \text{ V}$ , DAC loaded all 1s | | Output Voltage Settling Time | | | | | $V_{REF} = \pm 3.5 \text{ V}$ , $R_{LOAD} = 100 \Omega$ , DAC latch alternately loaded with 0s and 1s | | Measured to ±1 mV | | 90 | 160 | ns | anternately loaded with 03 and 13 | | Measured to ±4 mV | | 55 | 110 | ns | | | Measured to ±16 mV | | 50 | 100 | ns | | | Digital Delay | | 40 | 75 | ns | Interface delay time | | 10% to 90% Settling Time | | 15 | 30 | ns | Rise and fall time, $V_{REF} = 10 \text{ V}$ , $R_{LOAD} = 100 \Omega$ | | Digital-to-Analog Glitch Impulse | | 2 | | nV-s | 1 LSB change around major carry $V_{REF} = 0 \text{ V}$ | | Multiplying Feedthrough Error | | _ | | 3 | DAC latch loaded with all 0s. $V_{REF} = \pm 3.5 \text{ V}$ | | manapiying reconil ough Enoi | | 70 | | dB | 1 MHz | | | | 48 | | dB | 10 MHz | | Output Capacitance | | | | | 10 11112 | | lout1 | | 12 | 17 | pF | All 0s loaded | | -501. | | 25 | 30 | pF | All 1s loaded | | Іоит2 | | 22 | 25 | pF | All 0s loaded | | -0012 | | 10 | 12 | pF | All 1s loaded | | Digital Feedthrough | | 0.1 | 12 | nV-s | Feedthrough to DAC output with SYNC high | | Analog THD | | 81 | | dB | and alternate loading of all 0s and all 1s<br>V <sub>REF</sub> = 3.5 V p-p; all 1s loaded, f = 1 kHz | | Parameter | Min | Тур | Max | Unit | Conditions/Comments | |--------------------------------|-----|-----|-------|-------------------|-------------------------------------------------------------------------------------------------------| | Digital THD | | | | | Clock = 1 MHz, V <sub>REF</sub> = 3.5 V, C <sub>COMP</sub> = 1.8 pF | | 50 kHz f <sub>OUT</sub> | | 70 | | dB | | | 20 kHz fouт | | 73 | | dB | | | Output Noise Spectral Density | | 25 | | nV√ <del>Hz</del> | @ 1 kHz | | SFDR Performance (Wide Band) | | | | | $Clock = 2 MHz$ , $V_{REF} = 3.5 V$ | | 50 kHz f <sub>ουτ</sub> | | 67 | | dB | | | 20 kHz f <sub>ουτ</sub> | | 68 | | dB | | | SFDR Performance (Narrow Band) | | | | | $Clock = 2 MHz, V_{REF} = 3.5 V$ | | 50 kHz f <sub>ουτ</sub> | | 73 | | dB | | | 20 kHz f <sub>ουτ</sub> | | 75 | | dB | | | Intermodulation Distortion | | 79 | | dB | $f_1 = 20 \text{ kHz}, f_2 = 25 \text{ kHz}, \text{clock} = 2 \text{ MHz},$ $V_{REF} = 3.5 \text{ V}$ | | POWER REQUIREMENTS | | | | | | | Power Supply Range | 2.5 | | 5.5 | V | | | I <sub>DD</sub> | | | 0.6 | μΑ | $T_A = 25$ °C, logic inputs = 0 V or $V_{DD}$ | | | | 0.4 | 5 | μΑ | Logic inputs = 0 V or $V_{DD}$ , $T = -40$ °C to +125°C | | Power Supply Sensitivity | | | 0.001 | %/% | $\Delta V_{DD} = \pm 5\%$ | $<sup>^{\</sup>rm 1}$ Guaranteed by design and characterization, not subject to production test. ## TIMING CHARACTERISTICS All input signals are specified with tr = tf = 1 ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2. $V_{DD} = 2.5$ V to 5.5 V, $V_{REF} = 10 \text{ V}$ , $I_{OUT}2 = 0 \text{ V}$ , temperature range for Y version: $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ ; all specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 2. | Parameter <sup>1</sup> | V <sub>DD</sub> = 2.5 V to 5.5 V | Unit | Conditions/Comments | |------------------------|----------------------------------|---------|---------------------------------------------------| | f <sub>SCLK</sub> | 50 | MHz max | Maximum clock frequency | | t <sub>1</sub> | 20 | ns min | SCLK cycle time | | $t_2$ | 8 | ns min | SCLK high time | | t <sub>3</sub> | 8 | ns min | SCLK low time | | $t_4^2$ | 13 | ns min | SYNC falling edge to SCLK falling edge setup time | | <b>t</b> <sub>5</sub> | 5 | ns min | Data setup time | | t <sub>6</sub> | 3 | ns min | Data hold time | | t <sub>7</sub> | 5 | ns min | SYNC rising edge to SCLK falling edge | | t <sub>8</sub> | 30 | ns min | Minimum SYNC high time | | <b>t</b> 9 | 0 | ns min | SCLK falling edge to LDAC falling edge | | t <sub>10</sub> | 12 | ns min | LDAC pulse width | | t <sub>11</sub> | 10 | ns min | SCLK falling edge to LDAC rising edge | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not subject to production test. <sup>2</sup> Falling or rising edge as determined by control bits of serial word. Figure 2. Timing Diagram ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 3. | Parameter | Rating | |-------------------------------------------|--------------------------------------------| | V <sub>DD</sub> to GND | −0.3 V to +7 V | | V <sub>REF</sub> , R <sub>FB</sub> to GND | −12 V to +12 V | | Ιουτ1, Ιουτ2 to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Logic Input and Output <sup>1</sup> | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Range | | | Extended Industrial (Y Version) | −40°C to +125°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | 10-lead MSOP | 206°C/W | | $\theta_{JA}$ Thermal Impedance | | | Lead Temperature, Soldering | 300°C | | (10 secs) | | | IR Reflow, Peak Temperature | 235°C | | (<20 secs) | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>1</sup> Overvoltages at SCLK, SYNC, DIN, and LDAC are clamped by internal diodes. Current should be limited to the maximum ratings given. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration ### **Table 4. Pin Function Descriptions** | Pin | Managaria | Franchica | |-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Mnemonic | Function | | 1 | Іоит1 | DAC Current Output. | | 2 | I <sub>OUT</sub> 2 | DAC Analog Ground. This pin should normally be tied to the analog ground of the system. | | 3 | GND | Digital Ground Pin. | | 4 | SCLK | Serial Clock Input. Data is clocked into the input shift register on each falling edge of the serial clock input.<br>This device can accommodate clock rates of up to 50 MHz. | | 5 | SDIN | Serial Data Input. Data is clocked into the 8-bit input register on each falling edge of the serial clock input. | | 6 | SYNC | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, it powers on the SCLK and DIN buffers and the input shift register is enabled. Data is transferred on each falling edge of the following 8 clocks. | | 7 | LDAC | Load DAC Input. Updates the DAC output. The DAC is updated when this signal goes low or alternatively; if this line is held <u>permanently</u> low, an automatic update mode is selected whereby the DAC is updated after 8 SCLK falling edges with SYNC low. | | 8 | $V_{DD}$ | Positive Power Supply Input. This part can be operated from a supply of 2.5 V to 5.5 V. | | 9 | V <sub>REF</sub> | DAC Reference Voltage Input Terminal. | | 10 | R <sub>FB</sub> | DAC Feedback Resistor Pin. Establishes voltage output for the DAC by connecting to external amplifier output. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. INL vs. Code (8-Bit DAC) Figure 5. DNL vs. Code (8-Bit DAC) Figure 6. INL vs. Reference Voltage Figure 7. DNL vs. Reference Voltage Figure 8. IOUT 1 Leakage Current vs. Temperature Figure 9. Gain Error vs. Temperature Figure 10. Linearity vs. V<sub>BIAS</sub> Voltage Applied to I<sub>OUT</sub>2 Figure 11. Gain and Offset Errors vs. $V_{BIAS}$ Voltage Applied to $I_{OUT}2$ Figure 12. Linearity vs. $V_{BIAS}$ Voltage Applied to $I_{OUT}2$ Figure 13. Gain and Offset Errors vs. Voltage Applied to Ιουτ2 Figure 14. Gain and Offset Errors vs. $V_{\it BIAS}$ Voltage Applied to $I_{\it OUT}2$ Figure 15. Linearity vs. $V_{BIAS}$ Voltage Applied to $I_{OUT}2$ Figure 16. Supply Current vs. Input Voltage Figure 17. Threshold Voltages vs. Supply Voltage Figure 18. Reference Multiplying Bandwidth—All 1s Loaded Figure 19. Midscale Transition, $V_{REF} = 3.5 V$ Figure 20. Reference Multiplying Bandwidth vs. Frequency and Code Figure 21. Reference Multiplying Bandwidth vs. Frequency and Compensation Capacitor Figure 22. THD and Noise vs. Frequency Figure 23. Power Supply Rejection vs. Frequency Figure 24. Wideband SFDR, Clock = 2 MHz, $f_{OUT}$ = 50 kHz Figure 25. Wideband SFDR, Clock = 2 MHz, fout = 20 kHz Figure 26. Narrowband SFDR, Clock = 2 MHz, $f_{OUT}$ = 20 kHz Figure 27. Narrowband SFDR, Clock = 2 MHz, $f_{\text{OUT}} = 50 \text{ kHz}$ Figure 28. Narrowband IMD ( $\pm 50\%$ ) Clock = 2 MHz, $f_{\rm OUT}1=20$ kHz, $f_{\rm OUT}2=25$ kHz ## **TERMINOLOGY** #### **Relative Accuracy** Relative accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero and full scale and is normally expressed in LSBs or as a percentage of full-scale reading. #### **Differential Nonlinearity** Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of -1 LSB maximum over the operating temperature range ensures monotonicity. #### **Gain Error** Gain error or full-scale error is a measure of the output error between an ideal DAC and the actual device output. For these DACs, ideal maximum output is $V_{\text{REF}}-1$ LSB. Gain error of the DACs is adjustable to 0 with external resistance. #### **Output Leakage Current** Output leakage current is current that flows in the DAC ladder switches when these are turned off. For the $I_{\rm OUT}1$ terminal, it can be measured by loading all 0s to the DAC and measuring the $I_{\rm OUT}1$ current. Minimum current flows in the $I_{\rm OUT}2$ line when the DAC is loaded with all 1s. #### **Output Capacitance** Capacitance from Iout1 or Iout2 to AGND. #### **Output Current Settling Time** This is the amount of time it takes for the output to settle to a specified level for a full-scale input change. For these devices, it is specified with a 100 $\Omega$ resistor to ground. The settling time specification includes the digital delay from SYNC rising edge to the full-scale output charge. #### Digital-to-Analog Glitch Impulse The amount of charge injected from the digital inputs to the analog output when the inputs change state. This is normally specified as the area of the glitch in either pA-s or nV-s depending upon whether the glitch is measured as a current or voltage signal. #### Digital Feedthrough When the device is not selected, high frequency logic activity on the device digital inputs can be capacitively coupled to show up as noise on the $I_{\text{OUT}}$ pins and subsequently into the following circuitry. This noise is digital feedthrough. #### **Multiplying Feedthrough Error** This is the error due to capacitive feedthrough from the DAC reference input to the DAC $I_{OUT}1$ terminal, when all 0s are loaded to the DAC. #### **Total Harmonic Distortion (THD)** The DAC is driven by an ac reference. The ratio of the rms sum of the harmonics of the DAC output to the fundamental value is the THD. Usually only the lower order harmonics are included, such as second to fifth. $$THD = 20 \log \frac{\sqrt{(V_2^2 + V_3^2 + V_4^2 + V_5^2)}}{V_1}$$ ### **Digital Intermodulation Distortion** Second-order intermodulation distortion (IMD) measurements are the relative magnitude of the fa and fb tones generated digitally by the DAC and the second-order products at 2fa - fb and 2fb - fa. #### Spurious-Free Dynamic Range (SFDR) SFDR is the usable dynamic range of a DAC before spurious noise interferes or distorts the fundamental signal. It is the measure of the difference in amplitude between the fundamental and the largest harmonically or nonharmonically related spur from dc to full Nyquist bandwidth (half the DAC sampling rate, or $f_{\rm S}/2$ ). Narrow band SFDR is a measure of SFDR over an arbitrary window size, in this case 50% of the fundamental. Digital SFDR is a measure of the usable dynamic range of the DAC when the signal is a digitally generated sine wave. ## THEORY OF OPERATION The AD5425 is an 8-bit current output DAC consisting of a standard inverting R-2R ladder configuration. A simplified diagram is shown in Figure 29. The feedback resistor, $R_{FB}$ , has a value of R. The value of R is typically $10~k\Omega$ (minimum 8 $k\Omega$ and maximum $12~k\Omega$ ). If $I_{OUT}1$ and $I_{OUT}2$ are kept at the same potential, a constant current flows in each ladder leg, regardless of digital input code. Therefore, the input resistance presented at $V_{REF}$ is always constant and nominally of value R. The DAC output, $I_{OUT}$ , is code-dependent, producing various resistances and capacitances. When choosing the external amplifier, take into account the variation in impedance generated by the DAC on the amplifiers inverting input node. Figure 29. Simplified Ladder Access is provided to the $V_{REF}$ , $R_{FB}$ , $I_{OUT}1$ , and $I_{OUT}2$ terminals of the DAC, making the device extremely versatile and allowing it to be configured in several different operating modes, for example, to provide a unipolar output, bipolar output, or in single-supply modes of operation in unipolar mode or 4-quadrant multiplication in bipolar mode. Note that a matching switch is used in series with the internal $R_{FB}$ feedback resistor. If users attempt to measure $R_{FB}$ , power must be applied to $V_{DD}$ to achieve continuity. # CIRCUIT OPERATION Unipolar Mode Using a single op amp, this device can easily be configured to provide 2-quadrant multiplying operation or a unipolar output voltage swing, as shown in Figure 30. When an output amplifier is connected in unipolar mode, the output voltage is given by $$V_{OUT} = -V_{REF} \times \frac{D}{2^n}$$ where D is the fractional representation of the digital word loaded to the DAC, in this case 0 to 255, and n is the number of bits. Note that the output voltage polarity is opposite to the $V_{\text{REF}}$ polarity for dc reference voltages. This DAC is designed to operate with either negative or positive reference voltages. The $V_{\rm DD}$ power pin is used by only the internal digital logic to drive the DAC switches' on and off states. This DAC is also designed to accommodate ac reference input signals in the range of -10 V to +10 V. With a fixed 10 V reference, the circuit shown in Figure 30 gives a unipolar 0 V to -10 V output voltage swing. When $V_{\rm IN}$ is an ac signal, the circuit performs 2-quadrant multiplication. Table 5 shows the relationship between digital code and the expected output voltage for unipolar operation. Table 5. Unipolar Code Table | Digital Input | Analog Output (V) | |---------------|--------------------------------------| | 1111 1111 | -V <sub>REF</sub> (255/256) | | 1000 0000 | $-V_{REF}$ (128/256) = $-V_{REF}$ /2 | | 0000 0001 | -V <sub>REF</sub> (1/256) | | 0000 0000 | $-V_{REF}(0/256) = 0$ | #### NOTES: - 1. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. - 2. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER. Figure 30. Unipolar Operation #### NOTES: - 1. R1 AND R2 ARE USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. ADJUST R1 FOR V<sub>OUT</sub> = 0 V WITH CODE 10000000 LOADED TO DAC. - 2. MATCHING AND TRACKING IS ESSENTIAL FOR RESISTOR PAIRS R3 AND R4. - 3. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1/A2 IS A HIGH Figure 31. Bipolar Operation (4-Quadrant Multiplication) #### **Bipolar Operation** In some applications, it may be necessary to generate full 4quadrant multiplying operation or a bipolar output swing. This can be easily accomplished by using another external amplifier and some external resistors, as shown in Figure 31. In this circuit, the second amplifier, A2, provides a gain of 2. Biasing the external amplifier with an offset from the reference voltage, results in full 4-quadrant multiplying operation. The transfer function of this circuit shows that both negative and positive output voltages are created as the input data, D, is incremented from code zero ( $V_{OUT} = -V_{REF}$ ) to midscale ( $V_{OUT} = 0 \text{ V}$ ) to full scale ( $V_{OUT} = +V_{REF}$ ). $$V_{OUT} = (V_{REF} \times D/2^{n-1}) - V_{REF}$$ Where D is the fractional representation of the digital word loaded to the DAC and n is the resolution of the DAC. When $V_{\text{IN}}$ is an ac signal, the circuit performs 4-quadrant multiplication. Table 6 shows the relationship between digital code and the expected output voltage for bipolar operation. Table 6. Bipolar Code Table | Digital Input | Analog Output (V) | | |---------------|-----------------------------|--| | 1111 1111 | +V <sub>REF</sub> (127/128) | | | 1000 0000 | 0 | | | 0000 0001 | -V <sub>REF</sub> (127/128) | | | 0000 0000 | -V <sub>REF</sub> (128/128) | | #### Stability In the I-to-V configuration, the I<sub>OUT</sub> of the DAC and the inverting node of the op amp must be connected as closely as possible and proper PCB layout techniques must be employed. Since every code change corresponds to a step function, gain peaking can occur if the op amp has limited GBP and there is excessive parasitic capacitance at the inverting node. This parasitic capacitance introduces a pole into the open-loop response, which can cause ringing or instability in closed-loop applications. An optional compensation capacitor, C1, can be added in parallel with R<sub>FB</sub> for stability, as shown in Figure 30 and Figure 31. Too small a value of C1 can produce ringing at the output, while too large a value can adversely affect the settling time. C1 should be found empirically, but 1 pF to 2 pF is generally adequate for compensation. ## SINGLE-SUPPLY APPLICATIONS Current Mode Operation In the current mode circuit of Figure 32, $I_{OUT}2$ and hence $I_{OUT}1$ is biased positive by an amount applied to $V_{BIAS}$ . In this configuration, the output voltage is given by $$V_{OUT} = [D \times (R_{FB}/R_{DAC}) \times (V_{BIAS} - V_{IN})] + V_{BIAS}$$ As D varies from 0 to 255, the output voltage varies from $$V_{OUT} = V_{BIAS}$$ to $V_{OUT} = 2V_{BIAS} - V_{IN}$ Figure 32. Single-Supply Current Mode Operation $V_{\text{BIAS}}$ should be a low impedance source capable of sinking and sourcing all possible variations in current at the $I_{\text{OUT}}2$ terminal without any problems. It is important to note that $V_{\rm IN}$ is limited to low voltages because the switches in the DAC ladder no longer have the same source-drain drive voltage. As a result, their on resistance differs and this degrades the linearity of the DAC. #### **Voltage Switching Mode of Operation** Figure 33 shows this DAC operating in the voltage switching mode. The reference voltage $V_{\rm IN}$ is applied to the $I_{\rm OUT}1$ pin, $I_{\rm OUT}2$ is connected to AGND, and the output voltage is available at the $V_{\rm REF}$ terminal. In this configuration, a positive reference voltage results in a positive output voltage, making single-supply operation possible. The output from the DAC is voltage at a constant impedance (the DAC ladder resistance), thus an op amp is necessary to buffer the output voltage. The reference input no longer sees constant input impedance, but one that varies with code. So, the voltage input should be driven from a low impedance source. NOTES: - 1. ADDITIONAL PINS OMITTED FOR CLARITY. - C1 PHASE COMPENSATION (1pf TO 2pf) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER. Figure 33. Single-Supply Voltage Switching Mode Operation It is important to note that $V_{\rm IN}$ is limited to low voltage because the switches in the DAC ladder no longer have the same source drain drive voltage. As a result, their on resistance differs, which degrades the linearity of the DAC. $V_{\rm IN}$ must also not go negative by more than 0.3 V, otherwise an internal diode turns on, exceeding the maximum ratings of the device. In this type of application, the full range of the DAC multiplying capability is lost. #### **POSITIVE OUTPUT VOLTAGE** Note that the output voltage polarity is opposite to the $V_{\text{REF}}$ polarity for dc reference voltages. To achieve a positive voltage output, an applied negative reference to the input of the DAC is preferred over the output inversion through an inverting amplifier because of the resistor tolerance errors. To generate a negative reference, the reference can be level shifted by an op amp such that the $V_{\text{OUT}}$ and GND pins of the reference become the virtual ground and -2.5 V respectively, as shown in Figure 34. Figure 34. Positive Voltage Output with Minimum of Components #### **ADDING GAIN** In applications where the output voltage is required to be greater than $V_{\rm IN}$ , gain can be added with an additional external amplifier or it can be achieved in a single stage. It is important to take into consideration the effect of temperature coefficients of the thin film resistors of the DAC. Simply placing a resistor in series with the $R_{\rm FB}$ resistor causes mismatches in the temperature coefficients and results in larger gain temperature coefficient errors. Instead, the circuit of Figure 35 is a recommended method of increasing the gain of the circuit. R1, R2, and R3 should all have similar temperature coefficients, but they need not match the temperature coefficients of the DAC. This approach is recommended in circuits where gains of greater than 1 are required. Figure 35. Increasing the Gain of Current Output DAC # DACS USED AS A DIVIDER OR PROGRAMMABLE GAIN ELEMENT Current steering DACs are very flexible and lend themselves to many different applications. If this type of DAC is connected as the feedback element of an op amp and $R_{\rm FB}$ is used as the input resistor as shown in Figure 36, then the output voltage is inversely proportional to the digital input fraction, D. For $D = 1 - 2^{-n}$ , the output voltage is $$V_{OUT} = -V_{IN}/D = -V_{IN}/(1-2^{-n})$$ As D is reduced, the output voltage increases. For small values of D, it is important to ensure that the amplifier does not saturate and that the required accuracy is met. For example, an 8-bit DAC driven with the Binary Code 0x10 (00010000), that is, 16 decimal, in the circuit of Figure 36, should cause the output voltage to be $16 \times V_{\rm IN}$ . However, if the DAC has a linearity specification of $\pm 0.5$ LSB, then D can in fact have a weight anywhere in the range 15.5/256 to 16.5/256. Therefore, the possible output voltage is in the range of 15.5 V<sub>IN</sub> to 16.5 V<sub>IN</sub>—an error of 3%, even though the DAC itself has a maximum error of 0.2%. Figure 36. Current Steering DAC Used as a Divider or Programmable Gain Element DAC leakage current is also a potential error source in divider circuits. The leakage current must be counterbalanced by an opposite current supplied from the op amp through the DAC. Since only a fraction, D, of the current into the $V_{\text{REF}}$ terminal is routed to the $I_{\text{OUT}}1$ terminal, the output voltage has to change as follows: Output Error Voltage Due to DAC Leakage = $(Leakage \times R)/D$ where R is the DAC resistance at the $V_{REF}$ terminal. For a DAC leakage current of 10 nA, R = 10 k $\Omega$ . With a gain (that is, 1/D) of 16 the error voltage is 1.6 mV. #### REFERENCE SELECTION When selecting a reference for use with the AD5425 current output DAC, pay attention to the reference's output voltage temperature coefficient specification. This parameter not only affects the full-scale error, but can also affect the linearity (INL and DNL) performance. The reference temperature coefficient should be consistent with the system accuracy specifications. For example, an 8-bit system required to hold its overall specification to within 1 LSB over the temperature range 0°C to 50°C dictates that the maximum system drift with temperature should be less than 78 ppm/°C. A 12-bit system with the same temperature range to overall specification within 2 LSB requires a maximum drift of 10 ppm/°C. By choosing a precision reference with a low output temperature coefficient, this error source can be minimized. Table 7 suggests some of the references available from Analog Devices that are suitable for use with this range of current output DACs. #### **AMPLIFIER SELECTION** The primary requirement for the current-steering mode is an amplifier with low input bias currents and low input offset voltage. The input offset voltage of an op amp is multiplied by the variable gain (due to the code dependent output resistance of the DAC) of the circuit. A change in this noise gain between two adjacent digital fractions produces a step change in the output voltage due to the amplifier's input offset voltage. This output voltage change is superimposed on the desired change in output between the two codes and gives rise to a differential linearity error, which if large enough, could cause the DAC to be nonmonotonic. The input bias current of an op amp also generates an offset at the voltage output as a result of the bias current flowing in the feedback resistor, $R_{\text{FB}}$ . Most op amps have input bias currents low enough to prevent any significant errors. Common-mode rejection of the op amp is important in voltage switching circuits, since it produces a code dependent error at the voltage output of the circuit. Most op amps have adequate common-mode rejection for use at an 8-bit resolution. Provided the DAC switches are driven from true wideband low impedance sources ( $V_{\rm IN}$ and AGND), they settle quickly. Consequently, the slew rate and settling time of a voltage switching DAC circuit is determined largely by the output op amp. To obtain minimum settling time in this configuration, it is important to minimize capacitance at the $V_{\rm REF}$ node (voltage output node in this application) of the DAC. This is done by using low inputs capacitance buffer amplifiers and careful board design. Most single-supply circuits include ground as part of the analog signal range, which in turns requires an amplifier that can handle rail-to-rail signals. There is a large range of single-supply amplifiers available from Analog Devices. **Table 7. Suitable ADI Precision References** | Part No. | Output Voltage (V) | Initial Tolerance (%) | Temp Drift (ppm/°C) | Iss (mA) | Output Noise (μV p-p) | Package | |----------|--------------------|-----------------------|---------------------|----------|-----------------------|---------------| | ADR01 | 10 | 0.05 | 3 | 1 | 20 | SOIC-8 | | ADR01 | 10 | 0.05 | 9 | 1 | 20 | TSOT-23, SC70 | | ADR02 | 5 | 0.06 | 3 | 1 | 10 | SOIC-8 | | ADR02 | 5 | 0.06 | 9 | 1 | 10 | TSOT-23, SC70 | | ADR03 | 2.5 | 0.10 | 3 | 1 | 6 | SOIC-8 | | ADR03 | 2.5 | 0.10 | 9 | 1 | 6 | TSOT-23, SC70 | | ADR06 | 3 | 0.10 | 3 | 1 | 10 | SOIC-8 | | ADR06 | 3 | 0.10 | 9 | 1 | 10 | TSOT-23, SC70 | | ADR431 | 2.5 | 0.04 | 3 | 0.8 | 3.5 | SOIC-8 | | ADR435 | 5 | 0.04 | 3 | 0.8 | 8 | SOIC-8 | | ADR391 | 2.5 | 0.16 | 9 | 0.12 | 5 | TSOT-23 | | ADR395 | 5 | 0.10 | 9 | 0.12 | 8 | TSOT-23 | **Table 8. Suitable Precision ADI Op Amps** | Part No. | Supply Voltage (V) | Vos (Max) (μV) | I <sub>B</sub> (Max) (nA) | 0.1 Hz to 10 Hz<br>Noise (μV p-p) | Supply Current (μA) | Package | |----------|--------------------|----------------|---------------------------|-----------------------------------|---------------------|--------------| | OP97 | ±2 to ±20 | 25 | 0.1 | 0.5 | 600 | SOIC-8 | | OP1177 | ±2.5 to ±15 | 60 | 2 | 0.4 | 500 | MSOP, SOIC-8 | | AD8551 | 2.7 to 5 | 5 | 0.05 | 1 | 975 | MSOP, SOIC-8 | | AD8603 | 1.8 to 6 | 50 | 0.001 | 2.3 | 50 | TSOT | | AD8628 | 2.7 to 6 | 5 | 0.1 | 0.5 | 850 | TSOT, SOIC-8 | Table 9. Suitable High Speed ADI Op Amps | Part No. | Supply Voltage (V) | BW @ ACL (MHz) | Slew Rate (V/μs) | Vos (Max) (μV) | I <sub>B</sub> (Max) (nA) | Package | | |----------|--------------------|----------------|------------------|----------------|---------------------------|---------------------|--| | AD8065 | 5 to 24 | 145 | 180 | 1500 | 6000 | SOIC-8, SOT-23,MSOP | | | AD8021 | ±2.5 to ±12 | 490 | 120 | 1000 | 10500 | SOIC-8, MSOP | | | AD8038 | 3 to 12 | 350 | 425 | 3000 | 750 | SOIC-8, SC70-5 | | | AD9631 | ±3 to ±6 | 320 | 1300 | 10000 | 7000 | SOIC-8 | | #### **SERIAL INTERFACE** The AD5425 has a simple 3-wire interface that is compatible with SPI, QSPI, MICROWIRE, and DSP interface standards. Data is written to the device in 8-bit words. This 8-bit word consists of 8 data bits, as shown in Figure 37. Figure 37. 8-Bit Input Shift Register Contents SYNC is an edge-triggered input that acts as a frame synchronization signal and chip enable. Data can be transferred into the device only while SYNC is low. To start the serial data transfer, SYNC should be taken low, observing the minimum SYNC falling to SCLK falling edge setup time, t<sub>4</sub>. After loading eight data bits to the shift register, the SYNC line is brought high. The contents of the DAC register and the output are updated by bringing LDAC low any time after the 8-bit data transfer is complete, as seen in the timing diagram of Figure 2. LDAC can be tied permanently low if required. For another serial transfer to take place, the interface must be enabled by another falling edge of SYNC. #### Low Power Serial Interface To minimize the power consumption of the device, the interface fully powers up only when the device is being written to, that is, on the falling edge of SYNC. The SCLK and SDIN input buffers are powered down on the rising edge of SYNC. #### MICROPROCESSOR INTERFACING Microprocessor interfacing to this DAC is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire interface consisting of a clock signal, a data signal, and a synchronization signal. An $\overline{\text{LDAC}}$ pin is also included. The AD5425 requires an 8-bit word with the default being data valid on the falling edge of SCLK, but this is changeable via the control bits in the data-word. #### ADSP-21xx-to AD5425 Interface The ADSP-21xx family of DSPs is easily interfaced to this family of DACs without extra glue logic. Figure 38 shows an example of an SPI interface between the DAC and the ADSP-2191. SCK of the DSP drives the serial data line, DIN. SYNC is driven from one of the port lines, in this case SPIxSEL. Figure 38. ADSP-2191 SPI-to-AD5425 Interface A serial interface between the DAC and DSP SPORT is shown in Figure 39. In this interface example, SPORT0 is used to transfer data to the DAC shift register. Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP's serial clock and clocked into the DAC input shift register on the falling edge of its SCLK. The update of the DAC output takes place on the rising edge of the SYNC signal. Figure 39. ADSP-2101/ADSP-2103/ADSP-2191 SPORT-to-AD5425 Interface Communication between two devices at a given clock speed is possible when the following specifications from one device to the other are compatible: frame sync delay and frame sync setup and hold, data delay and data setup and hold, and SCLK width. The DAC interface expects a $t_4$ (SYNC falling edge to SCLK falling edge setup time) of 13 ns minimum. Consult the ADSP-21xx user manual for information on clock and frame sync frequencies for the SPORT register. Table 10. SPORT Control Register Setup | Name | Setting | Description | |--------|---------|-------------------------| | TFSW | 1 | Alternate framing | | INVTFS | 1 | Active low frame signal | | DTYPE | 00 | Right-justify data | | ISCLK | 1 | Internal serial clock | | TFSR | 1 | Frame every word | | ITFS | 1 | Internal framing signal | | SLEN | 0111 | 8-bit data-word | #### ADSP-BF5xx-to-AD5425 Interface The ADSP-BF5xx family of processors has an SPI-compatible port that enables the processor to communicate with SPI-compatible devices. A serial interface between the ADSP-BF5xx and the AD5425 DAC is shown in Figure 40. In this configuration, data is transferred through the MOSI (master output/slave input) pin. SYNC is driven by the SPI chip select pin, which is a reconfigured programmable flag pin. Figure 40. ADSP-BF5xx-to-AD5425 Interface The ADSP-BF5xx processor incorporates channel synchronous serial ports (SPORT). A serial interface between the DAC and the DSP SPORT is shown in Figure 41. When the SPORT is enabled, initiate transmission by writing a word to the Tx register. The data is clocked out on each rising edge of the DSP's serial clock and clocked into the DAC's input shift register on the falling edge of its SCLK. The DAC output is updated by using the transmit frame synchronization (TFS) line to provide a SYNC signal. Figure 41. ADSP-BF5xx-to-AD5425 Interface #### 80C51/80L51-to-AD5425 Interface A serial interface between the DAC and the 8051 is shown in Figure 42. TxD of the 8051 drives SCLK of the DAC serial interface, while RxD drives the serial data line, $D_{\rm IN}$ . P3.3 is a bit-programmable pin on the serial port that drives $\overline{\rm SYNC}$ . When data is transmitted to the switch, P3.3 is taken low. The 80C51/80L51 transmits data in 8-bit bytes, which fits the AD5425 since it only requires an 8-bit word. Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge. As a result, no glue logic is required between the DAC and microcontroller interface. P3.3 is taken high at the completion of this cycle. The 8051 provides the LSB of its SBUF register as the first bit in the data stream. The DAC input register requires that the MSB is the first bit received. The transmit routine should take this into account. Figure 42. 80C51/80L51-to-AD5425 Interface #### MC68HC11 Interface-to-AD5425 Interface Figure 43 shows an example of a serial interface between the DAC and the MC68HC11 microcontroller. The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode (MSTR = 1), clock polarity bit (CPOL) = 0, and the clock phase bit (CPHA) = 1. The SPI is configured by writing to the SPI control register (SPCR) (see the MC68HC11 user manual). SCK of the MC68HC11 drives the SCLK of the DAC interface, the MOSI output drives the serial data line, D<sub>IN</sub>, of the AD5425. The $\overline{\text{SYNC}}$ signal is derived from a port line, PC7. When data is being transmitted to the AD5425, the $\overline{\text{SYNC}}$ line is taken low (PC7). Data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the MC68HC11 is transmitted in 8-bit bytes with only 8 falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. PC7 is taken high at the end of the write. Figure 43. 68HC11/68L11-to-AD5425 Interface #### MICROWIRE-to-AD5425 Interface Figure 44 shows an interface between the DAC and any MICROWIRE<sup>™</sup>-compatible device. Serial data is shifted out on the falling edge of the serial clock, SK, and is clocked into the DAC input shift register on the rising edge of SK, which corresponds to the falling edge of the DAC's SCLK. Figure 44. MICROWIRE-to-AD5425 Interface #### PIC16C6x/7x-to-AD5425 The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit (CKP) = 0. This is done by writing to the synchronous serial port control register (SSPCON) (see the PIC16/17 microcontroller user manual). In this example, I/O Port RA1 is being used to provide a $\overline{\text{SYNC}}$ signal and enable the DAC serial port. This microcontroller transfers eight bits of data during each serial transfer operation. Figure 45 shows the connection diagram. Figure 45. PIC16C6x/7x-to-AD5425 Interface ## PCB LAYOUT AND POWER SUPPLY DECOUPLING In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5425 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the DAC is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. These DACs should have an ample supply bypassing of 10 $\mu F$ in parallel with 0.1 $\mu F$ on the supply and located as close to the package as possible—ideally up against the device. The 0.1 $\mu F$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), such as found in the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. Low ESR, 1 $\mu F$ to 10 $\mu F$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize transient disturbance and to filter out low frequency ripple. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side. It is good practice to employ compact, minimum lead length PCB layout design. Leads to the input should be as short as possible to minimize IR drops and stray inductance. The PCB metal traces between $V_{\text{REF}}$ and $R_{\text{FB}}$ should also be matched to minimize gain error. To maximize high frequency performance, the I-to-V amplifier should be located as close to the device as possible. #### **EVALUATION BOARD** The board consists of an 8-bit AD5425 and a current-to-voltage amplifier, the AD8065. Included on the evaluation board is a 10 V reference, the ADR01. An external reference can also be applied via an SMB input. The evaluation kit consists of a CD-ROM with self-installing PC software to control the DAC. The software simply allows the user to write a code to the device. # OPERATING THE EVALUATION BOARD Power Supplies The board requires $\pm 12$ V and 5 V supplies. The 12 V V<sub>DD</sub> and V<sub>SS</sub> are used to power the output amplifier, while the 5 V is used to power the DAC (V<sub>DD1</sub>) and transceivers (V<sub>CC</sub>). Both supplies are decoupled to their respective ground plane with 10 $\mu F$ tantalum and 0.1 $\mu F$ ceramic capacitors. Link1 (LK1) is provided to allow selection between the onboard reference (ADR01) or an external reference applied through J2. Link2 should be connected to the LDAC position. Figure 46. Schematic of the AD5425 Evaluation Board Figure 47. Component-Side Artwork Figure 48. Silkscreen—Component-Side View (Top Layer) 161-047 Figure 49. Solder-Side Artwork Table 11. Overview of the AD54xx and AD55xx Devices | Part No. | Resolution | No. DACs | INL (LSB) | Interface | Package | Features | | |----------|------------|----------|-----------|-----------|--------------|------------------------------------|--| | AD5424 | 8 | 1 | ±0.25 | Parallel | RU-16, CP-20 | 10 MHz BW, 17 ns CS pulse width | | | AD5426 | 8 | 1 | ±0.25 | Serial | RM-10 | 10 MHz BW, 50 MHz serial | | | AD5428 | 8 | 2 | ±0.25 | Parallel | RU-20 | 10 MHz BW, 17 ns CS pulse width | | | AD5429 | 8 | 2 | ±0.25 | Serial | RU-10 | 10 MHz BW, 50 MHz serial | | | AD5450 | 8 | 1 | ±0.25 | Serial | RJ-8 | 10 MHz BW, 50 MHz serial | | | AD5432 | 10 | 1 | ±0.5 | Serial | RM-10 | 10 MHz BW, 50 MHz serial | | | AD5433 | 10 | 1 | ±0.5 | Parallel | RU-20, CP-20 | 10 MHz BW, 17 ns CS pulse width | | | AD5439 | 10 | 2 | ±0.5 | Serial | RU-16 | 10 MHz BW, 50 MHz serial | | | AD5440 | 10 | 2 | ±0.5 | Parallel | RU-24 | 10 MHz BW, 17 ns CS pulse width | | | AD5451 | 10 | 1 | ±0.25 | Serial | RJ-8 | 10 MHz BW, 50 MHz serial | | | AD5443 | 12 | 1 | ±1 | Serial | RM-10 | 10 MHz BW, 50 MHz serial | | | AD5444 | 12 | 1 | ±0.5 | Serial | RM-8 | 10 MHz BW, 50 MHz serial interface | | | AD5415 | 12 | 2 | ±1 | Serial | RU-24 | 10 MHz BW, 50 MHz serial | | | AD5405 | 12 | 2 | ±1 | Parallel | CP-40 | 10 MHz BW, 17 ns CS pulse width | | | AD5445 | 12 | 2 | ±1 | Parallel | RU-20, CP-20 | 10 MHz BW, 17 ns CS pulse width | | | AD5447 | 12 | 2 | ±1 | Parallel | RU-24 | 10 MHz BW, 17 ns CS pulse width | | | AD5449 | 12 | 2 | ±1 | Serial | RU-16 | 10 MHz BW, 50 MHz serial | | | AD5452 | 12 | 1 | ±0.5 | Serial | RJ-8, RM-8 | 10 MHz BW, 50 MHz serial | | | AD5446 | 14 | 1 | ±1 | Serial | RM-8 | 10 MHz BW, 50 MHz serial | | | AD5453 | 14 | 1 | ±2 | Serial | UJ-8, RM-8 | 10 MHz BW, 50 MHz serial | | | AD5553 | 14 | 1 | ±1 | Serial | RM-8 | 4 MHz BW, 50 MHz serial clock | | | AD5556 | 14 | 1 | ±1 | Parallel | RU-28 | 4 MHz BW, 20 ns WR pulse width | | | AD5555 | 14 | 2 | ±1 | Serial | RM-8 | 4 MHz BW, 50 MHz serial clock | | | AD5557 | 14 | 2 | ±1 | Parallel | RU-38 | 4 MHz BW, 20 ns WR pulse width | | | AD5543 | 16 | 1 | ±2 | Serial | RM-8 | 4 MHz BW, 50 MHz serial clock | | | AD5546 | 16 | 1 | ±2 | Parallel | RU-28 | 4 MHz BW, 20 ns WR pulse width | | | AD5545 | 16 | 2 | ±2 | Serial | RU-16 | 4 MHz BW, 50 MHz serial clock | | | AD5547 | 16 | 2 | ±2 | Parallel | RU-38 | 4 MHz BW, 20 ns WR pulse width | | # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-187BA Figure 50. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model | Resolution<br>(Bits) | INL<br>(LSBs) | Temperature Range | Package<br>Description | Branding | Package<br>Option | |-----------------|----------------------|---------------|-------------------|------------------------|----------|-------------------| | AD5425YRM | 8 | ±0.25 | −40°C to +125°C | MSOP | D1P | RM-10 | | AD5425YRM-REEL | 8 | ±0.25 | −40°C to +125°C | MSOP | D1P | RM-10 | | AD5425YRM-REEL7 | 8 | ±0.25 | −40°C to +125°C | MSOP | D1P | RM-10 | | EVAL-AD5425EB | | | | Evaluation Kit | | | | AD5425 | |--------| |--------| NOTES