# 256-Position, Two-Time Programmable, I<sup>2</sup>C Digital Potentiometer AD5170 #### **FEATURES** 256-position digital potentiometer Two-time programmable (TTP) set-and-forget resistance setting allows second-chance permanent programming Unlimited adjustments prior to one-time programming (OTP) activation OTP overwrite allows dynamic adjustments with userdefined preset End-to-end resistance: $2.5 \text{ k}\Omega$ , $10 \text{ k}\Omega$ , $50 \text{ k}\Omega$ , $100 \text{ k}\Omega$ Compact 10-lead MSOP: $3 \text{ mm} \times 4.9 \text{ mm}$ package Fast settling time: $t_s = 5 \text{ } \mu \text{s}$ typical in power-up Full read/write of wiper register Power-on preset to midscale Extra package address decode pins: AD0 and AD1 Single supply: 2.7 V to 5.5 V Low temperature coefficient: 35 ppm/°C Low power: $I_{DD} = 6 \mu A \text{ maximum}$ Wide operating temperature: -40°C to +125°C Evaluation board and software are available Software replaces MicroConverter® in factory programming applications #### **APPLICATIONS** Systems calibration Electronics level setting Mechanical trimmers replacement in new designs Permanent factory PCB settings Transducer adjustment of pressure, temperature, position, chemical, and optical sensors RF amplifier biasing Automotive electronics adjustments Gain control and offset adjustments #### **GENERAL DESCRIPTION** The AD5170 is a 256-position, two-time programmable, digital potentiometer<sup>1</sup> that employs fuse link technology, giving users two opportunities to permanently program the resistance setting. For users who do not need to program the digital potentiometer setting in memory more than once, the OTP feature is a cost-effective alternative to EEMEM. The AD5170 performs the same electronic adjustment function as mechanical potentiometers or variable resistors with enhanced resolution, solid-state reliability, and superior low temperature coefficient performance. The AD5170 is programmed using a 2-wire, I<sup>2</sup>C\*-compatible digital interface. Unlimited adjustments are allowed before permanently setting the resistance value, and there are two opportunities for permanent programming. During OTP $^{\rm 1}$ The terms digital potentiometer, VR, and RDAC are used interchangeably. $\mbox{\bf Rev. F}$ Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. activation, a permanent blow fuse command freezes the wiper position (analogous to placing epoxy on a mechanical trimmer). Unlike traditional OTP digital potentiometers, the AD5170 has a unique temporary OTP overwrite feature that allows for new adjustments even after the fuse is blown. However, the OTP setting is restored during subsequent power-up conditions. This feature allows users to treat these digital potentiometers as volatile potentiometers with a programmable preset. For applications that program the AD5170 at the factory, Analog Devices, Inc., offers device programming software that runs on Windows NT\*, Windows\* 2000, and Windows XP operating systems. This software effectively replaces any external I²C controllers, thus enhancing the time-to-market of the user's systems. | TABLE OF CONTENTS | | | |-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------| | Features | Programming the Potentiometer Divider— | | | Applications | Voltage Output Operation | 1 | | Functional Block Diagram | ESD Protection | 10 | | General Description1 | Terminal Voltage Operating Range | 10 | | Revision History | Power-Up Sequence | 10 | | Specifications | Power Supply Considerations | 10 | | • | Layout Considerations | | | Electrical Characteristics: $2.5 \text{ k}\Omega$ | Controlling the AD5170 | | | Electrical Characteristics: 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ 4 | - | | | Timing Characteristics: 2.5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ 6 | Software Programming | | | Absolute Maximum Ratings | Device Programming | 18 | | ESD Caution | I <sup>2</sup> C Controller Programming | 20 | | Pin Configuration and Function Descriptions 8 | I <sup>2</sup> C-Compatible, 2-Wire Serial Bus | 20 | | Typical Performance Characteristics | Level Shifting for Different Voltage Operation | 2 | | Test Circuits | Outline Dimensions | 2 | | Theory of Operation | Ordering Guide | 22 | | • • | 0 | | | One-Time Programming (OTP)14 | | | | Programming the Variable Resistor and Voltage— Rheostat Operation14 | | | | REVISION HISTORY | | | | 5/09—Rev. E to Rev. F | Changes to One-Time Programming (OTP) Section | 1. | | Changes to Resistor Integral Nonlinearity, Table 1 | Changes to Power Supply Considerations Section | | | Changes to Full-Scale Error, Table 1 | Deleted Figure 38 and Figure 39 | | | Changes to Zero-Scale Error, Table 1 | Updated Outline Dimensions | | | Changes to Table 10 | Changes to Ordering Guide | | | Changes to Figure 46 | 5/05—Rev. A to Rev. B | | | 12/08—Rev. D to Rev. E | Changes to Table 1 | | | Changes to Resistor Integral Nonlinearity, Table 1 3 | Changes to Table 2 | | | Changes to OTP Supply Voltage Parameter, Table 1 3 | Changes to Pin Function Descriptions | | | Changes to OTP Voltage Parameter, Table 2 5 | Changes to Figure 28 | | | Changes to Table 58 | Changes to Power Supply Considerations Section | 1 | | Changes to One-Time Programming (OTP) Section14 | Changes to I <sup>2</sup> C-Compatible 2-Wire Serial Bus Section | 2 | | Changes to Power Supply Considerations Section 16 | Added Level Shifting for Different Voltage Operation Sect | tion 2 | | Change to Caption, Figure 49 | Added Figure 48 | 23 | | Changes to Ordering Guide | Updated Outline Dimensions | 24 | | 7/08—Rev. C to Rev. D | Changes to Ordering Guide | 2 | | Changes to Power Supplies Parameter in Table 1 and Table 2 3 | 11/04—Rev. 0 to Rev. A | | | Updated Fuse Blow Condition to 400 ms Throughout 5 | Changes to Electrical Characteristics Table 1 | | | 1/08—Rev. B to Rev. C | Changes to Electrical Characteristics Table 2 | | | Updated Format | Changes to One-Time Programming | | | Changes to Table 1 | Changes to Figure 37, Figure 38, and Figure 39 | | | Changes to Table 2 | Changes to Power Supply Considerations | | | Changes to Table 3 | Changes to Figure 40 | | | Changes to Table 5 | Changes to Layout Considerations | 15 | | Inserted Figure 25 | 11/03—Revision 0: Initial Version | | # **SPECIFICATIONS** ### ELECTRICAL CHARACTERISTICS: 2.5 $k\Omega$ $V_{DD} = 5~V~\pm~10\%~or~3~V~\pm~10\%, V_{A} = V_{DD}, V_{B} = 0~V, -40°C < T_{A} < +125°C, unless otherwise~noted.$ Table 1. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------|---------------------|------------------|----------------|--------| | DC CHARACTERISTICS—RHEOSTAT MODE | | | | | | | | Resistor Differential Nonlinearity <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A = no connect$ | -2 | ±0.1 | +2 | LSB | | Resistor Integral Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A = no connect$ | -14 | ±2 | +14 | LSB | | Nominal Resistor Tolerance <sup>3</sup> | $\Delta R_{AB}$ | T <sub>A</sub> = 25°C | -20 | | +55 | % | | Resistance Temperature Coefficient | $(\Delta R_{AB}/R_{AB})/\Delta T$ | | | 35 | | ppm/°C | | R <sub>WB</sub> (Wiper Resistance) | R <sub>WB</sub> | Code = $0x00, V_{DD} = 5 V$ | | 160 | 200 | Ω | | DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE (SPECIFICATIONS APPLY TO ALL VRs) | | | | | | | | Differential Nonlinearity <sup>4</sup> | DNL | | -1.5 | ±0.1 | +1.5 | LSB | | Integral Nonlinearity <sup>4</sup> | INL | | -2 | ±0.6 | +2 | LSB | | Voltage Divider Temperature Coefficient | (ΔV <sub>W</sub> /V <sub>W</sub> )/ΔT | Code = 0x80 | | 15 | | ppm/°C | | Full-Scale Error | V <sub>WFSE</sub> | Code = 0xFF | -14 | -5.5 | 0 | LSB | | Zero-Scale Error | V <sub>wzse</sub> | Code = 0x00 | 0 | 4.5 | 12 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁵ | $V_A$ , $V_B$ , $V_W$ | | GND | | $V_{DD}$ | V | | Capacitance A, Capacitance B <sup>6</sup> | C <sub>A</sub> , C <sub>B</sub> | f = 1 MHz, measured to GND, code = 0x80 | | 45 | | рF | | Capacitance W <sup>6</sup> | Cw | f = 1 MHz, measured to GND, code = 0x80 | | 60 | | рF | | Shutdown Supply Current <sup>7</sup> | I <sub>A_SD</sub> | $V_{DD} = 5.5 \text{ V}$ | | 0.01 | 1 | μΑ | | Common-Mode Leakage | I <sub>CM</sub> | $V_A = V_B = V_{DD}/2$ | | 1 | | nA | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High (SDA and SCL) <sup>8</sup> | V <sub>IH</sub> | $V_{DD} = 5 V$ | 0.7 V <sub>DD</sub> | | $V_{DD} + 0.5$ | V | | Input Logic Low (SDA and SCL) <sup>8</sup> | V <sub>IL</sub> | $V_{DD} = 5 V$ | -0.5 | | $+0.3V_{DD}$ | V | | Input Logic High (AD0 and AD1) | V <sub>IH</sub> | $V_{DD} = 3 V$ | 2.1 | | | V | | Input Logic Low (AD0 and AD1) | V <sub>IL</sub> | $V_{DD} = 3 V$ | | | 0.6 | V | | Input Current | I⊫ | $V_{IN} = 0 \text{ V or } 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>6</sup> | C <sub>IL</sub> | | | 5 | | рF | | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD RANGE</sub> | | 2.7 | | 5.5 | V | | OTP Supply Voltage <sup>8, 9</sup> | $V_{DD\_OTP}$ | T <sub>A</sub> = 25°C | 5.6 | 5.7 | 5.8 | V | | Supply Current | I <sub>DD</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 3.5 | 6 | μΑ | | OTP Supply Current <sup>8, 10, 11</sup> | I <sub>DD_OTP</sub> | $V_{DD\_OTP} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | 100 | | mA | | Power Dissipation 12 | P <sub>DISS</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V, } V_{DD} = 5 \text{ V}$ | | | 33 | μW | | Power Supply Sensitivity | PSS | $V_{DD} = 5 V \pm 10\%$ , code = midscale | | ±0.02 | ±0.08 | %/% | | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------|----------------------------------------------------|---------------------------------------------------------------|-----|------------------|--------|------| | DYNAMIC CHARACTERISTICS <sup>13</sup> | | | | | | | | –3 dB Bandwidth | BW_2.5k | Code = 0x80 | | 4.8 | | MHz | | Total Harmonic Distortion | THDw | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V, f} = 1 \text{ kHz}$ | | 0.1 | | % | | V <sub>w</sub> Settling Time | ts | $V_A = 5 V$ , $V_B = 0 V$ , $\pm 1 LSB$ error band | | 1 | | μs | | Resistor Noise Voltage Density | $R_{WB} = 1.25 \text{ k}\Omega, f = 1 \text{ kHz}$ | | 3.2 | | nV/√Hz | | $<sup>^{1}</sup>$ Typical specifications represent average readings at 25°C and $V_{\text{DD}}$ = 5 V. #### ELECTRICAL CHARACTERISTICS: $10 \text{ k}\Omega$ , $50 \text{ k}\Omega$ , and $100 \text{ k}\Omega$ $V_{DD} = 5 \text{ V} \pm 10\%$ or $3 \text{ V} \pm 10\%$ , $V_A = V_{DD}$ , $V_B = 0 \text{ V}$ , $-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$ , unless otherwise noted. Table 2. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | | |---------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------|---------------------|------------------|-----------------------|--------|--| | DC CHARACTERISTICS—RHEOSTAT MODE | | | | | | | | | Resistor Differential Nonlinearity <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A = no connect$ | -1 | ±0.1 | +1 | LSB | | | Resistor Integral Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A$ = no connect | -2.5 | ±0.25 | +2.5 | LSB | | | Nominal Resistor Tolerance <sup>3</sup> | $\Delta R_{AB}$ | $T_A = 25^{\circ}C$ | -20 | | +20 | % | | | Resistance Temperature Coefficient | $(\Delta R_{AB}/R_{AB})/\Delta T$ | | | 35 | | ppm/°C | | | R <sub>WB</sub> (Wiper Resistance) | R <sub>WB</sub> | Code = $0x00, V_{DD} = 5 V$ | | 160 | 200 | Ω | | | DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE (SPECIFICATIONS APPLY TO ALL VRs) | | | | | | | | | Differential Nonlinearity⁴ | DNL | | -1 | ±0.1 | +1 | LSB | | | Integral Nonlinearity <sup>4</sup> | INL | | -1 | ±0.3 | +1 | LSB | | | Voltage Divider Temperature Coefficient | $(\Delta V_W/V_W)/\Delta T$ | Code = 0x80 | | 15 | | ppm/°C | | | Full-Scale Error | V <sub>WFSE</sub> | Code = 0xFF | -2.5 | -1 | 0 | LSB | | | Zero-Scale Error | $V_{\text{WZSE}}$ | Code = 0x00 | 0 | 1 | 2.5 | LSB | | | RESISTOR TERMINALS | | | | | | | | | Voltage Range⁵ | $V_A$ , $V_B$ , $V_W$ | | GND | | $V_{DD}$ | V | | | Capacitance A, Capacitance B <sup>6</sup> | C <sub>A</sub> , C <sub>B</sub> | f = 1 MHz, measured to GND, code = 0x80 | | 45 | | pF | | | Capacitance W <sup>6</sup> | Cw | f = 1 MHz, measured to GND, code = 0x80 | | 60 | | pF | | | Shutdown Supply Current <sup>7</sup> | I <sub>A_SD</sub> | $V_{DD} = 5.5 \text{ V}$ | | 0.01 | 1 | μΑ | | | Common-Mode Leakage | Ісм | $V_A = V_B = V_{DD}/2$ | | 1 | | nA | | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | | Input Logic High (SDA and SCL) <sup>8</sup> | V <sub>IH</sub> | $V_{DD} = 5 V$ | 0.7 V <sub>DD</sub> | | $V_{\text{DD}} + 0.5$ | V | | | Input Logic Low (SDA and SCL)8 | $V_{IL}$ | $V_{DD} = 5 V$ | -0.5 | | $+0.3V_{DD}$ | V | | | Input Logic High (AD0 and AD1) | V <sub>IH</sub> | $V_{DD} = 3 V$ | 2.1 | | | V | | | Input Logic Low (AD0 and AD1) | $V_{IL}$ | $V_{DD} = 3 V$ | | | 0.6 | V | | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 V \text{ or } 5 V$ | | | ±1 | μΑ | | | Input Capacitance <sup>6</sup> | C <sub>IL</sub> | | | 5 | | pF | | <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal between successive tap positions. Parts are guaranteed monotonic. $<sup>^{3}</sup>$ $V_{AB} = V_{DD}$ , wiper $(V_{W}) = \text{no connect}$ . <sup>4</sup> INL and DNL are measured at Vw with the RDAC configured as a potentiometer divider similar to a voltage output DAC. VA = VDD and VB = 0 V. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions. <sup>&</sup>lt;sup>5</sup> The A, B, and W resistor terminals have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>6</sup> Guaranteed by design and not subject to production test. <sup>&</sup>lt;sup>7</sup> Measured at the A terminal. The A terminal is open circuited in shutdown mode. $<sup>^8</sup>$ The minimum voltage requirement on the $V_{H}$ is $0.7 \text{ V} \times \text{V}_{DD}$ . For example, $V_{H}$ minimum = 3.5 V when $V_{DD} = 5 \text{ V}$ . It is typical for the SCL and SDA resistors to be pulled up to V<sub>DD</sub>. However, care must be taken to ensure that the minimum V<sub>IH</sub> is met when the SCL and SDA are driven directly from a low voltage logic controller without <sup>&</sup>lt;sup>9</sup> Different from operating power supply; power supply for OTP is used one time only. <sup>10</sup> Different from operating current; supply current for OTP lasts approximately 400 ms for use one time only. <sup>&</sup>lt;sup>11</sup> See Figure 26 for the energy plot during OTP program. $<sup>^{12}</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>13</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------|-----|------------------|-------|--------| | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD RANGE</sub> | | 2.7 | | 5.5 | V | | OTP Supply Voltage <sup>8, 9</sup> | $V_{DD\_OTP}$ | | 5.6 | 5.7 | 5.8 | V | | Supply Current | I <sub>DD</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$ | | 3.5 | 6 | μΑ | | OTP Supply Current <sup>8, 10, 11</sup> | I <sub>DD_OTP</sub> | $V_{DD\_OTP} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | 100 | | mA | | Power Dissipation 12 | P <sub>DISS</sub> | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V, } V_{DD} = 5 \text{ V}$ | | | 33 | μW | | Power Supply Sensitivity | PSS | $V_{DD} = 5 V \pm 10\%$ , code = midscale | | ±0.02 | ±0.08 | %/% | | DYNAMIC CHARACTERISTICS 13 | | | | | | | | -3 dB Bandwidth | BW | $R_{AB} = 10 \text{ k}\Omega$ , code = 0x80 | | 600 | | kHz | | | | $R_{AB} = 50 \text{ k}\Omega$ , code = 0x80 | | 100 | | kHz | | | | $R_{AB} = 100 \text{ k}\Omega$ , $code = 0x80$ | | 40 | | kHz | | Total Harmonic Distortion | THD <sub>w</sub> | $V_A = 1 \text{ V rms}, V_B = 0 \text{ V}, f = 1 \text{ kHz},$<br>$R_{AB} = 10 \text{ k}\Omega$ | | 0.1 | | % | | $V_W$ Settling Time (10 kΩ/50 kΩ/100 kΩ) | ts | $V_A = 5 \text{ V}, V_B = 0 \text{ V}, \pm 1 \text{ LSB error}$ band | | 2 | | μs | | Resistor Noise Voltage Density | e <sub>N_WB</sub> | $R_{WB} = 5 \text{ k}\Omega, f = 1 \text{ kHz}$ | | 9 | | nV/√Hz | <sup>&</sup>lt;sup>1</sup> Typical specifications represent average readings at 25°C and V<sub>DD</sub> = 5 V. ${}^{3}$ $V_{AB} = V_{DD}$ , wiper $(V_{W}) = \text{no connect}$ . <sup>6</sup> Guaranteed by design and not subject to production test. <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal between successive tap positions. Parts are guaranteed monotonic. <sup>&</sup>lt;sup>4</sup> INL and DNL are measured at $V_W$ with the RDAC configured as a potentiometer divider similar to a voltage output DAC. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of ±1 LSB maximum are quaranteed monotonic operating conditions. <sup>&</sup>lt;sup>5</sup> The A, B, and W resistor terminals have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>7</sup> Measured at the A terminal. The A terminal is open circuited in shutdown mode. <sup>&</sup>lt;sup>8</sup> The minimum voltage requirement on the $V_{IH}$ is $0.7 \text{ V} \times \text{V}_{DD}$ . For example, $V_{IH}$ minimum = 3.5 V when $V_{DD} = 5 \text{ V}$ . It is typical for the SCL and SDA resistors to be pulled up to $V_{DD}$ . However, care must be taken to ensure that the minimum $V_{IH}$ is met when the SCL and SDA are driven directly from a low voltage logic controller without pull-up resistors. <sup>&</sup>lt;sup>9</sup> Different from operating power supply, power supply OTP is used one time only. <sup>&</sup>lt;sup>10</sup> Different from operating current, supply current for OTP lasts approximately 400 ms for use one time only. <sup>&</sup>lt;sup>11</sup> See Figure 26 for the energy plot during OTP program. $<sup>^{12}</sup>$ P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>13</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . #### TIMING CHARACTERISTICS: 2.5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , AND 100 k $\Omega$ $V_{DD} = 5~V~\pm~10\%~or~3~V~\pm~10\%, V_A = V_{DD}; V_B = 0~V, -40°C < T_A < +125°C, unless otherwise~noted.$ Table 3. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|-----|-----|-----|------| | I <sup>2</sup> C INTERFACE TIMING CHARACTERISTICS <sup>1</sup> (SPECIFICATIONS APPLY TO ALL PARTS) | | | | | | | | SCL Clock Frequency | $f_{SCL}$ | | | | 400 | kHz | | t <sub>BUF</sub> Bus Free Time Between Stop and Start | t <sub>1</sub> | | 1.3 | | | μs | | t <sub>HD;STA</sub> Hold Time (Repeated Start) | t <sub>2</sub> | After this period, the first clock pulse is generated | 0.6 | | | μs | | t <sub>LOW</sub> Low Period of SCL Clock | t <sub>3</sub> | | 1.3 | | | μs | | t <sub>HIGH</sub> High Period of SCL Clock | t <sub>4</sub> | | 0.6 | | | μs | | t <sub>SU;STA</sub> Setup Time for Repeated Start Condition | <b>t</b> <sub>5</sub> | | 0.6 | | | μs | | t <sub>HD;DAT</sub> Data Hold Time <sup>2</sup> | t <sub>6</sub> | | | | 0.9 | μs | | t <sub>SU;DAT</sub> Data Setup Time | <b>t</b> <sub>7</sub> | | 100 | | | ns | | t <sub>F</sub> Fall Time of Both SDA and SCL Signals | t <sub>8</sub> | | | | 300 | ns | | $t_{\mbox{\scriptsize R}}$ Rise Time of Both SDA and SCL Signals | t <sub>9</sub> | | | | 300 | ns | | t <sub>SU;STO</sub> Setup Time for Stop Condition | t <sub>10</sub> | | 0.6 | | | μs | | OTP Program Time | t <sub>11</sub> | | | 400 | | ms | <sup>&</sup>lt;sup>1</sup> See Figure 2 for locations of measured values. #### **Timing Diagram** Figure 2. I<sup>2</sup>C Interface Detailed Timing Diagram $<sup>^2</sup>$ The maximum $t_{\text{HD,DAT}}$ must be met only if the device does not stretch the low period ( $t_{\text{LOW}}$ ) of the SCL signal. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. #### Table 4. | 1 aut 1. | | |-------------------------------------------------------|-----------------| | Parameter | Rating | | V <sub>DD</sub> to GND | -0.3 V to +7 V | | $V_A$ , $V_B$ , $V_W$ to GND | $V_{DD}$ | | Terminal Current, A to B, A to W, B to W <sup>1</sup> | | | Pulsed | ±20 mA | | Continuous | ±5 mA | | Digital Inputs and Output Voltage to GND | 0 V to 7 V | | Operating Temperature Range | -40°C to +125°C | | Maximum Junction Temperature (T <sub>JMAX</sub> ) | 150°C | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Thermal Resistance <sup>2</sup> | | | θ <sub>JA</sub> : 10-Lead MSOP | 230°C/W | <sup>&</sup>lt;sup>1</sup> Maximum terminal current is bound by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** **ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> Package power dissipation = $(T_{JMAX} - T_A)/\theta_{JA}$ . ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | В | B Terminal. GND $\leq V_B \leq V_{DD}$ . | | 2 | Α | A Terminal. GND $\leq V_A \leq V_{DD}$ . | | 3 | AD0 | Programmable Address Bit 0 for Multiple Package Decoding. | | 4 | GND | Digital Ground. | | 5 | V <sub>DD</sub> | Positive Power Supply. Specified for operation from 2.7 V to 5.5 V. For OTP programming, the $V_{DD}$ supply must be within the 5.6 V to 5.8 V range and capable of driving 100 mA. | | 6 | SCL | Serial Clock Input. Positive edge triggered. Requires a pull-up resistor. If it is driven directly from a logic controller without the pull-up resistor, ensure that $V_{\text{IH}}$ minimum is $0.7 \text{ V} \times \text{V}_{DD}$ . | | 7 | SDA | Serial Data Input/Output. Requires a pull-up resistor. If it is driven directly from a logic controller without the pull-up resistor, ensure that $V_{IH}$ minimum is 0.7 V $\times$ $V_{DD}$ . | | 8 | AD1 | Programmable Address Bit 1 for Multiple Package Decoding. | | 9 | NC | No Connect. | | 10 | W | W Terminal. GND $\leq V_W \leq V_{DD}$ . | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. R-INL vs. Code vs. Supply Voltages Figure 5. R-DNL vs. Code vs. Supply Voltages Figure 6. INL vs. Code vs. Temperature Figure 7. DNL vs. Code vs. Temperature Figure 8. INL vs. Code vs. Supply Voltages Figure 9. DNL vs. Code vs. Supply Voltages Figure 16. Potentiometer Mode Tempco ΔV<sub>WB</sub>/ΔT vs. Code Figure 17. Gain vs. Frequency vs. Code, $R_{AB} = 2.5 \text{ k}\Omega$ Figure 18. Gain vs. Frequency vs. Code, $R_{AB} = 10 \text{ k}\Omega$ Figure 19. Gain vs. Frequency vs. Code, $R_{AB} = 50 \text{ k}\Omega$ Figure 20. Gain vs. Frequency vs. Code, $R_{AB} = 100 \text{ k}\Omega$ Figure 21. -3 dB Bandwidth at Code = 0x80 Figure 22. IDD, Supply Current vs. Digital Input Voltage Figure 23. Digital Feedthrough Figure 24. Midscale Glitch, Code 0x80 to Code 0x7F Figure 25. Large Signal Settling Time Figure 26. OTP Program Energy Plot for Single Fuse ### **TEST CIRCUITS** Figure 27 to Figure 32 illustrate the test circuits that define the test conditions used in the product specification tables. Figure 27. Test Circuit for Potentiometer Divider Nonlinearity Error (INL, DNL) Figure 28. Test Circuit for Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) Figure 31. Test Circuit for Gain vs. Frequency Figure 29. Test Circuit for Wiper Resistance Figure 32. Test Circuit for Common-Mode Leakage Current ### THEORY OF OPERATION Figure 33. Detailed Functional Block Diagram The AD5170 is a 256-position, digitally controlled, variable resistor (VR) that employs fuse link technology to achieve memory retention of the resistance setting. An internal power-on preset places the wiper at midscale during power-on. If the OTP function is activated, the device powers up at the user-defined permanent setting. #### **ONE-TIME PROGRAMMING (OTP)** Prior to OTP activation, the AD5170 presets to midscale during initial power-on. After the wiper is set at the desired position, the resistance can be permanently set by programming the T bit high along with the proper coding (see Table 9 and Table 10) and one-time $V_{\rm DD\_OTP}$ . Note that fuse link technology of the AD517x family of digital potentiometers requires that $V_{\rm DD\_OTP}$ between 5.6 V and 5.8 V blow the fuses to achieve a given nonvolatile setting. On the other hand, $V_{\rm DD}$ can be 2.7 V to 5.5 V during operation. For system supplies that are lower than 5.6 V, an external supply for one-time programming is required. Note that the user is allowed only one attempt in blowing the fuses. If the user fails to blow the fuses at the first attempt, the structures of the fuses may have changed such that they can never be blown, regardless of the energy applied at subsequent events. For details, see the Power Supply Considerations section. The device control circuit has two validation bits, E1 and E0, that can be read back to check the programming status (see Table 6). Users should always read back the validation bits to ensure that the fuses are properly blown. After the fuses are blown, all fuse latches are enabled upon subsequent power-on; therefore, the output corresponds to the stored setting. Figure 33 shows a detailed functional block diagram. **Table 6. Validation Status** | E1 | EO | Status | |----|----|----------------------------------------------------------------------------| | 0 | 0 | Ready for programming. | | 1 | 0 | Fatal error. Some fuses are not blown. Do not retry.<br>Discard this unit. | | 1 | 1 | Successful. No further programming is possible. | # PROGRAMMING THE VARIABLE RESISTOR AND VOLTAGE—RHEOSTAT OPERATION The nominal resistance ( $R_{AB}$ ) between Terminal A and Terminal B is available in 2.5 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The nominal resistance of the VR has 256 contact points that are accessed by the wiper terminal, plus the B terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings. Figure 34. Rheostat Mode Configuration Assuming that a 10 k $\Omega$ part is used, the first connection of the wiper starts at Terminal B for Data 0x00. Because there is a 50 $\Omega$ wiper contact resistance, such a connection yields a minimum of 100 $\Omega$ (2 × 50 $\Omega$ ) resistance between Terminal W and Terminal B. The second connection is the first tap point, which corresponds to 139 $\Omega$ (R<sub>WB</sub> = R<sub>AB</sub>/256 + 2 × R<sub>W</sub> = 39 $\Omega$ + 2 × 50 $\Omega$ ) for Data 0x01. The third connection is the next tap point, representing 178 $\Omega$ (2 × 39 $\Omega$ + 2 × 50 $\Omega$ ) for Data 0x02, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,100 $\Omega$ (R<sub>AB</sub> + 2 × R<sub>W</sub>). Figure 35. Equivalent RDAC Circuit The general equation that determines the digitally programmed output resistance between Terminal W and Terminal B is $$R_{WB}(D) = \frac{D}{128} \times R_{AB} + 2 \times R_{W}$$ (1) where: *D* is the decimal equivalent of the binary code loaded in the 8-bit RDAC register. $R_{AB}$ is the end-to-end resistance. $R_W$ is the wiper resistance contributed by the on resistance of the internal switch. In summary, if $R_{AB}$ = 10 k $\Omega$ and Terminal A is open-circuited, the output resistance, $R_{WB}$ , is set for the RDAC latch codes, as shown in Table 7. Table 7. Codes and Corresponding R<sub>WB</sub> Resistance | D (Dec) | R <sub>WB</sub> (Ω) | Output State | |---------|---------------------|--------------------------------------------------------| | 255 | 9961 | Full scale (R <sub>AB</sub> – 1 LSB + R <sub>W</sub> ) | | 128 | 5060 | Midscale | | 1 | 139 | 1 LSB | | 0 | 100 | Zero scale (wiper contact resistance) | Note that in the zero-scale condition, a finite wiper resistance of 100 $\Omega$ is present. Care should be taken to limit the current flow between Terminal W and Terminal B in this state to a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur. Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper (Terminal W) and Terminal A also produces a digitally controlled, complementary resistance, $R_{WA}$ . When these terminals are used, Terminal B can be opened. Setting the resistance value for $R_{WA}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is $$R_{WA}(D) = \frac{256 - D}{128} \times R_{AB} + 2 \times R_{W}$$ (2) For $R_{AB}$ = 10 k $\Omega$ and Terminal B open circuited, Table 8 shows some examples of the output resistance ( $R_{WA}$ ) vs. the RDAC latch codes. Table 8. Codes and Corresponding RwA Resistance | D (Dec) | R <sub>WA</sub> (Ω) | Output State | | | | | | |---------|---------------------|--------------|--|--|--|--|--| | 255 | 139 | Full scale | | | | | | | 128 | 5060 | Midscale | | | | | | | 1 | 9961 | 1 LSB | | | | | | | 0 | 10,060 | Zero scale | | | | | | Typical device-to-device matching is process-lot dependent and can vary by up to $\pm 30\%$ . Because the resistance element is processed using thin film technology, the change in $R_{AB}$ with temperature has a very low 35 ppm/°C temperature coefficient. # PROGRAMMING THE POTENTIOMETER DIVIDER—VOLTAGE OUTPUT OPERATION The digital potentiometer easily generates a voltage divider at wiper to B and wiper to A proportional to the input voltage at A to B. Unlike the polarity of $V_{DD}$ to GND, which must be positive, voltage across A to B, W to A, and W to B can be at either polarity. Figure 36. Potentiometer Mode Configuration If ignoring the effect of the wiper resistance for approximation, connecting Terminal A to 5 V and Terminal B to ground produces an output voltage at the wiper to B starting at 0 V up to 1 LSB less than 5 V. Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the 256 positions of the potentiometer divider. The general equation defining the output voltage at $V_{\rm W}$ with respect to ground for any valid input voltage applied to Terminal A and Terminal B is $$V_W(D) = \frac{D}{256} V_A + \frac{256 - D}{256} V_B \tag{3}$$ For a more accurate calculation, which includes the effect of wiper resistance, V<sub>w</sub>, the following equation can be used: $$V_{W}(D) = \frac{R_{WB}(D)}{R_{AB}} V_{A} + \frac{R_{WA}(D)}{R_{AB}} V_{B}$$ (4) Operation of the digital potentiometer in divider mode results in a more accurate operation over temperature. Unlike rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors, $R_{WA}$ and $R_{WB}$ , and not the absolute values. Therefore, the temperature drift reduces to 15 ppm/°C. #### **ESD PROTECTION** All digital inputs, SDA, SCL, AD0, and AD1, are protected with a series input resistor and parallel Zener ESD structures, as shown in Figure 37 and Figure 38. Figure 37. ESD Protection of Digital Pins Figure 38. ESD Protection of Resistor Terminals #### **TERMINAL VOLTAGE OPERATING RANGE** The AD5170 $V_{\rm DD}$ -to-GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminal A, Terminal B, and Terminal W that exceed $V_{\rm DD}$ or GND are clamped by the internal forward-biased diodes (see Figure 39). Figure 39. Maximum Terminal Voltages Set by V<sub>DD</sub> and GND #### **POWER-UP SEQUENCE** Because the ESD protection diodes limit the voltage compliance at Terminal A, Terminal B, and Terminal W, it is important to power $V_{\rm DD}/GND$ before applying any voltage to Terminal A, Terminal B, and Terminal W (see Figure 39). Otherwise, the diode is forward-biased such that $V_{\rm DD}$ is powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is GND, $V_{\rm DD}$ , the digital inputs, and then $V_{\rm A}/V_{\rm B}/V_{\rm W}$ . The relative order of powering $V_{\rm A}, V_{\rm B}, V_{\rm W}$ , and the digital inputs is not important as long as they are powered up after GND/ $V_{\rm DD}$ . #### **POWER SUPPLY CONSIDERATIONS** To minimize the package pin count, both the one-time programming and normal operating voltage supplies share the same $V_{\rm DD}$ terminal of the AD5170. The AD5170 employs fuse link technology that requires 5.6 V to 5.8 V for blowing the internal fuses to achieve a given setting, but normal $V_{\rm DD}$ can be anywhere between 2.7 V and 5.5 V after the fuse programming process. As a result, dual voltage supplies and isolation are needed if system $V_{\rm DD}$ is lower than the required $V_{\rm DD\_OTP}$ . The fuse programming supply (either an on-board regulator or rack-mount power supply) must be rated at 5.6 V to 5.8 V and be able to provide a 100 mA current for 400 ms for successful OTP. When the fuse programming is complete, the $V_{DD\_OTP}$ supply must be removed to allow normal operation at 2.7 V to 5.5 V, and the device consumes current in the $\mu A$ range. Figure 40. Isolate 5.7 V OTP Supply from 2.7 V Normal Operating Supply For example, for those who operate their systems at 2.7 V, use of the bidirectional, low threshold, P-Channel MOSFETs is recommended for the isolation of the supply. As shown in Figure 40, this assumes that the 2.7 V system voltage is applied first, and the P1 and P2 gates are pulled to ground, thus turning on P1 and, subsequently, P2. As a result, $V_{\rm DD}$ of the AD5170 approaches 2.7 V. When the AD5170 setting is found, the factory tester applies the $V_{\rm DD\_OTP}$ to both the $V_{\rm DD}$ and the MOSFETs gates, turning off P1 and P2. The OTP command is executed at this time to program the AD5170 while the 2.7 V source is protected. When the fuse programming is complete, the tester withdraws the $V_{\rm DD\_OTP}$ and the setting for the AD5170 is permanently fixed. The AD5170 achieves the OTP function by blowing internal fuses. Users should always apply the 5.6 V to 5.8 V one-time-program voltage requirement at the first fuse programming attempt. Failure to comply with this requirement can lead to a change in the fuse structures, rendering programming inoperable. Care should be taken when SCL and SDA are driven from a low voltage logic controller. Users must ensure that the logic high level is between 0.7 V $\times$ V<sub>DD</sub> and V<sub>DD</sub> + 0.5 V. Refer to the Level Shifting for Different Voltage Operation section. Poor PCB layout introduces parasitics that can affect the fuse programming. Therefore, it is recommended to add a 10 $\mu F$ tantalum capacitor in parallel with a 1 nF ceramic capacitor as close as possible to the $V_{\rm DD}$ pin. The type and value chosen for both capacitors are important. This combination of capacitor values provides both a fast response and larger supply current handling with minimum supply droop during transients. As a result, these capacitors increase the OTP programming success by not inhibiting the proper energy needed to blow the internal fuses. Additionally, C1 minimizes transient disturbance and low frequency ripple, and C2 reduces high frequency noise during normal operation. #### **LAYOUT CONSIDERATIONS** It is good practice to employ compact, minimum lead length, layout design. The leads to the inputs should be as direct as possible, with a minimum conductor length. Ground paths should have low resistance and low inductance. Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce. Figure 41. Power Supply Bypassing ### **CONTROLLING THE AD5170** There are two ways of controlling the AD5170. Users can program the device with either computer software or external I2C controllers. Figure 42. AD5170 Computer Software Interface #### **SOFTWARE PROGRAMMING** Due to the advantages of the one-time programmable feature, consider programming the device in the factory before shipping the final product to the end users. Analog Devices offers device programming software that can be implemented in the factory on PCs running Windows 95 or later. As a result, external controllers are not required, significantly reducing development time. The program is an executable file that does not require knowledge of programming languages or programming skills, and it is easy to set up and to use. Figure 42 shows the software interface. The software can be downloaded from the AD5170 product page. #### Write The AD5170 starts at midscale after power-up prior to OTP programming. To increment or decrement the resistance, move the scroll bars on the left. To write any specific value, use the bit pattern in the upper screen and click **Run**. The format of writing data to the device is shown in Table 9. Once the desired setting is found, click **Program Permanent: First Fuse Link** to blow the internal fuse links. #### Read To read the validation bits and data from the device, click **Read**. The format of the read bits is shown in Table 10. #### **DEVICE PROGRAMMING** To apply the device programming software in the factory, modify a parallel port cable and configure Pin 2, Pin 3, Pin 15, and Pin 25 for SDA\_write, SCL, SDA\_read, and DGND, respectively, for the control signals (see Figure 43). Also, lay out the PCB of the AD5170 with SCL and SDA pads, as shown in Figure 44, such that pogo pins can be inserted for factory programming. Figure 43. Parallel Port Connection (Pin 2 = SDA\_write, Pin 3 = SCL, Pin 15 = SDA\_read, and Pin 25 = DGND) Figure 44. Recommended AD5170 PCB Layout #### Table 9. Write Mode | s | 0 | 1 | 0 | 1 | 1 | AD1 | AD0 | w | Α | 2T | SD | т | 0 | ow | X | X | X | Α | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Α | P | | |---|--------------------|---|---|---|---|-----|-----|---|---|-----|-------|---------|---|----|---|---|---|---|----|------|------|----|----|----|----|----|---|---|--| | | Slave Address Byte | | | | | | | | | Ins | truct | ion Byt | e | | | | | | | Data | Byte | | | | | | J | | | #### Table 10. Read Mode | : | ; | 0 | 1 | 0 | 1 | 1 | AD1 | AD0 | R | Α | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Α | E1 | EO | Х | X | X | X | X | X | Α | Р | |---|--------------------|---|---|---|---|---|-----|-----|-----------|---|----|----|----|----|----|----|-----------------|----|---|----|----|---|---|---|---|---|---|---|---| | | Slave Address Byte | | | | | | | | Data Byte | | | | | | | | Validation Byte | | | | | | | | | | | | | Table 11. SDA Bit Definitions and Descriptions | Bit | Description | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S | Start condition. | | P | Stop condition. | | Α | Acknowledge. | | AD0, AD1 | Package pin-programmable address bits. | | X | Don't care. | | $\overline{W}$ | Write. | | R | Read. | | 2T | Second fuse link array for two-time programming. Logic 0 corresponds to first trim. Logic 1 corresponds to second trim. Note that blowing Trim 2 before Trim 1 effectively disables Trim 1 and, in turn, allows only one-time programming. | | SD | Shutdown connects wiper to Terminal B and open circuits Terminal A. It does not change the contents of the wiper register. | | T | OTP programming bit. Logic 1 permanently programs the wiper. | | OW | Overwrite the fuse setting and program the digital potentiometer to a different setting. Note that upon power-up, the digital potentiometer presets to either midscale or fuse setting, depending on whether the fuse link is blown. | | D7, D6, D5, D4, D3,<br>D2, D1, and D0 | Data bits. | | E1, E0 | OTP validation bits: | | | 0, 0 = ready to program. | | | 1, 0 = fatal error. Some fuses are not blown. Do not retry. Discard this unit. | | | 1, 1 = programmed successfully. No further adjustments are possible. | #### I<sup>2</sup>C CONTROLLER PROGRAMMING #### **Write Bit Patterns** Figure 45. Writing Data to the RDAC Register #### **Read Bit Pattern** Figure 46. Reading Data from the RDAC Register #### I<sup>2</sup>C-COMPATIBLE, 2-WIRE SERIAL BUS The following section describes how the 2-wire, I<sup>2</sup>C serial bus protocol operates (see Figure 45 and Figure 46). The master initiates a data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 45). The following byte is the slave address byte, which consists of the slave address followed by an $R/\overline{W}$ bit (this bit determines whether data is read from or written to the slave device). AD0 and AD1 are configurable address bits that allow up to four devices on one bus (see Table 9). The slave address corresponding to the transmitted address bits responds by pulling the SDA line low during the ninth clock pulse (this is called the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, its serial register. If the $R/\overline{W}$ bit is high, the master reads from the slave device. If the $R/\overline{W}$ bit is low, the master writes to the slave device. In write mode, the second byte is the instruction byte. The first MSB of the instruction byte, 2T, is the second trim enable bit. A logic low selects the first array of the fuses, and a logic high selects the second array of the fuses. This means that after blowing the fuses with Trim 1, the user still has another chance to blow them again with Trim 2. Note that using Trim 2 before Trim 1 effectively disables Trim 1 and, in turn, allows only one-time programming. The second MSB, SD, is a shutdown bit. A logic high causes an open circuit at Terminal A and shorts the wiper to Terminal B. This operation yields almost 0 $\Omega$ in rheostat mode or 0 V in potentiometer mode. Note that the shutdown operation does not disturb the contents of the register. When brought out of shutdown, the previous setting is applied to the RDAC. In addition, new settings can be programmed during shutdown. When the part is returned from shutdown, the corresponding VR setting is applied to the RDAC. The third MSB, T, is the OTP programming bit. A logic high blows the polyfuses and programs the resistor setting permanently. For example, if the user wants to blow the first array of fuses, the instruction byte is 00100XXX. To blow the second array of fuses, the instruction byte is 10100XXX. A logic low of the T bit simply allows the device to act as a typical volatile digital potentiometer. The fourth MSB must always be Logic 0. The fifth MSB, OW, is an overwrite bit. When raised to a logic high, OW allows the RDAC setting to be changed even after the internal fuses are blown. However, when OW is returned to Logic 0, the position of the RDAC returns to the setting prior to the overwrite. Because OW is not static, if the device is powered off and on, the RDAC presets to midscale or to the setting at which the fuses were blown, depending on whether the fuses are permanently set. The remainder of the bits in the instruction byte are don't care bits (see Figure 45). After acknowledging the instruction byte, the last byte in write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 2). In read mode, the data byte follows immediately after the acknowledgment of the slave address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (a slight difference from write mode, with eight data bits followed by an acknowledge bit). Similarly, transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 46). Following the data byte, the validation byte contains two validation bits, E0 and E1. These bits signify the status of the one-time programming (see Figure 46). After all the data bits are read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the 10th clock pulse to establish a stop condition (see Figure 45). In read mode, the master issues a no acknowledge for the 9th clock pulse (that is, the SDA line remains high). The master brings the SDA line low before the 10th clock pulse and then brings the SDA line high to establish a stop condition (see Figure 46). A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing and instructing the part only once. For example, after the RDAC has acknowledged its slave address and instruction bytes in write mode, the RDAC output updates on each successive byte. If different instructions are needed, the write/read mode has to start again with a new slave address, instruction, and data byte. Similarly, a repeated read function of the RDAC is also allowed. #### **Multiple Devices on One Bus** Figure 47 shows four AD5170s on the same serial bus. Each has a different slave address because the states of their AD0 and AD1 pins are different, which allows each device on the bus to be written to or read from independently. The master device output bus line drivers are open-drain pull-downs in a fully I<sup>2</sup>C-compatible interface. Figure 47. Multiple AD5170s on One I<sup>2</sup>C Bus # LEVEL SHIFTING FOR DIFFERENT VOLTAGE OPERATION If the SCL and SDA signals come from a low voltage logic controller and are below the minimum $V_{\rm IH}$ level (0.7 V $\times$ $V_{\rm DD}$ ), level shift the signals for read/write communications between the AD5170 and the controller. Figure 48 shows one of the implementations. For example, when SDA1 is at 2.5 V, M1 turns off and SDA2 becomes 5 V. When the SDA1 is at 0 V, M1 turns on and the SDA2 approaches 0 V. As a result, proper level shifting is established. M1 and M2 should be low threshold, N-channel power MOSFETs, such as the FDV301N. Figure 48. Level Shifting for Different Voltage Operation ## **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MO-187-BA Figure 49. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters #### **ORDERING GUIDE** | | | T | T | T | | |-------------------------------|----------------------|-------------------|---------------------|----------------|----------| | Model | R <sub>AB</sub> (kΩ) | Temperature Range | Package Description | Package Option | Branding | | AD5170BRM2.5 | 2.5 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD2 | | AD5170BRM2.5-RL7 | 2.5 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD2 | | AD5170BRMZ2.5 <sup>1</sup> | 2.5 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD7 | | AD5170BRM10 | 10 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD3 | | AD5170BRM10-RL7 | 10 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD3 | | AD5170BRMZ10 <sup>1</sup> | 10 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD4 | | AD5170BRMZ10-RL7 <sup>1</sup> | 10 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD4 | | AD5170BRM50 | 50 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD0 | | AD5170BRM50-RL7 | 50 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD0 | | AD5170BRMZ50 <sup>1</sup> | 50 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD6 | | AD5170BRM100 | 100 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD1 | | AD5170BRM100-RL7 | 100 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD1 | | AD5170BRMZ100 <sup>1</sup> | 100 | -40°C to +125°C | 10-Lead MSOP | RM-10 | DD5 | | AD5170EVAL <sup>2</sup> | | | Evaluation Board | | | $<sup>^1</sup>$ Z = RoHS Compliant Part. $^2$ The evaluation board is shipped with the 10 k $\Omega$ R<sub>AB</sub> resistor option; however, the board is compatible with all available resistor value options. # **NOTES** | D5170 | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | OTES | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | rchase of licensed I <sup>2</sup> C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Phil phis to use these components in an I <sup>2</sup> C system, provided that the system conforms to the I <sup>2</sup> C Standard Specification as defined by Philips. | ips I <sup>2</sup> C Patent | | ints to use these components in an I+C system, provided that the system conforms to the I+C Standard Specification as defined by Philips. | |