# P-channel TrenchMOS extremely low level FET Rev. 01 — 17 September 2007 **Product data sheet** ## **Product profile** #### 1.1 General description P-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. #### 1.2 Features Low threshold voltage ### 1.3 Applications Battery management Load switching #### 1.4 Quick reference data - $V_{DS} \le -20 \text{ V}$ - Arr R<sub>DSon</sub> $\leq$ 50 m $\Omega$ - $I_D \le -7.9 \text{ A}$ - $Q_{GD} = 1.3 \text{ nC (typ)}$ ## **Pinning information** Table 1. **Pinning** | 14510 11 111 | 9 | | | |--------------|-------------|--------------------|---------------| | Pin | Description | Simplified outline | Symbol | | 1, 2, 3 | source (S) | 00 D D D | | | 4 | gate (G) | 8 <u>P P P</u> 5 | D | | 5, 6, 7, 8 | drain (D) | 1 | G S 003aaa671 | #### P-channel TrenchMOS extremely low level FET ## 3. Ordering information #### Table 2. Ordering information | Type number | Package | | | |-------------|---------|-----------------------------------------------------------|---------| | | Name | Description | Version | | PMK50XP | SO8 | plastic small outline package; 8 leads; body width 3.9 mm | SOT96-1 | ## 4. Limiting values #### Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|--------------------------------------------------------------------------------|------------|-------|------| | $V_{DS}$ | drain-source voltage | 25 °C ≤ T <sub>j</sub> ≤ 150 °C | - | -20 | V | | $V_{DGR}$ | drain-gate voltage (DC) | 25 °C $\leq$ T <sub>j</sub> $\leq$ 150 °C; R <sub>GS</sub> = 20 k $\Omega$ | - | -20 | V | | $V_{GS}$ | gate-source voltage | | - | ±12 | V | | I <sub>D</sub> | drain current | $T_{sp} = 25 ^{\circ}\text{C}$ ; $V_{GS} = -4.5 \text{V}$ ; see Figure 2 and 3 | - | -7.9 | Α | | | | $T_{sp} = 100 ^{\circ}\text{C}$ ; $V_{GS} = -4.5 \text{V}$ ; see Figure 2 | - | -5.0 | Α | | $I_{DM}$ | peak drain current | $T_{sp}$ = 25 °C; pulsed; $t_p \le 10 \mu s$ ; see Figure 3 | - | -31.6 | Α | | P <sub>tot</sub> | total power dissipation | T <sub>sp</sub> = 25 °C; see <u>Figure 1</u> | - | 5 | W | | T <sub>stg</sub> | storage temperature | | <b>-55</b> | +150 | °C | | Tj | junction temperature | | <b>-55</b> | +150 | °C | | Source- | drain diode | | | | | | Is | source current | $T_{sp} = 25 ^{\circ}C$ | - | -4.1 | Α | | I <sub>SM</sub> | peak source current | $T_{sp}$ = 25 °C; pulsed; $t_p \le 10 \mu s$ | - | -16.4 | Α | $$P_{der} = \frac{P_{tot}}{P_{tot(25^{\circ}C)}} \times 100 \%$$ Fig 1. Normalized total power dissipation as a function of solder point temperature $$I_{der} = \frac{I_D}{I_{D(25^{\circ}C)}} \times 100 \%$$ Fig 2. Normalized continuous drain current as a function of solder point temperature $T_{sp}$ = 25 °C; $I_{DM}$ is single pulse Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage 3 of 12 PMK50XP **NXP Semiconductors** #### P-channel TrenchMOS extremely low level FET ## Thermal characteristics #### Table 4. **Thermal characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|--------------------------------------------------|--------------|-----|-----|-----|------| | $R_{th(j-sp)}$ | thermal resistance from junction to solder point | see Figure 4 | - | - | 25 | K/W | #### P-channel TrenchMOS extremely low level FET ## 6. Characteristics Table 5. Characteristics $T_j = 25 \,^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | |----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-----------|--|--|--|--| | Static ch | naracteristics | | | | | | | | | | | V <sub>(BR)DSS</sub> | drain-source breakdown | $I_D = -250 \mu A; V_{GS} = 0 V$ | | | | | | | | | | | voltage | T <sub>j</sub> = 25 °C | -20 | - | - | V | | | | | | | | T <sub>j</sub> = −55 °C | -18 | - | - | V | | | | | | $V_{GS(th)}$ | gate-source threshold voltage | $I_D = -250 \mu\text{A}; V_{DS} = V_{GS}; \text{see} \frac{\text{Figure 9}}{\text{and}}$ and $\frac{10}{10}$ | | | | | | | | | | | | T <sub>j</sub> = 25 °C | -0.55 | -0.75 | -0.95 | V | | | | | | | | T <sub>j</sub> = 150 °C | -0.35 | - | - | V | | | | | | | | T <sub>j</sub> = −55 °C | - | - | -1.1 | V | | | | | | I <sub>DSS</sub> | drain leakage current | $V_{DS} = -20 \text{ V}; V_{GS} = 0 \text{ V}$ | | | | | | | | | | | | T <sub>j</sub> = 25 °C | - | - | -1 | μΑ | | | | | | | | T <sub>j</sub> = 70 °C | - | - | -5 | μΑ | | | | | | I <sub>GSS</sub> | gate leakage current | $V_{GS} = \pm 12 \text{ V}; V_{DS} = 0 \text{ V}$ | - | -10 | -100 | nΑ | | | | | | R <sub>DSon</sub> | drain-source on-state resistance | $V_{GS}$ = -4.5 V; $I_D$ = -2.8 A; see <u>Figure 6</u> and <u>8</u> | | | | | | | | | | | | T <sub>j</sub> = 25 °C | - | 40 | 50 | $m\Omega$ | | | | | | | | T <sub>j</sub> = 150 °C | - | 64 | 80 | $m\Omega$ | | | | | | | | $V_{GS}$ = -2.5 V; $I_D$ = -2.3 A; see <u>Figure 6</u> and <u>8</u> | - | 56 | 70 | mΩ | | | | | | Dynamic | characteristics | | | | | | | | | | | Q <sub>G(tot)</sub> | total gate charge | $I_D = -4.7 \text{ A}; V_{DS} = -10 \text{ V}; V_{GS} = -4.5 \text{ V};$ | - | 10 | - | nC | | | | | | Q <sub>GS</sub> | gate-source charge | see Figure 11 and 12 | - | 2.2 | - | nC | | | | | | $Q_{GD}$ | gate-drain charge | | - | 1.3 | - | nC | | | | | | V <sub>GS(pl)</sub> | gate-source plateau voltage | | - | -1.6 | - | V | | | | | | C <sub>iss</sub> | input capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = -20 \text{ V}; f = 1 \text{ MHz};$ | - | 1020 | - | pF | | | | | | C <sub>oss</sub> | output capacitance | see Figure 14 | - | 140 | - | pF | | | | | | C <sub>rss</sub> | reverse transfer capacitance | | - | 100 | - | pF | | | | | | t <sub>d(on)</sub> | turn-on delay time | $V_{DS} = -10 \text{ V}; R_L = 10 \Omega; V_{GS} = -4.5 \text{ V};$ | - | 8.5 | - | ns | | | | | | t <sub>r</sub> | rise time | $R_G = 6 \Omega$ | - | 7.5 | - | ns | | | | | | t <sub>d(off)</sub> | turn-off delay time | | - | 82 | - | ns | | | | | | t <sub>f</sub> | fall time | | - | 35 | - | ns | | | | | | Source- | drain diode | | | | | | | | | | | $V_{SD}$ | source-drain voltage | $I_S = -1.7 \text{ A}$ ; $V_{GS} = 0 \text{ V}$ ; see Figure 13 | - | -0.77 | -1.2 | V | | | | | Fig 5. Output characteristics: drain current as a function of drain-source voltage; typical values T<sub>j</sub> = 25 °C Fig 6. Drain-source on-state resistance as a function of drain current; typical values $T_i$ = 25 °C and 150 °C; $V_{DS} > I_D \times R_{DSon}$ Fig 7. Transfer characteristics: drain current as a function of gate-source voltage; typical values $$a = \frac{R_{DSon}}{R_{DSon(25^{\circ}C)}}$$ Fig 8. Normalized drain-source on-state resistance factor as a function of junction temperature 6 of 12 $I_D = -0.25 \ mA; \ V_{DS} = V_{GS}$ Fig 9. Gate-source threshold voltage as a function of junction temperature $T_j = 25$ °C; $V_{DS} = -5$ V Fig 10. Sub-threshold drain current as a function of gate-source voltage $I_D = -4.7 \text{ A}; V_{DS} = -10 \text{ V}$ Fig 11. Gate-source voltage as a function of gate charge; typical values Fig 12. Gate charge waveform definitions 7 of 12 Fig 13. Source current as a function of source-drain voltage; typical values $V_{GS} = 0 V$ ; f = 1 MHz Fig 14. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values #### P-channel TrenchMOS extremely low level FET ## 7. Package outline #### SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | ď | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|-----------------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 5.0<br>4.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.20<br>0.19 | 0.16<br>0.15 | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | | REFER | EUROPEAN | ISSUE DATE | | | |--------|--------|-----------|-----------------|-----------------|---------------------------------| | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | 076E03 | MS-012 | | | | <del>99-12-27</del><br>03-02-18 | | | IEC | IEC JEDEC | IEC JEDEC JEITA | IEC JEDEC JEITA | IEC JEDEC JEITA PROJECTION | Fig 15. Package outline SOT96-1 (SO8) PMK50XP\_1 © NXP B.V. 2007. All rights reserved. #### P-channel TrenchMOS extremely low level FET ## 8. Revision history #### Table 6. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |-------------|--------------|--------------------|---------------|------------| | PMK50XP_1 | 20070917 | Product data sheet | - | - | #### P-channel TrenchMOS extremely low level FET ## Legal information #### 9.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 9.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 9.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS — is a trademark of NXP B.V. #### 10. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: salesaddresses@nxp.com #### P-channel TrenchMOS extremely low level FET ## 11. Contents | 1 | Product profile | |-----|---------------------------| | 1.1 | General description | | 1.2 | Features | | 1.3 | Applications 1 | | 1.4 | Quick reference data 1 | | 2 | Pinning information 1 | | 3 | Ordering information 2 | | 4 | Limiting values 2 | | 5 | Thermal characteristics 4 | | 6 | Characteristics 5 | | 7 | Package outline 9 | | 8 | Revision history | | 9 | Legal information11 | | 9.1 | Data sheet status | | 9.2 | Definitions11 | | 9.3 | Disclaimers | | 9.4 | Trademarks 11 | | 10 | Contact information 11 | | 11 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2007. All rights reserved.