

# FDN361BN

# 30V N-Channel, Logic Level, PowerTrench<sup>®</sup> MOSFET

### **General Description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMCIA cards, and other battery powered circuits where fast switching, and low in-line power loss are needed in a very small outline surface mount package.

### Features

- 1.4 A, 30 V.  $R_{DS(ON)} = 110 \text{ m}\Omega @ V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 160 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$
- Low gate charge
- Industry standard outline SOT-23 surface mount package using proprietary SuperSOT<sup>™</sup>-3 design for superior thermal and electrical capabilities
- High performance trench technology for extremely low R<sub>DS(ON)</sub>





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            |                                                  | Parameter                                     | Ratings    | Units       |            |
|-----------------------------------|--------------------------------------------------|-----------------------------------------------|------------|-------------|------------|
| V <sub>DSS</sub>                  | Drain-Sourc                                      | e Voltage                                     | 30         | V           |            |
| V <sub>GSS</sub>                  | Gate-Source                                      | e Voltage                                     |            | ± 20        | V          |
| I <sub>D</sub>                    | Drain Curre                                      | nt – Continuous                               | (Note 1a)  | 1.4         | Α          |
|                                   |                                                  | – Pulsed                                      |            | 10          |            |
| PD                                | Power Dissi                                      | pation for Single Operation                   | (Note 1a)  | 0.5         | W          |
|                                   |                                                  |                                               | (Note 1b)  | 0.46        |            |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                                               |            | -55 to +150 | °C         |
| Therma                            | I Charact                                        | teristics                                     |            |             |            |
| $R_{\theta JA}$                   | Thermal Re                                       | mal Resistance, Junction-to-Ambient (Note 1a) |            | 250         |            |
| $R_{\theta JC}$                   | Thermal Resistance, Junction-to-Case (Note 1)    |                                               | (Note 1)   | 75          |            |
| Packag                            | e Markin                                         | g and Ordering Ir                             | nformation |             |            |
| Device Marking                    |                                                  | Device                                        | Reel Size  | Tape width  | Quantity   |
| 361B                              |                                                  | FDN361BN                                      | 7"         | 8mm         | 3000 units |

©2009 Fairchild Semiconductor Corporation FDN361BN Rev A1(W) www.fairchildsemi.com

February 2009

| Symbol                                | Parameter                                            | Test Conditions                                                                                                                                                           | Min | Тур              | Max               | Units |
|---------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------------------|-------|
| Off Char                              | racteristics                                         |                                                                                                                                                                           |     |                  |                   |       |
| BV <sub>DSS</sub>                     | Drain–Source Breakdown Voltage                       | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                                                                                                                            | 30  |                  | 1                 | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient         | $I_D = 250 \ \mu$ A,Referenced to 25°C                                                                                                                                    |     | 26               |                   | mV/°C |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                      | $V_{DS} = 24 V$ , $V_{GS} = 0 V$                                                                                                                                          |     |                  | 1                 | μA    |
|                                       |                                                      | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 55°C                                                                                                      |     |                  | 10                | μA    |
| I <sub>GSS</sub>                      | Gate–Body Leakage                                    | $V_{GS} = \pm 20 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                        |     |                  | ±100              | nA    |
| On Char                               | acteristics (Note 2)                                 |                                                                                                                                                                           |     |                  |                   |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                               | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                                                                                                   | 1   | 2.1              | 3                 | V     |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance                 | $ \begin{array}{l} V_{GS} = 10 \ V, \qquad I_D = 1.4 \ A \\ V_{GS} = 4.5 \ V, \qquad I_D = 1.2 \ A \\ V_{GS} = 10 \ V, \ I_D = 1.4 \ A, \ T_J = 125^\circ C \end{array} $ |     | 92<br>120<br>114 | 110<br>160<br>150 | mΩ    |
| I <sub>D(on)</sub>                    | On–State Drain Current                               | $V_{GS} = 4.5 V, V_{DS} = 5 V$                                                                                                                                            | 3.5 |                  | 100               | Α     |
| g <sub>FS</sub>                       | Forward Transconductance                             | $V_{\rm DS} = 5 \text{ V}, \qquad I_{\rm D} = 1.4 \text{ A}$                                                                                                              |     | 4                |                   | S     |
| -                                     | c Characteristics                                    |                                                                                                                                                                           |     |                  |                   |       |
| C <sub>iss</sub>                      | Input Capacitance $V_{ns} = 15 V$ , $V_{Gs} = 0 V$ , |                                                                                                                                                                           |     | 145              | 193               | pF    |
| C <sub>oss</sub>                      | Output Capacitance                                   | f = 1.0  MHz                                                                                                                                                              |     | 35               | 47                | pF    |
| Crss                                  | Reverse Transfer Capacitance                         |                                                                                                                                                                           |     | 15               | 23                | pF    |
| R <sub>G</sub>                        | Gate Resistance                                      | $V_{GS}$ = 15 mV, f = 1.0 MHz                                                                                                                                             |     | 1.6              |                   | Ω     |
| Switchin                              | ng Characteristics (Note 2)                          |                                                                                                                                                                           | I   |                  |                   | L     |
| t <sub>d(on)</sub>                    | Turn–On Delay Time                                   | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1 A,                                                                                                                             | l   | 3                | 6                 | ns    |
| tr                                    | Turn–On Rise Time                                    | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                        |     | 8                | 16                | ns    |
| t <sub>d(off)</sub>                   | Turn–Off Delay Time                                  | 1                                                                                                                                                                         |     | 16               | 29                | ns    |
| t <sub>f</sub>                        | Turn–Off Fall Time                                   |                                                                                                                                                                           |     | 2                | 4                 | ns    |
| Qg                                    | Total Gate Charge                                    | $V_{DS} = 15 V$ , $I_D = 1.4 A$ ,                                                                                                                                         |     | 1.3              | 1.8               | nC    |
| Q <sub>gs</sub>                       | Gate–Source Charge                                   | V <sub>GS</sub> = 4.5 V                                                                                                                                                   |     | 0.5              | 1                 | nC    |
| Q <sub>gd</sub>                       | Gate–Drain Charge                                    |                                                                                                                                                                           |     | 0.5              |                   | nC    |
| Drain-S                               | ource Diode Characteristics                          |                                                                                                                                                                           |     |                  |                   |       |
| V <sub>SD</sub>                       | Drain–Source Diode Forward<br>Voltage                | $V_{GS} = 0 V$ , $I_S = 0.42 A$ (Note 2)                                                                                                                                  |     | 0.8              | 1.2               | V     |
| t <sub>rr</sub>                       | Diode Reverse Recovery Time                          | $I_F = 1.4 \text{ A}, \qquad d_{iF}/d_t = 100 \text{ A}/\mu \text{s}$                                                                                                     |     | 11               | 22                | nS    |
| Q <sub>rr</sub>                       | Diode Reverse Recovery Charge                        | 7                                                                                                                                                                         |     | 4                | 1                 | nC    |

Notes:

R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.

a) 250°C/W when mounted on a 0.02 in² pad of 2 oz. copper.



b) 270°C/W when mounted on a minimum pad.

FDN361BN Rev A1(W)

,

6 Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300  $\mu s,$  Duty Cycle  $\leq 2.0\%$ 

www.fairchildsemi.com



FDN361BN Rev A1(W)

www.fairchildsemi.com



FDN361BN Rev A1(W)

www.fairchildsemi.com



SEMICONDUCTOR®

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.



\* EZSWITCH™ and FlashWriter<sup>®</sup> are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

EARCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Farichild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Farichild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Farichild's full range of up-to-date technical and product information. Fairchild and our Authorized Fairchild's warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized distributors. Committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          | •                     | Rev.                                                                                                                                                                                                |