# Power MOSFET 90 Amps, 24 Volts # N-Channel D<sup>2</sup>PAK and TO-220 Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls and bridge circuits. #### **Features** • Pb-Free Packages are Available ## **Typical Applications** - Power Supplies - Converters - Power Motor Controls - Bridge Circuits #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------|--------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 24 | Vdc | | Gate-to-Source Voltage - Continuous | V <sub>GS</sub> | ±20 | Vdc | | Drain Current - Continuous @ T <sub>A</sub> = 25°C - Single Pulse (t <sub>p</sub> = 10 μs) | I <sub>D</sub><br>I <sub>DM</sub> | 90*<br>200 | A<br>A | | Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 85<br>0.66 | W/°C | | Operating and Storage Temperature | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C | | Single Pulse Drain–to–Source Avalanche Energy – Starting $T_J = 25^{\circ}C$ ( $V_{DD} = 28$ Vdc, $V_{GS} = 10$ Vdc, $L = 5.0$ mH, $I_{L(pk)} = 17$ A, RG = $25 \Omega$ ) | E <sub>AS</sub> | 733 | mJ | | Thermal Resistance Junction-to-Case Junction-to-Ambient (Note 1) | R <sub>θJC</sub><br>R <sub>θJA</sub> | 1.55<br>70 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | T <sub>L</sub> | 260 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. When surface mounted to an FR4 board using 1" pad size, (Cu Area 1.127 in<sup>2</sup>). - When surface mounted to an FR4 board using minimum recommended pad size, (Cu Area 0.412 in<sup>2</sup>). ## ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | 24 V | 5.0 mΩ @ 10 V | 90 A | | 211 | 7.5 mΩ @ 4.5 V | 0071 | #### **N-Channel** ### MARKING DIAGRAMS NTx90N02 = Device Code x = P or B A = Assembly Location Y = Year WW = Work Week #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. <sup>\*</sup>Chip current capability limited by package. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|--------------------------|--------------------------|--------------| | OFF CHARACTERISTICS | | I | 1 | 1 | 1 | <u> </u> | | Drain-to-Source Breakdown Voltage (Note 3) (V <sub>GS</sub> = 0 Vdc, I <sub>D</sub> = 250 μAdc) Temperature Coefficient (Positive) | | V <sub>(BR)DSS</sub> | 24<br>- | 27<br>25 | -<br>- | Vdc<br>mV/°C | | Zero Gate Voltage Drain Currer ( $V_{DS} = 24 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}$ ) ( $V_{DS} = 24 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}$ , | | I <sub>DSS</sub> | _<br>_ | _<br>_ | 1.0<br>10 | μAdc | | Gate-Body Leakage Current (V | $I_{GS} = \pm 20 \text{Vdc}, V_{DS} = 0 \text{Vdc})$ | I <sub>GSS</sub> | - | - | ±100 | nAdc | | ON CHARACTERISTICS (Note | 3) | | | | | | | Gate Threshold Voltage (Note 3 $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$<br>Threshold Temperature Coeffici | | V <sub>GS(th)</sub> | 1.0 | 1.9<br>-3.8 | 3.0 | Vdc<br>mV/°C | | Static Drain-to-Source On-Resistance (Note 3) | | R <sub>DS(on)</sub> | -<br>-<br>-<br>- | 5.0<br>7.5<br>5.0<br>7.5 | 5.8<br>9.0<br>5.8<br>9.0 | mΩ | | Forward Transconductance (No | te 3) (V <sub>DS</sub> = 15 Vdc, I <sub>D</sub> = 10 Adc) | 9FS | - | 25 | _ | mhos | | DYNAMIC CHARACTERISTICS | 1 | | | | | | | Input Capacitance | $(V_{DS} = 20 \text{ Vdc}, V_{GS} = 0 \text{ Vdc},$ | C <sub>iss</sub> | _ | 2120 | - | pF | | Output Capacitance | f = 1.0 MHz) | C <sub>oss</sub> | _ | 900 | - | | | Transfer Capacitance | | C <sub>rss</sub> | - | 360 | - | | | SWITCHING CHARACTERISTIC | CS (Note 4) | | | | | | | Turn-On Delay Time | $(V_{DD} = 20 \text{ Vdc}, I_D = 20 \text{ Adc},$ | t <sub>d(on)</sub> | - | 16 | _ | ns | | Rise Time | $V_{GS} = 4.5 \text{ Vdc}, R_G = 2.5 \Omega$ | t <sub>r</sub> | - | 90 | _ | | | Turn-Off Delay Time | | t <sub>d(off)</sub> | - | 28 | _ | | | Fall Time | | t <sub>f</sub> | - | 60 | _ | | | Gate Charge | $(V_{DS} = 20 \text{ Vdc}, I_{D} = 20 \text{ Adc},$ | Q <sub>T</sub> | - | 29 | _ | nC | | | V <sub>GS</sub> = 4.5 Vdc) (Note 3) | Q <sub>1</sub> | _ | 8.0 | _ | | | | | | - | 20 | 1 | | | SOURCE-DRAIN DIODE CHAR | ACTERISTICS | | | | | | | Forward On-Voltage | $ \begin{array}{c} (I_S = 2.3 \; \text{Adc}, V_{GS} = 0 \; \text{Vdc}) \\ (I_S = 40 \; \text{Adc}, V_{GS} = 0 \; \text{Vdc}) \; (\text{Note 3}) \\ (I_S = 2.3 \; \text{Adc}, V_{GS} = 0 \; \text{Vdc}, T_J = 150^{\circ}\text{C}) \end{array} $ | V <sub>SD</sub> | _<br>_<br>_ | 0.75<br>1.2<br>0.65 | 1.0<br>-<br>- | Vdc | | Reverse Recovery Time $(I_S = 2.3 \text{ Adc}, V_{GS} = 0 \text{ Vdc},$ | | t <sub>rr</sub> | - | 40 | _ | ns | | | dl <sub>S</sub> /dt = 100 A/μs) (Note 3) | ta | - | 21 | - | | | | | t <sub>b</sub> | _ | 18 | _ | | | Reverse Recovery Stored Char | ge | $Q_{RR}$ | _ | 0.036 | _ | μС | <sup>3.</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. 4. Switching characteristics are independent of operating junction temperatures. 160 Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 4. On-Resistance versus Drain Current and Gate Voltage 90 85 Figure 5. On-Resistance Variation with **Temperature** Figure 6. Drain-To-Source Leakage **Current versus Voltage** Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------------------|-----------------------| | NTP90N02 | TO-220AB | 50 Units / Rail | | NTP90N02G | TO-220AB<br>(Pb-Free) | 50 Units / Rail | | NTB90N02 | D <sup>2</sup> PAK | 50 Units / Rail | | NTB90N02G | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail | | NTB90N02T4 | D <sup>2</sup> PAK | 800 Tape & Reel | | NTB90N02T4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **POWER MOSFET SWITCHING** Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain–gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that $$t = Q/I_{G(AV)}$$ During the rise and fall time interval when switching a resistive load, $V_{GS}$ remains virtually constant at a level known as the plateau voltage, $V_{SGP}$ . Therefore, rise and fall times may be approximated by the following: $$t_{\Gamma} = Q_2 \times R_2/10(V_{GG} - V_{GSP})$$ $$t_f = Q_2 \times R_2/V_{GSP}$$ where: $V_{GG}$ = the gate drive voltage, which varies from zero to $V_{GG}$ $R_G$ = the gate drive resistance and $Q_2$ and $V_{GSP}$ are read from the gate charge curve. During the turn—on and turn—off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: $$t_{d(on)} = R_G C_{iss} ln [V_{GG}/(V_{GG} - V_{GSP})]$$ $$t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$$ The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off–state condition when calculating $t_{d(on)}$ and is read at a voltage corresponding to the on–state when calculating $t_{d(off)}$ . At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses. # **PACKAGE DIMENSIONS** ## D<sup>2</sup>PAK CASE 418AA-01 **ISSUE O** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIMETERS | | |-----|-------|-------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.340 | 0.380 | 8.64 | 9.65 | | В | 0.380 | 0.405 | 9.65 | 10.29 | | С | 0.160 | 0.190 | 4.06 | 4.83 | | D | 0.020 | 0.036 | 0.51 | 0.92 | | E | 0.045 | 0.055 | 1.14 | 1.40 | | F | 0.310 | | 7.87 | | | G | 0.100 | BSC | 2.54 BSC | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | K | 0.090 | 0.110 | 2.29 | 2.79 | | М | 0.280 | | 7.11 | | | S | 0.575 | 0.625 | 14.60 | 15.88 | | V | 0.045 | 0.055 | 1.14 | 1.40 | - STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN ## **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **PACKAGE DIMENSIONS** TO-220 CASE 221A-09 **ISSUE AA** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | В | 0.380 | 0.405 | 9.66 | 10.28 | | С | 0.160 | 0.190 | 4.07 | 4.82 | | D | 0.025 | 0.035 | 0.64 | 0.88 | | F | 0.142 | 0.147 | 3.61 | 3.73 | | G | 0.095 | 0.105 | 2.42 | 2.66 | | Н | 0.110 | 0.155 | 2.80 | 3.93 | | J | 0.018 | 0.025 | 0.46 | 0.64 | | K | 0.500 | 0.562 | 12.70 | 14.27 | | L | 0.045 | 0.060 | 1.15 | 1.52 | | N | 0.190 | 0.210 | 4.83 | 5.33 | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | R | 0.080 | 0.110 | 2.04 | 2.79 | | S | 0.045 | 0.055 | 1.15 | 1.39 | | T | 0.235 | 0.255 | 5.97 | 6.47 | | U | 0.000 | 0.050 | 0.00 | 1.27 | | ٧ | 0.045 | | 1.15 | | | Z | | 0.080 | | 2.04 | - STYLE 5: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.