# RLD03N06CLE, RLD03N06CLESM, RLP03N06CLE Data Sheet July 1999 File Number 3948.5 # 0.3A, 60V, 6 Ohm, ESD Rated, Current Limited, Voltage Clamped, Logic Level N-Channel Power MOSFETs These are intelligent monolithic power circuits which incorporate a lateral bipolar transistor, resistors, zener diodes and a power MOS transistor. The current limiting of these devices allow it to be used safely in circuits where a shorted load condition may be encountered. The drain to source voltage clamping offers precision control of the circuit voltage when switching inductive loads. The "Logic Level" gate allows this device to be fully biased on with only 5V from gate to source, thereby facilitating true on-off power control directly from logic level (5V) integrated circuits. These devices incorporate ESD protection and are designed to withstand 2kV (Human Body Model) of ESD. Formerly developmental type TA49028. #### Ordering Information | PART NUMBER | PACKAGE | BRAND | | | |---------------|----------|----------|--|--| | RLD03N06CLE | TO-251AA | 03N06C | | | | RLD03N06CLESM | TO-252AA | 03N06C | | | | RLP03N06CLE | TO-220AB | 03N06CLE | | | NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-252AA variant in tape and reel, i.e. RLD03N06CLESM9A. #### Features - 0.30A, 60V - r<sub>DS(ON)</sub> = 6.0Ω - Built in Current Limit I<sub>LIMIT</sub> 0.140 to 0.210A at 150<sup>o</sup>C - · Built in Voltage Clamp - Temperature Compensating PSPICE<sup>®</sup> Model - · 2kV ESD Protected - · Controlled Switching Limits EMI and RFI - Related Literature - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards" # Symbol #### **Packaging** #### JEDEC TO-251AA #### JEDEC TO-252AA #### **JEDEC TO-220AB** # RLD03N06CLE, RLD03N06CLESM, RLP03N06CLE # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | RLD03N06CLE, RLD03N06CLESM,<br>RLP03N06CLE | UNITS | |--------------------------------------------------------------------------------|--------------------------------------------|-------| | Drain to Source Voltage (Note 1)VDSS | 60 | ٧ | | Drain to Gate VoltageV <sub>DGR</sub> | 60 | V | | Gate to Source Voltage (Reverse Voltage Gate Bias Not Allowed) V <sub>GS</sub> | +5.5 | V | | Continuous Drain Current | Self Limited | | | Power Dissipation | 30 | W | | Derate Above 25°C | 0.2 | W/oC | | Electrostatic Discharge Rating MIL-STD-883, Category B(2) | 2 | KV | | Operating and Storage Temperature | -55 to 175 | °C | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub> | 300 | °C | | Package Body for 10s, See Techbrief 334 | 260 | οС | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $150^{\circ}C$ . # $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C}, \hspace{0.1cm} \textbf{Unless Otherwise Specified}$ | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|----------------------------|--------------------------------------------------------------------------------------|---------------------------------|-----|-----|------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V | | 60 | - | 85 | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$ | | 1 | - | 2.5 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 45V,<br>V <sub>GS</sub> = 0V | $T_J = 25^{\circ}C$ | - | - | 25 | μА | | | | | $T_{J} = 150^{\circ}C$ | - | - | 250 | μА | | Gate to Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = 5V | $T_J = 25^{\circ}C$ | - | - | 5 | μА | | | | | $T_{J} = 150^{\circ}C$ | - | - | 20 | μА | | Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = 0.100A,<br>V <sub>GS</sub> = 5V | $T_{\rm J} = 25^{\rm O}{\rm C}$ | - | - | 6.0 | Ω | | | | | $T_{J} = 150^{\circ}C$ | - | - | 12.0 | Ω | | Limiting Current | I <sub>DS(LIMIT)</sub> | V <sub>DS</sub> = 15V,<br>V <sub>GS</sub> = 5V | $T_J = 25^{\circ}C$ | 280 | - | 420 | mA | | | | | $T_{J} = 150^{\circ}C$ | 140 | - | 210 | mA | | Turn-On Time | ton | $V_{DD} = 30V, I_{D} = 0.10A,$ $R_{L} = 300\Omega, V_{GS} = 5V,$ $R_{GS} = 25\Omega$ | | - | - | 7.5 | μs | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | - | - | 2.5 | μs | | Rise Time | t <sub>r</sub> | | | - | - | 5.0 | μs | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | - | - | 7.5 | μs | | Fall Time | t <sub>f</sub> | | | - | - | 5.0 | μs | | Turn-Off Time | tOFF | | | - | - | 12.5 | μs | | Input Capacitance | C <sub>ISS</sub> | $V_{DS} = 25V$ , $V_{GS} = 0V$ ,<br>f = 1MHz | | - | 100 | - | pF | | Output Capacitance | C <sub>OSS</sub> | | | - | 65 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 3.0 | - | pF | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | | - | - | 5.0 | °C/W | | | | TO-220 Package | | - | - | 80 | °C/W | | | TO-251 and TO-252 Packages | | - | - | 100 | °C/W | | # **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------|---------------------------------------------|-----|-----|-----|-------| | Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 0.1A | - | - | 1.5 | V | | Diode Reverse Recovery Time | t <sub>rr</sub> | $I_{SD} = 0.1A$ , $dI_{SD}/dt = 100A/\mu s$ | - | - | 1.0 | ms | #### NOTES: - 2. Pulsed: pulse duration = $\leq$ 300 $\mu$ s maximum, duty cycle = $\leq$ 2%. - 3. Repititive rating: pulse width limited by maximum junction temperature. # Typical Performance Curves Unless Otherwise Specified FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. FORWARD BIAS SAFE OPERATING AREA FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE FIGURE 4. SELF-CLAMPED INDUCTIVE SWITCHING FIGURE 5. SATURATION CHARACTERISTICS # Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 6. TRANSFER CHARACTERISTICS FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE FIGURE 10. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE FIGURE 9. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs TEMPERATURE FIGURE 11. NORMALIZED DRAIN LIMITING CURRENT vs JUNCTION TEMPERATURE Typical Performance Curves Unless Otherwise Specified (Continued) NOTE: Refer to Intersil Application Notes AN7254 and AN7260. FIGURE 12. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT. #### Test Circuits and Waveforms FIGURE 13. RESISTIVE SWITCHING TEST CIRCUIT # V<sub>DS</sub> 90% 10% 10% 10% 10% 10% 10% FIGURE 14. RESISTIVE SWITCHING WAVEFORMS #### **Detailed Description** # Temperature Dependence of Current Limiting and Switching Speed Performance The RLD03N06CLE, CLESM and RLP03N06CLE are monolithic power devices which incorporate a Logic Level power MOSFET transistor with a current sensing scheme and control circuitry to enable the device to self limit the drain source current flow. The current sensing scheme supplies current to a resistor that is connected across the base to emitter of a bipolar transistor in the control section. The collector of this bipolar transistor is connected to the gate of the power MOSFET transistor. When the ratiometric current from the current sensing reaches the value required to forward bias the base emitter junction of this bipolar transistor, the bipolar "turns on". A resistor is incorporated in series with the gate of the power MOSFET transistor allowing the bipolar transistor to adjust the drive on the gate of the power MOSFET transistor to a voltage which then maintains a constant current in the power MOSFET transistor. Since both the ratiometric current sensing scheme and the base emitter unction voltage of the bipolar transistor vary with temperature, the current at which the device limits is a function of temperature. This dependence is shown in Figure 3. The resistor in series with the gate of the power MOSFET transistor also results in much slower switching performance than in standard power MOSFET transistors. This is an advantage where fast switching can cause EMI or RFI. The switching speed is very predictable. #### DC Operation The limit on the drain to source voltage for operation in current limiting on a steady state (DC) basis is shown in the equation below. The dissipation in the device is simply the applied drain to source voltage multiplied by the limiting current. This device, like most power MOSFET devices today, is limited to 175°C. The maximum voltage allowable can, therefore, be expressed as shown in Equation 1: $$DS = \frac{(150^{\circ}C - T_{AMBIENT})}{I_{LM \bullet} (R\theta JC + R\theta JA)}$$ (EQ.1) #### RLD03N06CLE, RLD03N06CLESM, RLP03N06CLE The results of this equation are plotted in Figure 15 for various heatsinks. #### **Duty Cycle Operation** In many applications either the drain to source voltage or the gate drive is not available 100% of the time. The copper header on which the RLD03N06CLE, CLESM and RLP03N06CLE is mounted has a very large thermal storage capability, so for pulse widths of less then 1ms, the temperature of the header can be considered a constant, thereby the junction temperature can be calculated simply as shown in Equation 2: $$T_{C} = (V_{DS} \bullet I_{D} \bullet D \bullet R_{\theta CA}) + T_{AMBIENT}$$ (EQ.2) Generally the heat storage capability of the silicon chip in a power transistor is ignored for duty cycle calculations. Making this assumption, limiting junction temperature to 175 $^{\rm O}{\rm C}$ and using the T $_{\rm C}$ calculated in Equation 2, the expression for maximum V $_{\rm DS}$ under duty cycle operation is shown in Equation 3 $$V_{DS} = \frac{150^{\circ}C - T_{C}}{I_{LM} \cdot D \cdot R_{\theta JC}}$$ (EQ.3) These values are plotted as Figures 16 through 21 for various heatsink thermal resistances. #### Limited Time Operations Protection for a limited period of time is sufficient for many applications. As stated above the heat storage in the silicon chip can usually be ignored for computations of over 10 ms, thereby the thermal equivalent circuit reduces to a simple enough circuit to allow easy computation on the limiting conditions. The variation in limiting current with temperature complicates the calculation of junction temperature, but a simple straight line approximation of the variation is accurate enough to allow meaningful computations. The curves shown as Figures 22 through 25 (RLP03N06CLE) and Figure 26 through 29 (RLD03N06CLE and RLD03N06CLESM) give an accurate indication of how long the specified voltage can be applied to the device in the current limiting mode without exceeding the maximum specified 175°C junction temperature. In practice this tells you how long you have to alleviate the condition causing the current limiting to occur. # Typical Performance Curves NOTE: Heat Sink Thermal Resistance = HSTR. #### FIGURE 15. DC OPERATION IN CURRENT LIMITING FIGURE 17. MAXIMUM $V_{DS}$ vs AMBIENT TEMPERATURE IN CURRENT LIMITING. (HSTR = $2^{\circ}$ C/W) FIGURE 16. MAXIMUM $V_{DS}$ vs ambient temperature in current limiting. (HEATSINK THERMAL RESISTANCE = $1^{\circ}$ C/W) FIGURE 18. MAXIMUM $V_{DS}$ vs AMBIENT TEMPERATURE IN CURRENT LIMITING. (HSTR = $5^{\circ}$ C/W) # Typical Performance Curves (Continued) FIGURE 19. MAXIMUM $V_{DS}$ vs AMBIENT TEMPERATURE IN CURRENT LIMITING. (HSTR = $10^{\circ}$ C/W) NOTE: Duty Cycyle = DC, Max Pulse Width = 100ms. FIGURE 21. MAXIMUM $V_{DS}$ vs AMBIENT TEMPERATURE IN CURRENT LIMITING. (HSTR = $80^{\circ}$ C/W) FIGURE 23. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 10°C/W) (HEATSINK THERMAL CAPACITANCE = 1.0J/°C) FIGURE 20. MAXIMUM $V_{DS}$ vs AMBIENT TEMPERATURE IN CURRENT LIMITING. (HSTR = $25^{\circ}$ C/W) FIGURE 22. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 25°C/W) (HEATSINK THERMAL CAPACITANCE = 0.5J/°C) FIGURE 24. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 5°C/W) (HEATSINK THERMAL CAPACITANCE = 2.0J/°C) #### Typical Performance Curves (Continued) FIGURE 25. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 2°C/W) (HEATSINK THERMAL CAPACITANCE = 4J/°C) FIGURE 27. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 10°C/W) (HEATSINK THERMAL CAPACITANCE = 1.0J/°C) FIGURE 26. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 25°C/W) (HEATSINK THERMAL CAPACITANCE = 0.5J/°C) FIGURE 28. TIME TO 175°C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = 5°C/W) (HEATSINK THERMAL CAPACITANCE = 2.0J/°C) $V_{DS}$ , DRAIN TO SOURCE VOLTAGE (V) FIGURE 29. TIME TO $175^{\circ}$ C IN CURRENT LIMITING (HEATSINK THERMAL RESISTANCE = $2^{\circ}$ C/W) (HEATSINK THERMAL CAPACITANCE = $4J/^{\circ}$ C) #### RLD03N06CLE, RLD03N06CLESM, RLP03N06CLE #### PSPICE Electrical Model SUBCKT RLD03N06CLE 2 1 3: rev 4/18/94 CA 12 8 0.547e-9 CB 15 14 0.547e-9 m⊸ DRAIN CIN 6 8 0.301e-9 LDRAIN 2 DBODY 7 5 DBDMOD **DBREAK 5 11 DBKMOD** DBREAK **DPLCAP** DESD1 91 9 DESD1MOD 10 DESD2 91 7 DESD2MOD **DPLCAP 10 5 DPLCAPMOD** 11 **ESG** EBREAK 11 20 17 18 66.5 **RDRAIN DBODY** <u>6</u> 8 EBREAK EDS 14 8 5 8 1 16 EGS 13 8 6 8 1 VTO ESG 6 10 6 8 1 ⊣ի⊦ MOS<sub>2</sub> **EVTO** GATE EVTO 20 6 18 8 1 **RGATE** 6 | • MOS1 IT 8 17 1 8 LGATE LDRAIN 2 5 1e-9 DESD1 CIN $R_{IN}$ LGATE 1 9 2.96e-9 RSOURCE1 RSOURCE2 **LSOURCE** DESD2 LSOURCE 3 7 2.96e-9 70 SOURCE MOS1 16 6 8 8 MOSMOD M = 0.99 MOS2 16 21 8 8 MOSMOD M = 0.01 S1A Ĺ S2A **RBREAK** 13 QCONTROL 20 70 7 QMOD 1 RBREAK 17 18 RBKMOD 1 S<sub>1</sub>B S2B **RVTO** RDRAIN 5 16 RDSMOD 1.123 19 RGATE 9 20 3200 CA CB IT 14 RIN 6 8 1e9 **VBAT EDS** RSOURCE1 8 70 RDSMOD 1.12 **EGS** RSOURCE2 70 7 RSMOD 2.16 RVTO 18 19 RVTOMOD 1 S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD VBAT 8 19 DC 1 VTO 21 6 0.22 .MODEL DBDMOD D (IS = 7.97e-17 RS = 1.82 TRS1 = 3.91e-3 TRS2 = 1.24e-5 CJO = 3.00e-10 TT = 1.83e-7) .MODEL DBKMOD D (RS = 3150 TRS1 = 0 TRS2 = 0) .MODEL DESD1MOD D (BV = 13.54 TBV1 = 0 TBV2 = 0 RS = 45.5 TRS1 = 0 TRS2 = 0) .MODEL DESD2MOD D (BV = 11.46 TBV1 = -7.576e-4 TBV2 = -3.0e-6 RS = 0 TRS1 = 0 TRS2 = 0) .MODEL DPLCAPMOD D (CJO = 74.2e-12 IS = 1e-30 N = 10) .MODEL MOSMOD NMOS (VTO = 1.67 KP = 3.40 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) .MODEL QMOD NPN (BF =5) .MODEL RBKMOD RES (TC1 = 4e-4 TC2 = 1.13e-8) .MODEL RDSMOD RES (TC1 = 6.80e-3 TC2 = 6.5e-6) .MODEL RSMOD RES (TC1 = 2.95e-3 TC2 = -1e-6) .MODEL RVTOMOD RES (TC1 = -2.22e-3 TC2 = -1.95e-6) .MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -3 VOFF = -1) .MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -1 VOFF = -3) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.85 VOFF = 2.15) .MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 2.15 VOFF = -2.85) NOTE: For further discussion of the PSPICE model consult **A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options**; IEEE Power Electronics Specialist Conference Records 1991. All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com