August 1993 Revised February 2005 # 74VHC164 8-Bit Serial-In, Parallel-Out Shift Register ## **General Description** The VHC164 is an advanced high-speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC164 is a high-speed 8-Bit Serial-In/Parallel-Out Shift Register. Serial data is entered through a 2-input AND gate synchronous with the LOW-to-HIGH transition of the clock. The device features an asynchronous Master Reset which clears the register, setting all outputs LOW independent of the clock. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. #### **Features** - High Speed: $f_{MAX} = 175 \text{ MHz}$ at $V_{CC} = 5V$ - $\blacksquare$ Low power dissipation: I<sub>CC</sub> = 4 $\mu$ A (max) at T<sub>A</sub> = 25 °C - $\blacksquare$ High noise immunity: $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$ (min) - Power down protection provided on all inputs - Low noise: V<sub>OLP</sub> = 0.8V (max) - Pin and function compatible with 74HC164 ## **Ordering Code:** | Order Number | Package<br>Number | Package Description | |-----------------------------|-------------------|--------------------------------------------------------------------------------------| | 74VHC164M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC164MX_NL<br>(Note 1) | M14A | Pb-Free 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC164SJ | M14D | Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC164MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC164MTCX_NL<br>(Note 1) | MTC14 | Pb-Free 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74VHC164N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B. Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only. ## **Logic Symbol** #### **Pin Descriptions** | Pin Names | Description | |--------------------------------|----------------------------------------| | A, B | Data Inputs | | СР | Clock Pulse Input (Active Rising Edge) | | MR | Master Reset Input (Active LOW) | | Q <sub>0</sub> –Q <sub>7</sub> | Outputs | #### **Connection Diagram** # **Functional Description** The VHC164 is an edge-triggered 8-bit shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (A or B); either of these inputs can be used as an active High Enable for data entry through the other input. An unused input must be tied HIGH. Each LOW-to-HIGH transition on the Clock (CP) input shifts data one place to the right and enters into Q<sub>0</sub> the logical AND of the two data inputs (A • B) that existed before the rising clock edge. A LOW level on the Master Reset (MR) input overrides all other inputs and clears the register asynchronously, forcing all Q outputs LOW. ## **Function Table** | Operating | 1 | Inputs | | | Outputs | | | |---------------|----|--------|---|-------|--------------------------------|--|--| | Mode | MR | Α | В | $Q_0$ | Q <sub>1</sub> –Q <sub>7</sub> | | | | Reset (Clear) | L | Х | Х | L | L–L | | | | Shift | Н | L | L | L | Q <sub>0</sub> -Q <sub>6</sub> | | | | | Н | L | Н | L | Q <sub>0</sub> –Q <sub>6</sub> | | | | | Н | Н | L | L | Q <sub>0</sub> -Q <sub>6</sub> | | | | | Н | Н | Н | Н | $Q_0 - Q_6$ | | | H = HIGH Voltage Levels # **Logic Diagram** L = LOW Voltage Levels X = Immaterial $<sup>{\</sup>sf Q}={\sf Lower}$ case letters indicate the state of the referenced input or output one setup time prior to the LOW-to-HIGH clock transition. ## **Absolute Maximum Ratings**(Note 2) $\begin{array}{lll} \text{Supply Voltage (V}_{\text{CC}}) & -0.5 \text{V to } +7.0 \text{V} \\ \text{DC Input Voltage (V}_{\text{IN}}) & -0.5 \text{V to } +7.0 \text{V} \\ \end{array}$ $\begin{array}{lll} \text{DC Output Voltage (V_{OUT})} & -0.5 \text{V to V}_{CC} + 0.5 \text{V} \\ \text{DC Diode Current (I}_{IK}) & -20 \text{ mA} \\ \text{Output Diode Current (I}_{OK}) & \pm 20 \text{ mA} \\ \text{DC Output Current (I}_{OUT}) & \pm 25 \text{ mA} \\ \end{array}$ $\begin{array}{ll} \mbox{DC V}_{\mbox{CC}}/\mbox{GND Current (I}_{\mbox{CC}}) & \pm 75 \mbox{ mA} \\ \mbox{Storage Temperature (T}_{\mbox{STG}}) & -65\mbox{°C to} +150\mbox{°C} \end{array}$ Lead Temperature $(T_L)$ (Soldering, 10 seconds) 260°C # Recommended Operating Conditions (Note 3) Input Rise and Fall Time $(t_r, t_f)$ $$\begin{split} V_{CC} &= 3.3 \text{V} \pm 0.3 \text{V} & 0 \text{ ns/V} \sim 100 \text{ ns/V} \\ V_{CC} &= 5.0 \text{V} \pm 0.5 \text{V} & 0 \text{ ns/V} \sim 20 \text{ ns/V} \end{split}$$ Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specifications. Note 3: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | | $T_A = -40$ °C to $+85$ °C | | Units | Conditions | | |-----------------|--------------------------|-----------------|-----------------------|-----|---------------|----------------------------|--------------------------------|-------|------------------------------------------|--------------------------| | - Cymbol | rurumotor | (V) | Min | Тур | Max | Min | Max | 0 | Conditions | | | V <sub>IH</sub> | HIGH Level Input | 2.0 | 1.50 | | | 1.50 | | V | | | | | Voltage | 3.0- 5.5 | 0.7 V <sub>CC</sub> | | | 0.7 V <sub>CC</sub> | | v | | | | V <sub>IL</sub> | LOW Level Input | 2.0 | | | 0.50 | | 0.50 | V | | | | | Voltage | 3.0 – 5.5 | | | $0.3 V_{CC}$ | | $0.3~\mathrm{V}_{\mathrm{CC}}$ | v | | | | V <sub>OH</sub> | HIGH Level Output | 2.0 | 1.9 | 2.0 | | 1.9 | | | $V_{IN} = V_{IH}$ | $I_{OH} = -50 \mu A$ | | | Voltage | 3.0 | 2.9 | 3.0 | | 2.9 | | V | or V <sub>IL</sub> | | | | | 4.5 | 4.4 | 4.5 | | 4.4 | | | | | | | | 3.0 | 2.58 | | | 2.48 | | V | | $I_{OH} = -4 \text{ mA}$ | | | | 4.5 | 3.94 | | | 3.80 | | v | | $I_{OH} = -8 \text{ mA}$ | | V <sub>OL</sub> | LOW Level Output | 2.0 | | 0.0 | 0.1 | | 0.1 | | $V_{IN} = V_{IH}$ | $I_{OL} = 50 \mu A$ | | | Voltage | 3.0 | | 0.0 | 0.1 | | 0.1 | V | or V <sub>IL</sub> | | | | | 4.5 | | 0.0 | 0.1 | | 0.1 | | | | | | | 3.0 | | | 0.36 | | 0.44 | V | | $I_{OL} = 4 \text{ mA}$ | | | | 4.5 | | | 0.36 | | 0.44 | V | | $I_{OL} = 8 \text{ mA}$ | | I <sub>IN</sub> | Input Leakage Current | 0 – 5.5 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5V or GND | | | I <sub>CC</sub> | Quiescent Supply Current | 5.5 | | | 4.0 | | 40.0 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | #### **Noise Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | Units | Conditions | | |------------------|-------------------------|-----------------|-----------------------|--------|-------|------------------------|--| | - Cyllibol | | (V) | Тур | Limits | Onne | Conditions | | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 0.5 | 0.8 | V | C <sub>1</sub> = 50 pF | | | (Note 4) | Dynamic V <sub>OL</sub> | 5.0 | 0.5 | 0.0 | v | - 30 μ | | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.5 | 0.8 | V | C <sub>1</sub> = 50 pF | | | (Note 4) | Dynamic V <sub>OL</sub> | 5.0 | -0.5 | 0.0 | V | - 30 μ | | | V <sub>IHD</sub> | Minimum HIGH Level | 5.0 | | 3.5 | V | C <sub>1</sub> = 50 pF | | | (Note 4) | Dynamic Input Voltage | 5.0 | | 3.3 | v | - 30 βι | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | | 1.5 | V | C <sub>1</sub> = 50 pF | | | (Note 4) | Dynamic Input Voltage | 5.0 | | 1.5 | V | Ο[ – 30 βι | | Note 4: Parameter guaranteed by design. # **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |------------------|------------------------------------------------|-----------------|-----------------------|------|-----------------------------------------------|-----|-------|------------|--------------------------------------------------------------------| | Cymbol | | (V) | Min | Тур | Max | Min | Max | 00 | Contantions | | f <sub>MAX</sub> | Maximum Clock Frequency | 3.3 ± 0.3 | 80 | 125 | | 65 | | | $C_L = 15 \text{ pF}, R_L = 1k$<br>$C_L = 50 \text{ pF}, R_L = 1k$ | | | | 3.3 ± 0.3 | 50 | 75 | | 45 | | | | | | | 5.0 ± 0.5 | 125 | 175 | | 105 | | MHz | $C_L = 15 \text{ pF}, R_L = 1k$<br>$C_L = 50 \text{ pF}, R_L = 1k$ | | | | 3.0 ± 0.3 | 85 | 115 | | 75 | | IVITIZ | C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1k | | t <sub>PLH</sub> | Propagation Delay | $3.3 \pm 0.3$ | | 8.4 | 12.8 | 1.0 | 15.0 | ns | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 1k | | t <sub>PHL</sub> | Time (CP-Q <sub>n</sub> ) | 3.3 ± 0.3 | | 10.9 | 16.3 | 1.0 | 18.5 | 115 | C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1k | | | | 5.0 ± 0.5 | | 5.8 | 9.0 | 1.0 | 10.5 | ns | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 1k | | | | 3.0 ± 0.3 | | 7.3 | 11.0 | 1.0 | 12.5 | 115 | C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1k | | t <sub>PHL</sub> | Propagation Delay<br>Time (MR-Q <sub>n</sub> ) | $3.3 \pm 0.3$ | | 8.3 | 12.8 | 1.0 | 15.0 | ns | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 1k | | | | | | 10.8 | 16.3 | 1.0 | 18.5 | | $C_L = 50 \text{ pF}, R_L = 1 \text{k}$ | | | | 5.0 ± 0.5 | | 5.2 | 8.6 | 1.0 | 10.0 | | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 1k | | | | 3.0 ± 0.3 | | 6.7 | 10.6 | 1.0 | 12.0 | ns | C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1k | | C <sub>IN</sub> | Input Capacitance | | | 4 | 10 | | 10 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> | Power Dissipation | | 70 | 76 | | | | pF | (Note 5) | | | Capacitance | | 70 | | | | | PΓ | (Note 3) | Note 5: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> \* V<sub>CC</sub> \* f<sub>IN</sub> + I<sub>CC</sub>. # **AC Operating Requirements** | Symbol | Parameter. | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | | |--------------------|---------------------------|-----------------|-----------------------|--------|-----------------------------------------------|-------|--| | | Parameter | (V)<br>(Note 6) | Тур | Guarar | Guaranteed Minimum | | | | t <sub>W</sub> (L) | Minimum Pulse Width (CP) | 3.3 | | 5.0 | 5.0 | 20 | | | $t_W(H)$ | | 5.0 | | 5.0 | 5.0 | ns | | | t <sub>W</sub> (L) | Minimum Pulse Width (MR) | 3.3 | | 5.0 | 5.0 | | | | | | 5.0 | | 5.0 | 5.0 | ns | | | t <sub>S</sub> | Minimum Setup Time | 3.3 | | 5.0 | 6.0 | ns | | | | | 5.0 | | 4.5 | 4.5 | | | | t <sub>H</sub> | Minimum Hold Time | 3.3 | | 0.0 | 0.0 | ns | | | | | 5.0 | | 1.0 | 1.0 | 115 | | | t <sub>REC</sub> | Minimum Removal Time (MR) | 3.3 | • | 2.5 | 2.5 | 20 | | | | | 5.0 | | 2.5 | 2.5 | ns | | **Note 6:** $V_{CC}$ is $3.3 \pm 0.3 V$ or $5.0 \pm 0.5 V$ 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, REF NOTE 6, DATED 7/93 - B. DIMENSIONS ARE IN MILLIMETERS - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS D. DIMENSIONING AND TOLERANCES PER ANSI Y14-5M, BY MTC14revD 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com