STK311-010



# RDS Demodulation + Synchronization and Error Correction

# **Overview**

The STK311-010 is a hybrid integrated circuit (HIC) for Radio Data System (RDS) applications which must conform to European Broadcasting Union (EBU) enforced recommendations. Since the Radio Data System (RDS) subjects every kind of data to multiplex broadcasting for FM broadcasts, the STK311-010 functions as a hybrid IC which demodulates the modulated signal's data, previously multiplexed to a RDS signal, matches synchronization and performs error detection and correction. By combining SC system and photoresist technology with folded board construction and incorporating Sanyo's unique insulated metal substrate technology (IMST) to the base, the STK311-010 has successfully been contained within a low-profile package.

# **Applications**

- Car stereos
- Home stereos

### Features

- On-chip 57 kHz BPF provides adjustment-free performance
- On-chip 4 MHz ceramic oscillator
- Supports RDS data demodulation system designs incorporating fewer external components
- On-chip ARI-SK/DK decoder

# **Specifications**

### Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter              | Symbol              | Conditions | Ratings     | Unit |
|------------------------|---------------------|------------|-------------|------|
| Maximum supply voltage | V <sub>CC</sub> max |            | 6.3         | V    |
| Operating temperature  | Topr                |            | -30 to +85  | °C   |
| Storage temperature    | Tstg                |            | -40 to +100 | °C   |

### Recommended Operational Voltage at $Ta = 25^{\circ}C_t$

| Parameter                            | Symbol             | Conditions | Ratings    | Unit |  |
|--------------------------------------|--------------------|------------|------------|------|--|
| Supply voltage                       | V <sub>cc</sub>    |            | 5          | V    |  |
| Power supply voltage operating range | V <sub>CC OP</sub> |            | 4.7 to 5.5 | V    |  |

## SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

# **Package Dimensions**

unit: mm **4132** 



| Operating | Characteristics at Ta = $25^{\circ}$ C, V <sub>CC</sub> = 5V | V |
|-----------|--------------------------------------------------------------|---|
|-----------|--------------------------------------------------------------|---|

| Parameter                         | Symbol            | Conditions                                                         | min                   | typ  | max | Unit  |
|-----------------------------------|-------------------|--------------------------------------------------------------------|-----------------------|------|-----|-------|
| Quiescent current                 | I <sub>cco</sub>  |                                                                    |                       | 26   | 38  | mA    |
| Band-pass filter gain             | VG <sub>BPF</sub> | f = 57 Hz                                                          | 9                     | 12.5 | 17  | dB    |
|                                   |                   | f = 60 kHz (57 kHz = 0 dB)                                         | -6                    | -2.5 | 0   | dB    |
| Band-pass filter selectivity      |                   | f = 54 kHz (57 kHz = 0 dB)                                         | -6                    | -3.5 | 0   | dB    |
|                                   |                   | f = 38 kHz (57 kHz = 0 dB)                                         |                       | -39  | -33 | dB    |
|                                   | CR                |                                                                    |                       | -0.9 |     | %     |
| PLL capture range                 | CR                | 5 mVrms, CW input                                                  |                       | +1.5 |     | %     |
| RDS detection seisitivity         |                   | 4 pin input voltage which sets 12 pin to low                       |                       | 0.4  | 1.0 | mVrms |
| SK detection seisitivity          |                   | 4 pin input voltage which sets 11 pin to low                       |                       | 1.0  | 2.0 | mVrms |
| DK detection seisitivity          |                   | 4 pin input voltage which sets 10 pin to low                       |                       | 1.7  | 2.6 | mVrms |
| RDS input dynamic range           |                   | 4 pin maximum input signal (ARI + RDS)<br>which sets 12 pin to low | 30                    | 50   |     | mVrms |
| DK input dynamic range            |                   | 4 pin maximum input signal (ARI)<br>which sets 10 pin to low       | 75                    | 100  |     | mVrms |
| VCO free-run frequency            | f <sub>osc</sub>  |                                                                    | 453                   | 456  | 459 | kHz   |
| Output high laws bushes as        | V <sub>OH</sub>   | *1 I <sub>OH</sub> = -50 μA                                        | V <sub>CC</sub> – 1.2 |      |     | V     |
| Output high level voltage         |                   | *1 I <sub>OH</sub> = -10 μA                                        | V <sub>CC</sub> - 0.5 |      |     | V     |
|                                   | V <sub>OL</sub>   | *2 I <sub>OL</sub> = 10 mA                                         |                       |      | 1.5 | V     |
| Output low level voltage          |                   | *2 I <sub>OL</sub> = 1.8 mA                                        |                       |      | 0.4 | V     |
| Ceramic oscillator stability time | t <sub>CFS</sub>  | Refer to Figure 1                                                  |                       |      | 10  | ms    |
| Reset time                        | t <sub>RST</sub>  | Refer to Figure 2                                                  |                       |      |     |       |

Note: 1. DATA START, DATA OUT, CLOCK OUT

2. RECEIVE, CORRECTION, ERROR, DATA START, DATA OUT, CLOCK OUT



### Other

The STK311-010 supports HIC internal settings for all output signals of CLK OUT and DATA START. These are shown in the following table.

Table 1 Output Signal Settings

| Setting | Polarity of CLK OUT   | DATA START Output |
|---------|-----------------------|-------------------|
| 1       | Negative edge trigger | Every block       |
| 2       | Negative edge trigger | Only 2nd block    |
| 3       | Positive edge trigger | Every block       |
| 4       | Positive edge trigger | Only 2nd block    |

Note: STK311-010 defaults to setting 1 though other settings are supported.

### Internal Equivalent Circuit



### Sample System Configuration



### **Pin Functions**

| Pin No. | Pin name        | Functions                                                                     |                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|---------|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1       | OSC             | This pin is for connecting the VCO ceramic oscillator (456 kHz).              |                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 2       | V <sub>CC</sub> | This power supply pin is for LA2230 and LC7073 plus power supply.             |                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 3       | AG              | This ground pin is for connecting the analog system (LA2230) ground (GND).    |                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 4       | INPUT           | This is the input pin.                                                        |                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 5       | MONI            | This pin is for BPF (adjustment use) m                                        | This pin is for BPF (adjustment use) monitor output.                                                                                                                                                                                                                                                                       |  |  |  |  |
| 9       | ID-ADJ          | This pin is for SK detection sensitivity                                      | This pin is for SK detection sensitivity adjustment use.                                                                                                                                                                                                                                                                   |  |  |  |  |
| 10      | DK-ID           |                                                                               | Output pin for signaling existence of DK signal detection. When DK signal detection is possible, a low level output is enabled and when detection is not possible, a high level is established.                                                                                                                            |  |  |  |  |
| 11      | SK-ID           | Output pin for signaling existence of S enabled and when detection is not pos | K signal detection. When SK signal detection is possible, a low level output is ssible, a high level is established.                                                                                                                                                                                                       |  |  |  |  |
| 12      | RDS-ID          |                                                                               | RDS signal detection. When RDS signal detection is possible, a low level is not possible, a high level is established.                                                                                                                                                                                                     |  |  |  |  |
| 13      | DG              | This ground pin is for connecting the c                                       | ligital system (LC7073) ground (GND).                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 14      | RESET           |                                                                               | This pin is for reset input.<br>Reset restart inputs a low level for more than 4 clock cycles.<br>Schmitt type with an on-chip pull-up resistor.                                                                                                                                                                           |  |  |  |  |
| 15      | CORR. SEL       |                                                                               | Select input pin for error correction existence. This pin is for setting whether or not errors within RDS demodulation data are corrected or output as is. When set to 0, the correction function is disabled; a setting of 1 enables error correction. Error correction mode corrects up to 5 bits within 5 bit distance. |  |  |  |  |
| 16      | DATA START      |                                                                               | Output configuration controlled from serial data output block data starting signal DS control input.<br>CMOS type output pin with pull-up MOS transistor.                                                                                                                                                                  |  |  |  |  |
| 17      | DATA OUT        |                                                                               | Serial data output data<br>CMOS type output pin with pull-up MOS transistor.                                                                                                                                                                                                                                               |  |  |  |  |
| 18      | CLK OUT         |                                                                               | Clock output.<br>CMOS type output pin with pull-up MOS transistor.                                                                                                                                                                                                                                                         |  |  |  |  |
| 19      | OSC CHK         | Pin for OSC 1 oscillation frequency che                                       | eck.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |





• Serial data output from LC7073 (DATA OUT) is output 1 block slower than data received from LA2230/2231.



Serial Data Output Format and Timing

| S<br>E    | : Start bit (defaults to 0)<br>: Error flag          | Table 2 Error (E) and Corr | rection ( | F) Flags |
|-----------|------------------------------------------------------|----------------------------|-----------|----------|
| F         | : Correction flag — Refer to table for flag settings | Item                       | E         | F        |
| OE        | : Offset E (defaults to 0, future expansion use)     | No error                   | 0         | 0        |
| OF        | : Offset F (defaults to 0, future expansion use)     | Correction complete        | 0         | 1        |
| A/B       | : Group type version 0 : Version A                   | Uncorrectable              | 1         | 1        |
|           | 1 : Version B                                        |                            |           |          |
| B1 and B0 | : Block number 00 : First block                      |                            |           |          |
|           | 01 : Second block                                    |                            |           |          |
|           | 10 : Third block                                     |                            |           |          |
|           | 11 : Fourth block                                    |                            |           |          |





Figure 4 Serial Data Output Format and Timing

### Control Input CORR.SEL Pin Read Timing

Usually, this pin is used for checking pin states. However, the error correction can be activated using this control input at any time.

### During Synchronization Detection

Pin status is read for every single bit of demodulation data from the RDS demodulation IC (indicated in the illustration by a down arrow) and this continues for four times until the time that a single bit can be taken and read to the internal system.



Figure 5 Pin Read Timing During Synchronization Detection

### After Synchronization Detection

Pin status is read for every block header of demodulation data from the RDS demodulation IC (indicated in the illustration by a down arrow) and this continues for four times until the time that a single bit can be taken and read to the internal system.





**Data Characteristics** 57 kHz BPF Selectivity SK Detection Sensitivity Adjustment 10 4.0 0 SK Detection Sensitivity - mVrms 3.0 -10 Selectivity - dB -20 Vin=300mV 2.0 -30 Vin-200mV -4( 1. .0 -50 - 60 0 350 Ō 20 40 60 80 100 120 50 100 150 200 250 300 Frequency, f - Hz SK Detection Sensitivity Adjustment Resistance –  $k\Omega$ 

- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of August, 1997. Specifications and information herein are subject to change without notice.