SLOS438-DECEMBER 2004





2.1 W/CH STEREO FILTER-FREE CLASS-D AUDIO POWER AMPLIFIER

## **FEATURES**

- 2.1 W/Ch Into 4  $\Omega$  at 5 V
  - 1.4 W/Ch Into 8  $\Omega$  at 5 V
  - 720 mW/Ch Into 8  $\Omega$  at 3.6 V
- Only Two External Components Required
- Power Supply Range: 2.5 V to 5.5 V
- Independent Shutdown Control for Each Channel
- Selectable Gain of 6, 12, 18, and 24 dB
- Internal Pulldown Resistor On Shutdown Pins
- High PSRR: 77 dB at 217 Hz
- Fast Startup Time (3.5 ms)
- Low Supply Current
- Low Shutdown Current
- Short-Circuit and Thermal Protection
- Space Saving Packages
  - 2 mm X 2 mm NanoFree<sup>™</sup> WCSP (YZH) (Future Product)
  - 4 mm X 4 mm Pb-Free Thin QFN (RTJ) with PowerPAD™

### APPLICATIONS

- Wireless or Cellular Handsets and PDAs
- Portable DVD Player
- Notebook PC
- Portable Radio
- Portable Gaming
- Educational Toys
- USB Speakers

## **DESCRIPTION**

The TPA2012D2 is a stereo, filter-free Class-D audio amplifier available in a WCSP or QFN package. The TPA2012D2 only requires two external components for operation.

The TPA2012D2 features independent shutdown controls for each channel. The gain can be selected to 6, 12, 18, or 24 dB utilizing the G0 and G1 gain select pins. High PSRR and differential architecture provide increased immunity to noise and RF rectification. In addition to these features, a fast startup time and small package size make the TPA2012D2 an ideal choice for both cellular handsets and PDAs.

The TPA2012D2 is capable of driving 1.4 W/Ch at 5 V or 720 mW/Ch at 3.6 V into 8  $\Omega$ . The TPA2012D2 is also capable of driving 4  $\Omega$ . The TPA2012D2 provides thermal and short circuit protection.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

NanoFree, PowerPAD are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **AVAILABLE OPTIONS**

| T <sub>A</sub> | PACKAGE                       | PART NUMBER  | SYMBOL |
|----------------|-------------------------------|--------------|--------|
| -40°C to 85°C  | 2 mm x 2 mm WCSP (YZH)        | TPA2012D2YZH | AKR    |
|                | 4 mm x 4 mm, 20 pin QFN (RTJ) | TPA2012D2RTJ | AKS    |

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted)(1)

|                  |                                             |                  | UNITS                             |
|------------------|---------------------------------------------|------------------|-----------------------------------|
| \/               | Supply valtage AVDD DVDD                    | In active mode   | -0.3 V to 6.0 V                   |
| $V_{SS}$         | Supply voltage, AVDD, PVDD In shutdown mode | In shutdown mode | -0.3 V to 7.0 V                   |
| VI               | Input voltage                               |                  | -0.3 V to V <sub>DD</sub> + 0.3 V |
|                  | Continuous total power dissipat             | ion              | See Dissipation Rating Table      |
| T <sub>A</sub>   | Operating free-air temperature              | range            | - 40°C to 85°C                    |
| T <sub>J</sub>   | Operating junction temperature              | range            | - 40°C to 150°C                   |
| T <sub>stg</sub> | Storage temperature range                   |                  | -65°C to 85°C                     |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATING TABLE**

| PACKAGE            | T <sub>A</sub> = 25°C<br>POWER RATING <sup>(1)</sup> | Derating Factor | T <sub>A</sub> = 75°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|--------------------|------------------------------------------------------|-----------------|---------------------------------------|---------------------------------------|
| RTJ                | 5.2 W                                                | 41.6 mW/°C      | 3.12 W                                | 2.7 W                                 |
| YZH <sup>(2)</sup> | TBD                                                  | TBD             | TBD                                   | TBD                                   |

<sup>(1)</sup> This data was taken using 2 oz trace and copper pad that is soldered directly to a JEDEC standard 4–layer 3 in  $\times$  3 in PCB.

## RECOMMENDED OPERATING CONDITIONS

|                 |                              |                  | MIN | MAX  | UNIT |
|-----------------|------------------------------|------------------|-----|------|------|
| V <sub>SS</sub> | Supply voltage               | AVDD, PVDD       | 2.5 | 5.5  | V    |
| V <sub>IH</sub> | High-level input voltage     | SDL, SDR, G0, G1 | 1.3 |      | V    |
| V <sub>IL</sub> | Low-level input voltage      | SDL, SDR, G0, G1 |     | 0.35 | V    |
| T <sub>A</sub>  | Operating free-air temperate | - 40             | 85  | °C   |      |

<sup>(2)</sup> Product preview



# **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                                                     | MIN  | TYP | MAX                  | UNIT      |
|---------------------|-------------------------------------------------|-------------------------------------------------------------------------------------|------|-----|----------------------|-----------|
| V <sub>OO</sub>     | Output offset voltage (measured differentially) | Inputs ac grounded, $A_V = 6 \text{ dB}$ , $V_{DD} = 2.5 \text{ to } 5.5 \text{ V}$ |      | 5   | 25                   | mV        |
| PSRR                | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 to 5.5 V                                                      |      | -75 | -55                  | dB        |
| V <sub>icm</sub>    | Common-mode input voltage                       |                                                                                     | 0.5  |     | V <sub>DD</sub> -0.8 | V         |
| CMRR                | Common-mode rejection ration                    | Inputs shorted together,<br>V <sub>DD</sub> = 2.5 to 5.5 V                          |      | -69 | -50                  | dB        |
| I <sub>IH</sub>     | High-level input current                        | $V_{DD} = 5.5 \text{ V}, V_{I} = V_{DD}$                                            |      |     | 50                   | μΑ        |
| $ I_{1L} $          | Low-level input current                         | $V_{DD} = 5.5 \text{ V}, V_{I} = 0 \text{ V}$                                       |      |     | 5                    | μΑ        |
|                     |                                                 | V <sub>DD</sub> = 5.5 V, No load                                                    |      | 6   | 9                    | mA        |
|                     | Supply current                                  | V <sub>DD</sub> = 3.6 V, No load                                                    |      | 5   | 7.5                  |           |
| I <sub>DD</sub>     |                                                 | V <sub>DD</sub> = 2.5 V, No load                                                    |      | 4   | 6                    |           |
|                     |                                                 | Shutdown mode                                                                       |      |     | 1.5                  | μΑ        |
|                     |                                                 | V <sub>DD</sub> = 5.5 V                                                             |      | 500 |                      |           |
| r <sub>DS(on)</sub> | Static drain-source<br>on-state resistance      | V <sub>DD</sub> = 3.6 V                                                             |      | 570 |                      | $m\Omega$ |
|                     | on state resistance                             | V <sub>DD</sub> = 2.5 V                                                             |      | 700 |                      |           |
|                     | Output impedance in shutdown mode               | V <sub>(SDR, SDL)</sub> = 0.35 V                                                    |      | 2   |                      | kΩ        |
| f <sub>(sw)</sub>   | Switching frequency                             | V <sub>DD</sub> = 2.5 V to 5.5 V                                                    | 250  | 300 | 350                  | kHz       |
|                     |                                                 | G0, G1 = 0.35 V                                                                     | 5.5  | 6   | 6.5                  |           |
|                     | Olean dilementalia                              | G0 = V <sub>DD</sub> , G1 = 0.35 V                                                  | 11.5 | 12  | 12.5                 | JD.       |
|                     | Closed-loop voltage gain                        | G0 = 0.35 V, G1 = V <sub>DD</sub>                                                   | 17.5 | 18  | 18.5                 | dB        |
|                     |                                                 | G0, G1 = V <sub>DD</sub>                                                            | 23.5 | 24  | 24.5                 |           |

# **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}C$ ,  $R_L = 8 \Omega$ , (unless otherwise noted)

| PARAMETER        |                                | TEST CONDITIONS                                                                                                               |                                                       | MIN TYP       | MAX   | UNIT |    |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------|-------|------|----|
|                  |                                | D 00                                                                                                                          | $V_{DD} = 5.0 \text{ V, f} = 1 \text{ kHz, THD} = 10$ |               | 1.4   |      |    |
| Po               | Output power (per channel)     | $R_L = 8 \Omega$                                                                                                              | $V_{DD} = 3.6 \text{ V, f} = 1 \text{ kH}$            | lz, THD = 10% | 0.72  |      | W  |
|                  |                                | $R_L = 4 \Omega$                                                                                                              | V <sub>DD</sub> = 5.0 V, f = 1 kH                     | lz, THD = 10% | 2.1   |      |    |
| THD+N            | Total harmonic distortion plus | P <sub>O</sub> = 1 W, V <sub>D</sub>                                                                                          | $_{DD} = 5 \text{ V}, A_{V} = 6 \text{ dB}$           | f = 1 kHz     | 0.14% |      |    |
| I UD+IN          | noise                          | P <sub>O</sub> = 0.5 W, \                                                                                                     | $V_{\rm DD} = 5 \text{ V}, A_{\rm V} = 6 \text{ dB}$  | f = 1 kHz     | 0.11% |      |    |
|                  | Channel crosstalk              | f = 1 kHz                                                                                                                     |                                                       |               | -85   |      | dB |
| k <sub>SVR</sub> | Supply ripple rejection ratio  | $V_{DD} = 5 \text{ V}, A_{V} = 6 \text{ dB}$                                                                                  |                                                       | f = 217 Hz    | -77   |      | 40 |
|                  |                                | $V_{DD} = 3.6 \text{ V},$                                                                                                     | A <sub>V</sub> = 6 dB                                 | f = 217 Hz    | -73   |      | dB |
| CMRR             | Common mode rejection ratio    | $V_{DD} = 3.6 \text{ V},$                                                                                                     | $V_{IC} = 1 V_{pp}$                                   | f = 217 Hz    | -69   |      | dB |
|                  |                                | Av = 6 dB                                                                                                                     |                                                       |               | 28.1  |      |    |
|                  | lancet increases               | Av = 12 dB<br>Av = 18 dB                                                                                                      |                                                       | 17.3          |       | kΩ   |    |
|                  | Input impedance                |                                                                                                                               |                                                       | 9.8           |       |      |    |
|                  |                                | Av = 24 dB                                                                                                                    |                                                       | 5.2           |       |      |    |
|                  | Start-up time from shutdown    | V <sub>DD</sub> = 3.6 V                                                                                                       |                                                       |               | 3.5   |      | ms |
| \ <u>'</u>       |                                | viput voltage noise $V_{DD} = 3.6 \text{ V}, f = 20 \text{ to } 20 \text{ kHz},$ Inputs are ac grounded, $A_V = 6 \text{ dB}$ |                                                       | No weighting  | 35    |      | \/ |
| V <sub>n</sub>   | Output voltage noise           |                                                                                                                               |                                                       | A weighting   | 27    |      | μV |



# **BLOCK DIAGRAM**





## **Terminal Functions**

| TERMINAL    |       | 1/0  | DESCRIPTION |                                                |  |
|-------------|-------|------|-------------|------------------------------------------------|--|
| NAME        | QFN   | WCSP | 1/0         | DESCRIPTION                                    |  |
| INR+        | 16    | D1   | 1           | Right channel positive input                   |  |
| INR-        | 17    | C1   | ı           | Right channel negative input                   |  |
| INL+        | 20    | A1   | ı           | Left channel positive input                    |  |
| INL-        | 19    | B1   | ı           | Left channel negative input                    |  |
| SDR         | 8     | В3   | 1           | Right channel shutdown terminal (active low)   |  |
| SDL         | 7     | B4   | ı           | Left channel shutdown terminal (active low)    |  |
| G0          | 15    | C2   | ı           | Gain select (LSB)                              |  |
| G1          | 1     | B2   | I           | Gain select (MSB)                              |  |
| PVDD        | 3, 13 | A2   | ı           | Power supply (Must be same voltage as AVDD)    |  |
| AVDD        | 9     | D2   | ı           | Analog supply (Must be same voltage as PVDD)   |  |
| PGND        | 4, 12 | C4   | ı           | Power ground                                   |  |
| AGND        | 18    | C3   | ı           | Analog ground                                  |  |
| OUTR+       | 14    | D3   | 0           | Right channel positive differential output     |  |
| OUTR-       | 11    | D4   | 0           | Right channel negative differential output     |  |
| OUTL+       | 2     | А3   | 0           | Left channel positive differential output      |  |
| OUTL-       | 5     | A4   | 0           | Left channel negative differential output      |  |
| NC          | 6, 10 | N/A  |             | No internal connection                         |  |
| Thermal Pad |       |      |             | Connect the thermal pad of QFN package to GND. |  |







## TYPICAL CHARACTERISTICS





# **TYPICAL CHARACTERISTICS (continued)**





# **TYPICAL CHARACTERISTICS (continued)**





## **TYPICAL CHARACTERISTICS (continued)**



Figure 29.

Figure 28.



## **APPLICATION INFORMATION**



 $<sup>^{\</sup>ast}$  For QFN, an additional capacitor is recomended for the second PV<sub>DD</sub> pin.

Figure 30. Typical Application Circuit



Figure 31. TPA2012D2 Application Schematic With Differential Input and Input Capacitors



Figure 32. TPA2012D2 Application Schematic With Single-Ended Input



# **Decoupling Capacitor (Cs)**

The TPA2012D2 is a high-performance Class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device PV<sub>DD</sub> lead works best. Placing this decoupling capacitor close to the TPA2012D2 is important for the efficiency of the Class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 4.7  $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

**INPUT IMPEDANCE GAIN GAIN** G1 G0  $(R_I)$ (V/V) (dB)  $(k\Omega)$ 2 0 0 6 28.1 0 1 4 12 17.3 8 18 1 0 9.8 1 16 24 5.2

Table 1. Gain Setting

# Input Capacitors (C<sub>I</sub>)

The TPA2012D2 does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to  $\text{V}_{\text{DD}}$  - 0.8 V. If the input signal is not biased within the recommended common-mode input range, if high pass filtering is needed (see Figure 31), or if using a single-ended source (see Figure 32), input coupling capacitors are required.

The input capacitors and input resistors form a high-pass filter with the corner frequency,  $f_c$ , determined in Equation 1.

$$f_{C} = \frac{1}{\left(2\pi R_{I}C_{I}\right)} \tag{1}$$

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application. Not using input capacitors can increase output offset.

Equation 2 is used to solve for the input coupling capacitance.

$$C_{I} = \frac{1}{\left(2\pi R_{I} f_{C}\right)} \tag{2}$$

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below.



### **BOARD LAYOUT**

In making the pad size for the WCSP balls, it is recommended that the layout use nonsolder mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 33 and Table 2 shows the appropriate diameters for a WCSP layout. The TPA2012D2 evaluation module (EVM) layout is shown in the next section as a layout example.



Figure 33. Land Pattern Dimensions

Table 2. Land Pattern Dimensions (1)(2)(3)(4)

| SOLDER PAD DEFINITIONS        | COPPER<br>PAD            | SOLDER MASK <sup>(5)</sup><br>OPENING | COPPER<br>THICKNESS | STENCIL (6)(7) OPENING                   | STENCIL<br>THICKNESS |
|-------------------------------|--------------------------|---------------------------------------|---------------------|------------------------------------------|----------------------|
| Nonsolder mask defined (NSMD) | 275 μm<br>(+0.0, -25 μm) | 375 μm (+0.0, -25 μm)                 | 1 oz max (32 μm)    | 275 μm x 275 μm Sq.<br>(rounded corners) | 125 µm thick         |

- (1) Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- 3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less 0.5 mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 μm on top of the copper circuit pattern
- (6) Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils results in inferior solder paste volume control.
- (7) Trace routing away from WCSP device should be balanced in X & Y directions to avoid unintentional component movement due to solder wetting forces.

### **Component Location**

Place all the external components very close to the TPA2012D2. Placing the decoupling capacitor, C<sub>S</sub>, close to the TPA2012D2 is important for the efficiency of the Class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.



#### **Trace Width**

Recommended trace width at the solder balls is 75 µm to 100 µm to prevent solder wicking onto wider PCB traces.

For high current pins (PV<sub>DD</sub>, PGND, and audio output pins) of the TPA2012D2, use 100-µm trace widths at the solder balls and at least 500-µm PCB traces to ensure proper performance and output power for the device.

For the remaining signals of the TPA2012D2, use 75-µm to 100-µm trace widths at the solder balls. The audio input pins (INR+/- and INL+/-) must run side-by-side to maximize common-mode noise cancellation.

## **EFFICIENCY AND THERMAL INFORMATION**

The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factor for the packages are shown in the dissipation rating table. Converting this to  $\theta_{JA}$  for the QFN package:

$$\theta_{\text{JA}} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.041} = 24^{\circ}\text{C/W}$$
(3)

Given  $\theta_{JA}$  of 24°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 1.5W (0.75 W per channel) for 2.1 W per channel, 4- $\Omega$  load, 5-V supply, from Figure 3, the maximum ambient temperature can be calculated with the following equation.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 24 (1.5) = 114 ^{\circ}C$$
 (4)

Equation 4 shows that the calculated maximum ambient temperature is  $114^{\circ}C$  at maximum power dissipation with a 5-V supply and  $4-\Omega$  a load. The TPA2012D2 is designed with thermal protection that turns the device off when the junction temperature surpasses  $150^{\circ}C$  to prevent damage to the IC. Also, using speakers more resistive than  $4-\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

### FILTER FREE OPERATION AND FERRITE BEAD FILTERS

A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter and the frequency sensitive circuit is greater than 1 MHz. This filter functions well for circuits that just have to pass FCC and CE only test radiated emissions greater than 30 MHz. When choosing a ferrite bead, choose one with high impedance at high frequencies, and very low impedance at low frequencies. In addition, select a ferrite bead with adequate current rating to prevent distortion of the output signal.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker.

Figure 34 shows typical ferrite bead and LC output filters.



Figure 34. Typical Ferrite Chip Bead Filter (Chip bead example: TDK: MPZ1608S221A)



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. This drawing is subject to change without notice. NOTES:

- C. QFN (Quad Flatpack No-Lead) package configuration.
- ⚠ The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated