

#### 1 TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

#### 1.1 Features

- High-Performance Digital Media Processor
  - 2-, 1.67-, 1.39-ns Instruction Cycle Time
  - 500-, 600-, 720-MHz Clock Rate
  - Eight 32-Bit Instructions/Cycle
  - 4000, 4800, 5760 MIPS
  - Fully Software-Compatible With C64x™
- VelociTI.2<sup>™</sup> Extensions to VelociTI<sup>™</sup> Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x<sup>™</sup> DSP Core
  - Eight Highly Independent Functional Units With VelociTI.2™ Extensions:
    - Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
    - Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
  - Load-Store Architecture With Non-Aligned Support
  - 64 32-Bit General-Purpose Registers
  - Instruction Packing Reduces Code Size
  - All Instructions Conditional
- Instruction Set Features
  - Byte-Addressable (8-/16-/32-/64-Bit Data)
  - 8-Bit Overflow Protection
  - Bit-Field Extract, Set, Clear
  - Normalization, Saturation, Bit-Counting
  - VelociTI.2™ Increased Orthogonality
- L1/L2 Memory Architecture
  - 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
  - 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
  - 2M-Bit (256K-Byte) L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
- Endianess: Little Endian, Big Endian
- 64-Bit External Memory Interface (EMIF)
  - Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
  - 1024M-Byte Total Addressable External

#### **Memory Space**

- Enhanced Direct-Memory-Access (EDMA)
   Controller (64 Independent Channels)
- 10/100 Mb/s Ethernet MAC (EMAC)
  - IEEE 802.3 Compliant
  - Media Independent Interface (MII)
  - 8 Independent Transmit (TX) Channels and 1 Receive (RX) Channel
- Management Data Input/Output (MDIO)
- Three Configurable Video Ports
  - Providing a Glueless I/F to Common Video Decoder and Encoder Devices
  - Supports Multiple Resolutions/Video Stds
- VCXO Interpolated Control Port (VIC)
  - Supports Audio/Video Synchronization
- Host-Port Interface (HPI) [32-/16-Bit]
- 32-Bit/66-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.2
- Multichannel Audio Serial Port (McASP)
  - Eight Serial Data Pins
  - Wide Variety of I<sup>2</sup>S and Similar Bit Stream Format
  - Integrated Digital Audio I/F Transmitter Supports S/PDIF, IEC60958-1, AES-3, CP-430 Formats
- Inter-Integrated Circuit (I<sup>2</sup>C Bus<sup>™</sup>)
- Two Multichannel Buffered Serial Ports
- Three 32-Bit General-Purpose Timers
- Sixteen General-Purpose I/O (GPIO) Pins
- Flexible PLL Clock Generator
- IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
- 548-Pin Ball Grid Array (BGA) Package (GDK and ZDK Suffixes), 0.8-mm Ball Pitch
- 548-Pin Ball Grid Array (BGA) Package (GNZ and ZNZ Suffixes), 1.0-mm Ball Pitch
- 0.13-µm/6-Level Cu Metal Process (CMOS)
- 3.3-V I/O, 1.2-V Internal (-500)
- 3.3-V I/O, 1.4-V Internal (A-500, A-600, -600, -720)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this document.

Windows is a registered trademark of Microsoft Corporation.  $I^2C$  Bus is a trademark of Philips Electronics N.V..



#### 1.2 Description

The TMS320C64x<sup>™</sup> DSPs (including the TMS320DM642 device) are the highest-performance fixed-point DSP generation in the TMS320C6000<sup>™</sup> DSP platform. The TMS320DM642 (DM642) device is based on the second-generation high-performance, advanced VelociTI<sup>™</sup> very-long-instruction-word (VLIW) architecture (VelociTI.2<sup>™</sup>) developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x<sup>™</sup> is a code-compatible member of the C6000<sup>™</sup> DSP platform.

With performance of up to 5760 million instructions per second (MIPS) at a clock rate of 720 MHz, the DM642 device offers cost-effective solutions to high-performance DSP programming challenges. The DM642 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x<sup>™</sup> DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)—with VelociTI.2<sup>™</sup> extensions. The VelociTI.2<sup>™</sup> extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI<sup>™</sup> architecture. The DM642 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2880 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 5760 MMACS. The DM642 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000<sup>™</sup> DSP platform devices.

The DM642 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: three configurable video ports; a 10/100 Mb/s Ethernet MAC (EMAC); a management data input/output (MDIO) module; a VCXO interpolated control port (VIC); one multichannel buffered audio serial port (McASPO); an inter-integrated circuit (I2C) Bus module; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI); a 16-pin general-purpose input/output port (GPO) with programmable interrupt/event generation modes; and a 64-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

The DM642 device has three configurable video port peripherals (VP0, VP1, and VP2). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The DM642 video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).

These three video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels — A and B with a 5120-byte capture/display buffer that is splittable between the two channels.

For more details on the Video Port peripherals, see the *TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide* (literature number SPRU629).

The McASP0 port supports one transmit and one receive clock zone, with eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The DM642 has sufficient bandwidth to support all 8 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I<sup>2</sup>S) format.

In addition, the McASP0 transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

McASP0 also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.



# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005

The VCXO interpolated control (VIC) port provides digital-to-analog conversion with resolution from 9-bits to up to 16-bits. The output of the VIC is a single bit interpolated D/A output. For more details on the VIC port, see the *TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide* (literature number SPRU629).

The ethernet media access controller (EMAC) provides an efficient interface between the DM642 DSP core processor and the network. The DM642 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex, with hardware flow control and quality of service (QOS) support. The DM642 EMAC makes use of a custom interface to the DSP core that allows efficient data transmission and reception. For more details on the EMAC, see the TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628).

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the DSP, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the DSP, allowing the DSP to poll the link status of the device without continuously performing costly MDIO accesses. For more details on the MDIO, see the *TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide* (literature number SPRU628).

The I2C0 port on the TMS320DM642 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

The DM642 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows<sup>®</sup> debugger interface for visibility into source code execution.

#### 1.2.1 Device Compatibility

The DM642 device is a code-compatible member of the C6000™ DSP platform.

The C64x<sup>™</sup> DSP generation of devices has a diverse and powerful set of peripherals.

For more detailed information on the device compatibility and similarities/differences among the DM642 and other C64x<sup>™</sup> devices, see the *TMS320DM642 Technical Overview* (literature number SPRU615).



# 1.3 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the DM642 device.



- A. McBSPs: Framing Chips H.100, MVIP, SCSA, T1, E1; AC97 Devices; SPI Devices; Codecs
- B. The Video Port 0 (VP0) peripheral is muxed with the McBSP0 peripheral and the McASP0 control pins. The Video Port 1 (VP1) peripheral is muxed with the McBSP1 peripheral and the McASP0 data pins. The PCI peripheral is muxed with the HPI(32/16), EMAC, and MDIO peripherals. For more details on the multiplexed pins of these peripherals, see the Device Configurations section of this data sheet.

Figure 1-1. Functional Block Diagram



# Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

#### **Contents**

| 1 | TMS   | 320DM642 Video/Imaging Fixed-Point Digital   |           | 5   | DM6         | 42 Peripheral Information and Electrical        |            |
|---|-------|----------------------------------------------|-----------|-----|-------------|-------------------------------------------------|------------|
|   | Sign  | al Processor                                 | 1         |     | Spec        | cifications                                     | . 72       |
|   | 1.1   | Features                                     | 1         |     | 5.1         | Parameter Information                           | . 72       |
|   | 1.2   | Description                                  | <u>2</u>  |     | 5.2         | Recommended Clock and Control Signal Transition | n          |
|   | 1.2.1 | Device Compatibility                         | <u>3</u>  |     |             | Behavior                                        |            |
|   | 1.3   | Functional Block Diagram                     | 4         |     | 5.3         | Power Supplies                                  |            |
| 2 | Devi  | ce Overview                                  | 6         |     | 5.4         | Enhanced Direct Memory Access (EDMA) Control-   |            |
|   | 2.1   | Device Characteristics                       | 6         |     |             | ler                                             |            |
|   | 2.2   | CPU (DSP Core) Description                   | 7         |     | 5.5         | Interrupts                                      |            |
|   | 2.3   | Memory Map Summary                           | _         |     | 5.6         | Reset                                           |            |
|   | 2.4   | Bootmode                                     |           |     | 5.7         | Clock PLL                                       |            |
|   | 2.5   | Pin Assignments                              |           |     | 5.8         | External Memory Interface (EMIF)                | . 94       |
|   | 2.6   | Development                                  |           |     | 5.9         | Multichannel Audio Serial Port (McASP0) Periph- | 447        |
| 3 | _     | ce Configurations                            |           |     | <b>5</b> 40 | eral                                            |            |
| 3 | 3.1   | _                                            |           |     | 5.10        | Inter-Integrated Circuit (I2C)                  |            |
|   | -     | Configurations at Reset                      |           |     | 5.11        | Host-Port Interface (HPI)                       |            |
|   | 3.2   | Configurations After Reset                   |           |     | 5.12        | Peripheral Component Interconnect (PCI)         |            |
|   | 3.3   | Peripheral Configuration Lock                |           |     | 5.13        | Multichannel Buffered Serial Port (McBSP)       | 134        |
|   | 3.4   | Device Status Register Description           |           |     | 5.14        | Video Port                                      | <u>143</u> |
|   | 3.5   | 3                                            | <u>63</u> |     | 5.15        | VCXO Interpolated Control (VIC)                 | <u>151</u> |
|   | 3.6   | Debugging Considerations                     | <u>65</u> |     | 5.16        | Ethernet Media Access Controller (EMAC)         | 153        |
|   | 3.7   | Configuration Examples                       | _         |     | 5.17        | Management Data Input/Output (MDIO)             | <u>159</u> |
| 4 | Devi  | ce Operating Conditions                      | <u>70</u> |     | 5.18        | Timer                                           | <u>161</u> |
|   | 4.1   | Absolute Maximum Ratings Over Operating Case |           |     | 5.19        | General-Purpose Input/Output (GPIO)             | <u>163</u> |
|   |       | Temperature Range (Unless Otherwise Noted)   | 70        |     | 5.20        | JTAG                                            | 166        |
|   | 4.2   | Recommended Operating Conditions             |           | Rev | vision      | History                                         | 168        |
|   | 4.2   | Electrical Characteristics Over Recommended  | <u>10</u> | 6   |             | hanical Data                                    |            |
|   | 7.0   | Ranges of Supply Voltage and Operating Case  |           |     | 6.1         | Thermal Data                                    | 170        |
|   |       | Temperature (Unless Otherwise Noted)         | 71        |     | 0.0         | Deal and an information                         | 47         |



#### 2 Device Overview

#### 2.1 Device Characteristics

Table 2-1 provides an overview of the DM642 DSP. The table shows significant features of the DM642 device, including the capacity of on-chip RAM, the peripherals, the CPU frequency, and the package type with pin count.

Table 2-1. Characteristics of the DM642 Processor

| I                                                       | HARDWARE FEATURES                                                       | DM642                                                                                                                                                                                                                                                                                    |  |  |
|---------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                         | EMIFA (64-bit bus width)<br>(clock source = AECLKIN)                    | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | EDMA (64 independent channels)                                          | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | McASP0 (uses Peripheral Clock [AUXCLK])                                 | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | I2C0 (uses Peripheral Clock)                                            | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | HPI (32- or 16-bit user selectable)                                     | 1 (HPI16 or HPI32)                                                                                                                                                                                                                                                                       |  |  |
| Peripherals  Not all peripherals pins are               | PCI (32-bit), 66-MHz/33-MHz<br>[DeviceID Register value 0x9065]         | 1                                                                                                                                                                                                                                                                                        |  |  |
| available at the same time<br>(For more detail, see the | McBSPs<br>(internal clock source = CPU/4 clock frequency)               | 2                                                                                                                                                                                                                                                                                        |  |  |
| Device Configuration section).                          | Configurable Video Ports (VP0, VP1, VP2)                                | 3                                                                                                                                                                                                                                                                                        |  |  |
| ,                                                       | 10/100 Ethernet MAC (EMAC)                                              | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | Management Data Input/Output (MDIO)                                     | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | VCXO Interpolated Control Port (VIC)                                    | 1                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | 32-Bit Timers<br>(internal clock source = CPU/8 clock frequency)        | 3                                                                                                                                                                                                                                                                                        |  |  |
|                                                         | General-Purpose Input/Output Port (GP0)                                 | 16                                                                                                                                                                                                                                                                                       |  |  |
|                                                         | Size (Bytes)                                                            | 288K                                                                                                                                                                                                                                                                                     |  |  |
| On-Chip Memory                                          | Organization                                                            | 16K-Byte (16KB) L1 Program (L1P) Cache<br>16KB L1 Data (L1D) Cache<br>256KB Unified Mapped RAM/Cache (L2)                                                                                                                                                                                |  |  |
| CPU ID + CPU Rev ID                                     | Control Status Register (CSR.[31:16])                                   | 0x0C01                                                                                                                                                                                                                                                                                   |  |  |
| JTAG BSDL_ID                                            | JTAGID register (address location: 0x01B3F008)                          | 0x0007902F                                                                                                                                                                                                                                                                               |  |  |
| Frequency                                               | MHz                                                                     | 500, 600, 720                                                                                                                                                                                                                                                                            |  |  |
| Cycle Time                                              | ns                                                                      | 2 ns (DM642-500) and (DM642 <b>A</b> -500)<br>[500 MHz CPU, 100 MHz EMIF <sup>(1)</sup> , 33 MHz PCI port]<br>1.67 ns (DM642-600)<br>[600 MHz CPU, 133 MHz EMIF <sup>(1)</sup> , 66 MHz PCI port]<br>1.39 ns (DM642-720)<br>[720 MHz CPU, 133 MHz EMIF <sup>(1)</sup> , 66 MHz PCI port] |  |  |
| Voltage                                                 | Core (V)                                                                | 1.2 V (–500)<br>1.4 V ( <b>A</b> -500, <b>A</b> -600, -600, -720)                                                                                                                                                                                                                        |  |  |
|                                                         | I/O (V)                                                                 | 3.3 V                                                                                                                                                                                                                                                                                    |  |  |
| PLL Options                                             | CLKIN frequency multiplier                                              | Bypass (x1), x6, x12                                                                                                                                                                                                                                                                     |  |  |
| BGA Package                                             | 23 x 23 mm                                                              | 548-Pin BGA (GDK and ZDK)                                                                                                                                                                                                                                                                |  |  |
| DOA Fackage                                             | 27 x 27 mm                                                              | 548-Pin BGA (GNZ and ZNZ)                                                                                                                                                                                                                                                                |  |  |
| Process Technology                                      | μm                                                                      | 0.13 μm                                                                                                                                                                                                                                                                                  |  |  |
| Product Status <sup>(2)</sup>                           | Product Preview (PP), Advance Information (AI), or Production Data (PD) | PD                                                                                                                                                                                                                                                                                       |  |  |

<sup>(1)</sup> On this DM64x<sup>™</sup> device, the rated EMIF speed affects only the SDRAM interface on the EMIF. For more detailed information, see the EMIF device speed portion of this data sheet.

<sup>(2)</sup> PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

SPRS200J-JULY 2002-REVISED AUGUST 2005

#### 2.2 CPU (DSP Core) Description

The CPU fetches VelociTI™ advanced very-long instruction words (VLIWs) (256 bits wide) to supply up to eight 32-bit instructions to the eight functional units during every clock cycle. The VelociTI™ VLIW architecture features controls by which all eight units do not have to be supplied with instructions if they are not ready to execute. The first bit of every 32-bit instruction determines if the next instruction belongs to the same execute packet as the previous instruction, or whether it should be executed in the following clock as a part of the next execute packet. Fetch packets are always 256 bits wide; however, the execute packets can vary in size. The variable-length execute packets are a key memory-saving feature, distinguishing the C64x CPUs from other VLIW architectures. The C64x™ VelociTI.2™ extensions add enhancements to the TMS320C62x™ DSP VelociTI™ architecture. These enhancements include:

- Register file enhancements
- Data path extensions
- Quad 8-bit and dual 16-bit extensions with data flow enhancements
- Additional functional unit hardware
- Increased orthogonality of the instruction set
- Additional instructions that reduce code size and increase register flexibility

The CPU features two sets of functional units. Each set contains four units and a register file. One set contains functional units .L1, .S1, .M1, and .D1; the other set contains units .D2, .M2, .S2, and .L2. The two register files each contain 32 32-bit registers for a total of 64 general-purpose registers. In addition to supporting the packed 16-bit and 32-/40-bit fixed-point data types found in the C62x<sup>™</sup> VelociTI<sup>™</sup> VLIW architecture, the C64x™ register files also support packed 8-bit data and 64-bit fixed-point data types. The two sets of functional units, along with two register files, compose sides A and B of the CPU [see the functional block and CPU (DSP core) diagram, and Figure 2-1]. The four functional units on each side of the CPU can freely share the 32 registers belonging to that side. Additionally, each side features a "data cross path"—a single data bus connected to all the registers on the other side, by which the two sets of functional units can access data from the register files on the opposite side. The C64x CPU pipelines data-cross-path accesses over multiple clock cycles. This allows the same register to be used as a data-cross-path operand by multiple functional units in the same execute packet. All functional units in the C64x CPU can access operands via the data cross path. Register access by functional units on the same side of the CPU as the register file can service all the units in a single clock cycle. On the C64x CPU, a delay clock is introduced whenever an instruction attempts to read a register via a data cross path if that register was updated in the previous clock cycle.

In addition to the C62x<sup>TM</sup> DSP fixed-point instructions, the C64x<sup>TM</sup> DSP includes a comprehensive collection of quad 8-bit and dual 16-bit instruction set extensions. These VelociTI.2<sup>TM</sup> extensions allow the C64x CPU to operate directly on packed data to streamline data flow and increase instruction set efficiency. This is a key factor for video and imaging applications.

Another key feature of the C64x CPU is the load/store architecture, where all instructions operate on registers (as opposed to data in memory). Two sets of data-addressing units (.D1 and .D2) are responsible for all data transfers between the register files and the memory. The data address driven by the .D units allows data addresses generated from one register file to be used to load or store data to or from the other register file. The C64x .D units can load and store bytes (8 bits), half-words (16 bits), and words (32 bits) with a single instruction. And with the new data path extensions, the C64x .D unit can load and store doublewords (64 bits) with a single instruction. Furthermore, the non-aligned load and store instructions allow the .D units to access words and doublewords on any byte boundary. The C64x CPU supports a variety of indirect addressing modes using either linear- or circular-addressing with 5- or 15-bit offsets. All instructions are conditional, and most can access any one of the 64 registers. Some registers, however, are singled out to support specific addressing modes or to hold the condition for conditional instructions (if the condition is not automatically "true").

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005



The two .M functional units perform all multiplication operations. Each of the C64x .M units can perform two 16  $\times$  16-bit multiplies or four 8  $\times$  8-bit multiplies per clock cycle. The .M unit can also perform 16  $\times$  32-bit multiply operations, dual 16  $\times$  16-bit multiplies with add/subtract operations, and quad 8  $\times$  8-bit multiplies with add operations. In addition to standard multiplies, the C64x .M units include bit-count, rotate, Galois field multiplies, and bidirectional variable shift hardware.

The two .S and .L functional units perform a general set of arithmetic, logical, and branch functions with results available every clock cycle. The arithmetic and logical functions on the C64x CPU include single 32-bit, dual 16-bit, and quad 8-bit operations.

The processing flow begins when a 256-bit-wide instruction fetch packet is fetched from a program memory. The 32-bit instructions destined for the individual functional units are "linked" together by "1" bits in the least significant bit (LSB) position of the instructions. The instructions that are "chained" together for simultaneous execution (up to eight in total) compose an execute packet. A "0" in the LSB of an instruction breaks the chain, effectively placing the instructions that follow it in the next execute packet. A C64x<sup>TM</sup> DSP device enhancement now allows execute packets to cross fetch-packet boundaries. In the TMS320C62x<sup>™</sup>/TMS320C67x<sup>™</sup> DSP devices, if an execute packet crosses the fetch-packet boundary (256 bits wide), the assembler places it in the next fetch packet, while the remainder of the current fetch packet is padded with NOP instructions. In the C64x<sup>™</sup> DSP device, the execute boundary restrictions have been removed, thereby, eliminating all of the NOPs added to pad the fetch packet, and thus, decreasing the overall code size. The number of execute packets within a fetch packet can vary from one to eight. Execute packets are dispatched to their respective functional units at the rate of one per clock cycle and the next 256-bit fetch packet is not fetched until all the execute packets from the current fetch packet have been dispatched. After decoding, the instructions simultaneously drive all active functional units for a maximum execution rate of eight instructions every clock cycle. While most results are stored in 32-bit registers, they can be subsequently moved to memory as bytes, half-words, or doublewords. All load and store instructions are byte-, half-word-, word-, or doubleword-addressable.

For more details on the C64x CPU functional units enhancements, see the following documents:

- TMS320C6000 CPU and Instruction Set Reference Guide (literature number SPRU189)
- TMS320C64x Technical Overview (literature number SPRU395)





A. For the .M functional units, the long dst is 32 MSBs and the dst is 32 LSBs.

Figure 2-1. TMS320C64x<sup>™</sup> CPU (DSP Core) Data Paths



# **CPU Core Registers**

Table 2-2. L2 Cache Registers (C64x)

| HEX ADDRESS RANGE     | ACRONYM           | REGISTER NAME                                  | COMMENTS |
|-----------------------|-------------------|------------------------------------------------|----------|
| 0184 0000             | CCFG              | Cache configuration register                   |          |
| 0184 0004 - 0184 0FFC | _                 | Reserved                                       |          |
| 0184 1000             | EDMAWEIGHT        | L2 EDMA access control register                |          |
| 0184 1004 – 0184 1FFC | _                 | Reserved                                       |          |
| 0184 2000             | L2ALLOC0          | L2 allocation register 0                       |          |
| 0184 2004             | L2ALLOC1          | L2 allocation register 1                       |          |
| 0184 2008             | L2ALLOC2          | L2 allocation register 2                       |          |
| 0184 200C             | L2ALLOC3          | L2 allocation register 3                       |          |
| 0184 2010 - 0184 3FFC | _                 | Reserved                                       |          |
| 0184 4000             | L2WBAR            | L2 writeback base address register             |          |
| 0184 4004             | L2WWC             | L2 writeback word count register               |          |
| 0184 4010             | L2WIBAR           | L2 writeback invalidate base address register  |          |
| 0184 4014             | L2WIWC            | L2 writeback invalidate word count register    |          |
| 0184 4018             | L2IBAR            | L2 invalidate base address register            |          |
| 0184 401C             | L2IWC             | L2 invalidate word count register              |          |
| 0184 4020             | L1PIBAR           | L1P invalidate base address register           |          |
| 0184 4024             | L1PIWC            | L1P invalidate word count register             |          |
| 0184 4030             | L1DWIBAR          | L1D writeback invalidate base address register |          |
| 0184 4034             | L1DWIWC           | L1D writeback invalidate word count register   |          |
| 0184 4038 – 0184 4044 | _                 | Reserved                                       |          |
| 0184 4048             | L1DIBAR           | L1D invalidate base address register           |          |
| 0184 404C             | L1DIWC            | L1D invalidate word count register             |          |
| 0184 4050 - 0184 4FFC | _                 | Reserved                                       |          |
| 0184 5000             | L2WB              | L2 writeback all register                      |          |
| 0184 5004             | L2WBINV           | L2 writeback invalidate all register           |          |
| 0184 5008 - 0184 7FFC | _                 | Reserved                                       |          |
| 0184 8000 – 0184 81FC | MAR0 to<br>MAR127 | Reserved                                       |          |
| 0184 8200             | MAR128            | Controls EMIFA CE0 range 8000 0000 – 80FF FFFF |          |
| 0184 8204             | MAR129            | Controls EMIFA CE0 range 8100 0000 – 81FF FFFF |          |
| 0184 8208             | MAR130            | Controls EMIFA CE0 range 8200 0000 – 82FF FFFF |          |
| 0184 820C             | MAR131            | Controls EMIFA CE0 range 8300 0000 – 83FF FFFF |          |
| 0184 8210             | MAR132            | Controls EMIFA CE0 range 8400 0000 – 84FF FFFF |          |
| 0184 8214             | MAR133            | Controls EMIFA CE0 range 8500 0000 – 85FF FFFF |          |
| 0184 8218             | MAR134            | Controls EMIFA CE0 range 8600 0000 – 86FF FFFF |          |
| 0184 821C             | MAR135            | Controls EMIFA CE0 range 8700 0000 – 87FF FFFF |          |
| 0184 8220             | MAR136            | Controls EMIFA CE0 range 8800 0000 – 88FF FFFF |          |
| 0184 8224             | MAR137            | Controls EMIFA CE0 range 8900 0000 – 89FF FFFF |          |
| 0184 8228             | MAR138            | Controls EMIFA CE0 range 8A00 0000 – 8AFF FFFF |          |
| 0184 822C             | MAR139            | Controls EMIFA CE0 range 8B00 0000 – 8BFF FFFF |          |
| 0184 8230             | MAR140            | Controls EMIFA CE0 range 8C00 0000 – 8CFF FFFF |          |
| 0184 8234             | MAR141            | Controls EMIFA CE0 range 8D00 0000 – 8DFF FFFF |          |
| 0184 8238             | MAR142            | Controls EMIFA CE0 range 8E00 0000 – 8EFF FFFF |          |
| 0184 823C             | MAR143            | Controls EMIFA CE0 range 8F00 0000 – 8FFF FFFF |          |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

# Table 2-2. L2 Cache Registers (C64x) (continued)

| HEX ADDRESS RANGE | ACRONYM | REGISTER NAME                                  | COMMENTS |
|-------------------|---------|------------------------------------------------|----------|
| 0184 8240         | MAR144  | Controls EMIFA CE1 range 9000 0000 – 90FF FFFF |          |
| 0184 8244         | MAR145  | Controls EMIFA CE1 range 9100 0000 – 91FF FFFF |          |
| 0184 8248         | MAR146  | Controls EMIFA CE1 range 9200 0000 – 92FF FFFF |          |
| 0184 824C         | MAR147  | Controls EMIFA CE1 range 9300 0000 – 93FF FFFF |          |
| 0184 8250         | MAR148  | Controls EMIFA CE1 range 9400 0000 – 94FF FFFF |          |
| 0184 8254         | MAR149  | Controls EMIFA CE1 range 9500 0000 – 95FF FFFF |          |
| 0184 8258         | MAR150  | Controls EMIFA CE1 range 9600 0000 – 96FF FFFF |          |
| 0184 825C         | MAR151  | Controls EMIFA CE1 range 9700 0000 – 97FF FFFF |          |
| 0184 8260         | MAR152  | Controls EMIFA CE1 range 9800 0000 – 98FF FFFF |          |
| 0184 8264         | MAR153  | Controls EMIFA CE1 range 9900 0000 – 99FF FFFF |          |
| 0184 8268         | MAR154  | Controls EMIFA CE1 range 9A00 0000 – 9AFF FFFF |          |
| 0184 826C         | MAR155  | Controls EMIFA CE1 range 9B00 0000 – 9BFF FFFF |          |
| 0184 8270         | MAR156  | Controls EMIFA CE1 range 9C00 0000 – 9CFF FFFF |          |
| 0184 8274         | MAR157  | Controls EMIFA CE1 range 9D00 0000 – 9DFF FFFF |          |
| 0184 8278         | MAR158  | Controls EMIFA CE1 range 9E00 0000 – 9EFF FFFF |          |
| 0184 827C         | MAR159  | Controls EMIFA CE1 range 9F00 0000 – 9FFF FFFF |          |
| 0184 8280         | MAR160  | Controls EMIFA CE2 range A000 0000 – A0FF FFFF |          |
| 0184 8284         | MAR161  | Controls EMIFA CE2 range A100 0000 – A1FF FFFF |          |
| 0184 8288         | MAR162  | Controls EMIFA CE2 range A200 0000 – A2FF FFFF |          |
| 0184 828C         | MAR163  | Controls EMIFA CE2 range A300 0000 – A3FF FFFF |          |
| 0184 8290         | MAR164  | Controls EMIFA CE2 range A400 0000 – A4FF FFFF |          |
| 0184 8294         | MAR165  | Controls EMIFA CE2 range A500 0000 – A5FF FFFF |          |
| 0184 8298         | MAR166  | Controls EMIFA CE2 range A600 0000 – A6FF FFFF |          |
| 0184 829C         | MAR167  | Controls EMIFA CE2 range A700 0000 – A7FF FFFF |          |
| 0184 82A0         | MAR168  | Controls EMIFA CE2 range A800 0000 – A8FF FFFF |          |
| 0184 82A4         | MAR169  | Controls EMIFA CE2 range A900 0000 – A9FF FFFF |          |
| 0184 82A8         | MAR170  | Controls EMIFA CE2 range AA00 0000 – AAFF FFFF |          |
| 0184 82AC         | MAR171  | Controls EMIFA CE2 range AB00 0000 – ABFF FFFF |          |
| 0184 82B0         | MAR172  | Controls EMIFA CE2 range AC00 0000 – ACFF FFFF |          |
| 0184 82B4         | MAR173  | Controls EMIFA CE2 range AD00 0000 – ADFF FFFF |          |
| 0184 82B8         | MAR174  | Controls EMIFA CE2 range AE00 0000 – AEFF FFFF |          |
| 0184 82BC         | MAR175  | Controls EMIFA CE2 range AF00 0000 – AFFF FFFF |          |
| 0184 82C0         | MAR176  | Controls EMIFA CE3 range B000 0000 – B0FF FFFF |          |
| 0184 82C4         | MAR177  | Controls EMIFA CE3 range B100 0000 – B1FF FFFF |          |
| 0184 82C8         | MAR178  | Controls EMIFA CE3 range B200 0000 – B2FF FFFF |          |
| 0184 82CC         | MAR179  | Controls EMIFA CE3 range B300 0000 – B3FF FFFF |          |
| 0184 82D0         | MAR180  | Controls EMIFA CE3 range B400 0000 – B4FF FFFF |          |
| 0184 82D4         | MAR181  | Controls EMIFA CE3 range B500 0000 – B5FF FFFF |          |
| 0184 82D8         | MAR182  | Controls EMIFA CE3 range B600 0000 – B6FF FFFF |          |
| 0184 82DC         | MAR183  | Controls EMIFA CE3 range B700 0000 – B7FF FFFF |          |
| 0184 82E0         | MAR184  | Controls EMIFA CE3 range B800 0000 – B8FF FFFF |          |
| 0184 82E4         | MAR185  | Controls EMIFA CE3 range B900 0000 – B9FF FFFF |          |
| 0184 82E8         | MAR186  | Controls EMIFA CE3 range BA00 0000 – BAFF FFFF |          |
| 0184 82EC         | MAR187  | Controls EMIFA CE3 range BB00 0000 – BBFF FFFF |          |
| 0184 82F0         | MAR188  | Controls EMIFA CE3 range BC00 0000 – BCFF FFFF |          |
| 0184 82F4         | MAR189  | Controls EMIFA CE3 range BD00 0000 – BDFF FFFF |          |
| 0184 82F8         | MAR190  | Controls EMIFA CE3 range BE00 0000 – BEFF FFFF |          |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005





# Table 2-2. L2 Cache Registers (C64x) (continued)

| HEX ADDRESS RANGE     | ACRONYM             | REGISTER NAME                                  | COMMENTS |
|-----------------------|---------------------|------------------------------------------------|----------|
| 0184 82FC             | MAR191              | Controls EMIFA CE3 range BF00 0000 – BFFF FFFF |          |
| 0184 8300 - 0184 83FC | MAR192 to<br>MAR255 | Reserved                                       |          |
| 0184 8400 – 0187 FFFF | ı                   | Reserved                                       |          |



#### 2.3 Memory Map Summary

Table 2-3 shows the memory map address ranges of the DM642 device. Internal memory is always located at address 0 and can be used as both program and data memory. The external memory address ranges in the DM642 device begin at the hex address location 0x8000 0000 for EMIFA.

Table 2-3. TMS320DM642 Memory Map Summary

| MEMORY BLOCK DESCRIPTION                      | BLOCK SIZE<br>(BYTES) | HEX ADDRESS RANGE     |
|-----------------------------------------------|-----------------------|-----------------------|
| Internal RAM (L2)                             | 256K                  | 0000 0000 – 0003 FFFF |
| Reserved                                      | 768K                  | 0004 0000 – 000F FFFF |
| Reserved                                      | 23M                   | 0010 0000 – 017F FFFF |
| External Memory Interface A (EMIFA) Registers | 256K                  | 0180 0000 – 0183 FFFF |
| L2 Registers                                  | 256K                  | 0184 0000 – 0187 FFFF |
| HPI Registers                                 | 256K                  | 0188 0000 – 018B FFFF |
| McBSP 0 Registers                             | 256K                  | 018C 0000 – 018F FFFF |
| McBSP 1 Registers                             | 256K                  | 0190 0000 – 0193 FFFF |
| Timer 0 Registers                             | 256K                  | 0194 0000 – 0197 FFFF |
| Timer 1 Registers                             | 256K                  | 0198 0000 – 019B FFFF |
| Interrupt Selector Registers                  | 256K                  | 019C 0000 – 019F FFFF |
| EDMA RAM and EDMA Registers                   | 256K                  | 01A0 0000 – 01A3 FFFF |
| Reserved                                      | 512K                  | 01A4 0000 – 01AB FFFF |
| Timer 2 Registers                             | 256K                  | 01AC 0000 - 01AF FFFF |
| GP0 Registers                                 | 256K – 4K             | 01B0 0000 – 01B3 EFFF |
| Device Configuration Registers                | 4K                    | 01B3 F000 – 01B3 FFFF |
| I2C0 Data and Control Registers               | 16K                   | 01B4 0000 – 01B4 3FFF |
| Reserved                                      | 32K                   | 01B4 4000 – 01B4 BFFF |
| McASP0 Control Registers                      | 16K                   | 01B4 C000 – 01B4 FFFF |
| Reserved                                      | 192K                  | 01B5 0000 – 01B7 FFFF |
| Reserved                                      | 256K                  | 01B8 0000 – 01BB FFFF |
| Emulation                                     | 256K                  | 01BC 0000 - 01BF FFFF |
| PCI Registers                                 | 256K                  | 01C0 0000 - 01C3 FFFF |
| VP0 Control                                   | 16K                   | 01C4 0000 - 01C4 3FFF |
| VP1 Control                                   | 16K                   | 01C4 4000 - 01C4 7FFF |
| VP2 Control                                   | 16K                   | 01C4 8000 - 01C4 BFFF |
| VIC Control                                   | 16K                   | 01C4 C000 - 01C4 FFFF |
| Reserved                                      | 192K                  | 01C5 0000 - 01C7 FFFF |
| EMAC Control                                  | 4K                    | 01C8 0000 - 01C8 0FFF |
| EMAC Wrapper                                  | 8K                    | 01C8 1000 - 01C8 2FFF |
| EWRAP Registers                               | 2K                    | 01C8 3000 - 01C8 37FF |
| MDIO Control Registers                        | 2K                    | 01C8 3800 - 01C8 3FFF |
| Reserved                                      | 3.5M                  | 01C8 4000 - 01FF FFFF |
| QDMA Registers                                | 52                    | 0200 0000 – 0200 0033 |
| Reserved                                      | 928M - 52             | 0200 0034 – 2FFF FFFF |
| McBSP 0 Data                                  | 64M                   | 3000 0000 – 33FF FFFF |
| McBSP 1 Data                                  | 64M                   | 3400 0000 – 37FF FFFF |
| Reserved                                      | 64M                   | 3800 0000 – 3BFF FFFF |
| McASP0 Data                                   | 1M                    | 3C00 0000 - 3C0F FFFF |
| Reserved                                      | 64M – 1M              | 3C10 0000 – 3FFF FFFF |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005





# Table 2-3. TMS320DM642 Memory Map Summary (continued)

| MEMORY BLOCK DESCRIPTION | BLOCK SIZE<br>(BYTES) | HEX ADDRESS RANGE     |
|--------------------------|-----------------------|-----------------------|
| Reserved                 | 832M                  | 4000 0000 – 73FF FFFF |
| VP0 Channel A Data       | 32M                   | 7400 0000 – 75FF FFFF |
| VP0 Channel B Data       | 32M                   | 7600 0000 – 77FF FFFF |
| VP1 Channel A Data       | 32M                   | 7800 0000 – 79FF FFFF |
| VP1 Channel B Data       | 32M                   | 7A00 0000 – 7BFF FFFF |
| VP2 Channel A Data       | 32M                   | 7C00 0000 – 7DFF FFFF |
| VP2 Channel B Data       | 32M                   | 7E00 0000 – 7FFF FFFF |
| EMIFA CE0                | 256M                  | 8000 0000 – 8FFF FFFF |
| EMIFA CE1                | 256M                  | 9000 0000 – 9FFF FFFF |
| EMIFA CE2                | 256M                  | A000 0000 – AFFF FFFF |
| EMIFA CE3                | 256M                  | B000 0000 – BFFF FFFF |
| Reserved                 | 1G                    | C000 0000 – FFFF FFFF |



#### 2.3.1 L2 Architecture Expanded

Figure 2-2 shows the detail of the L2 architecture on the TMS320DM642 device. For more information on the L2MODE bits, see the cache configuration (CCFG) register bit field descriptions in the *TMS320C64x Two-Level Internal Memory Reference Guide* (literature number SPRU610).



Figure 2-2. TMS320DM642 L2 Architecture Memory Configuration

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005



#### 2.4 Bootmode

The DM642 device resets using the active-low signal RESET. While RESET is low, the device is held in reset and is initialized to the prescribed reset state. Refer to reset timing for reset timing characteristics and states of device pins during reset. The release of RESET starts the processor running with the prescribed device configuration and boot mode.

The DM642 has three types of boot modes:

#### Host boot

If host boot is selected, upon release of RESET, the CPU is internally "stalled" while the remainder of the device is released. During this period, an external host can initialize the CPU's memory space as necessary through the host interface, including internal configuration registers, such as those that control the EMIF or other peripherals. For the DM642 device, the HPI peripheral is used for host boot if PCI\_EN = 0, and the PCI peripheral is used if PCI\_EN = 1. Once the host is finished with all necessary initialization, it must set the DSPINT bit in the HPIC register to complete the boot process. This transition causes the boot configuration logic to bring the CPU out of the "stalled" state. The CPU then begins execution from address 0. The DSPINT condition is not latched by the CPU, because it occurs while the CPU is still internally "stalled". Also, DSPINT brings the CPU out of the "stalled" state only if the host boot process is selected. All memory may be written to and read by the host. This allows for the host to verify what it sends to the DSP if required. After the CPU is out of the "stalled" state, the CPU needs to clear the DSPINT, otherwise, no more DSPINTs can be received.

#### EMIF boot (using default ROM timings)

Upon the release of RESET, the 1K-Byte ROM code located in the beginning of CE1 is copied to address 0 by the EDMA using the default ROM timings, while the CPU is internally "stalled". The data should be stored in the endian format that the system is using. In this case, the EMIF automatically assembles consecutive 8-bit bytes to form the 32-bit instruction words to be copied. The transfer is automatically done by the EDMA as a single-frame block transfer from the ROM to address 0. After completion of the block transfer, the CPU is released from the "stalled" state and starts running from address 0.

#### No boot

With no boot, the CPU begins direct execution from the memory located at address 0. Note: operation is undefined if invalid code is located at address 0.

#### 2.5 Pin Assignments



# 2.5.1 Pin Map

Figure 2-3 through Figure 2-6 show the DM642 pin assignments in four quadrants (A, B, C, and D).

|    | 1                         | 2                | 3                | 4               | 5                 | 6                 | 7                 | 8                 | 9                    | 10                   | 11                   | 12                   | 13                    |
|----|---------------------------|------------------|------------------|-----------------|-------------------|-------------------|-------------------|-------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|
| AF | $V_{SS}$                  | DV <sub>DD</sub> | RSV              | VP1CTL0         | VP1D[0]           | VP1D[1]           | V <sub>SS</sub>   | VP1CLK0           | V <sub>SS</sub>      | VP1CLK1              | V <sub>SS</sub>      | VP0CLK1              | V <sub>SS</sub>       |
| AE | DV <sub>DD</sub>          | DV <sub>DD</sub> | V <sub>SS</sub>  | CLKMODE1        | VP1CTL1           | VP1D[2]/<br>CLKX1 | VP1D[5]/<br>CLKS1 | V <sub>SS</sub>   | VP1D[10]             | V <sub>SS</sub>      | VP1D[15]/<br>AXR0[3] | V <sub>SS</sub>      | DV <sub>DD</sub>      |
| AD | VDAC/<br>GP0[8]/<br>PCI66 | V <sub>SS</sub>  | RSV              | V <sub>SS</sub> | VP1CTL2           | VP1D[3]/<br>FSX1  | VP1D[6]/<br>DR1   | VP1D[8]/<br>CLKR1 | VP1D[11]             | VP1D[13]/<br>AXR0[1] | VP1D[16]/<br>AXR0[4] | VP0D[18]/<br>AFSX0   | VP0D[15]/<br>AMUTEIN0 |
| AC | STCLK                     | CLKIN            | V <sub>SS</sub>  | RSV             | V <sub>SS</sub>   | VP1D[4]/<br>DX1   | VP1D[7]/<br>FSR1  | VP1D[9]           | VP1D[12]/<br>AXR0[0] | VP1D[14]/<br>AXR0[2] | VP1D[17]/<br>AXR0[5] | VP0D[19]/<br>AHCLKX0 | VP0D[16]/<br>AMUTE0   |
| AB | V <sub>SS</sub>           | V <sub>SS</sub>  | RSV              | V <sub>SS</sub> | DV <sub>DD</sub>  | V <sub>SS</sub>   | DV <sub>DD</sub>  | DV <sub>DD</sub>  | V <sub>SS</sub>      | DV <sub>DD</sub>     | VP1D[18]/<br>AXR0[6] | VP1D[19]/<br>AXR0[7] | VP0D[17]/<br>ACLKX0   |
| AA | HD1/<br>AD1               | CLKMODE0         | RSV              | V <sub>SS</sub> | V <sub>SS</sub>   | CV <sub>DD</sub>  | CV <sub>DD</sub>  | V <sub>SS</sub>   | DV <sub>DD</sub>     | V <sub>SS</sub>      | V <sub>SS</sub>      | DV <sub>DD</sub>     | V <sub>SS</sub>       |
| Y  | HD5/<br>AD5               | HD3/<br>AD3      | HD0/<br>AD0      | HD2/<br>AD2     | DV <sub>DD</sub>  | CV <sub>DD</sub>  | CV <sub>DD</sub>  | CV <sub>DD</sub>  | V <sub>SS</sub>      | CV <sub>DD</sub>     | CV <sub>DD</sub>     | V <sub>SS</sub>      | CV <sub>DD</sub>      |
| w  | V <sub>SS</sub>           | HD7/<br>AD7      | HD4/<br>AD4      | HD6/<br>AD6     | DV <sub>DD</sub>  | V <sub>SS</sub>   | RSV               |                   |                      |                      |                      |                      |                       |
| V  | HD10/<br>AD10             | HD8/<br>AD8      | HD9/<br>AD9      | PCBE0           | V <sub>SS</sub>   | PLLV              | V <sub>SS</sub>   |                   |                      |                      |                      |                      |                       |
| U  | HD14/<br>AD14             | HD12/<br>AD12    | HD13/<br>AD13    | HD11/<br>AD11   | DV <sub>DD</sub>  | V <sub>SS</sub>   | CV <sub>DD</sub>  |                   |                      |                      |                      |                      |                       |
| т  | V <sub>SS</sub>           | HDS2/<br>PCBE1   | HD15/<br>AD15    | XSP_CS          | V <sub>SS</sub>   | V <sub>SS</sub>   | CV <sub>DD</sub>  |                   |                      |                      |                      |                      |                       |
| R  | HCS/<br>PPERR             | HDS1/<br>PSERR   | HCNTL0/<br>PSTOP | XSP_DI          | XSP_CLK/<br>MDCLK | RSV               | V <sub>SS</sub>   |                   |                      |                      |                      | V <sub>SS</sub>      | CV <sub>DD</sub>      |
| Р  | HCNTL1/<br>PDEVSEL        | V <sub>SS</sub>  | HAS/<br>PPAR     | RESET           | XSP_DO/<br>MDIO   | V <sub>SS</sub>   | CV <sub>DD</sub>  |                   |                      |                      |                      | CV <sub>DD</sub>     | V <sub>SS</sub>       |
| •  | 1                         |                  | 3                | 4               | 5                 | 6                 | 7                 | 8                 | 9                    | 10                   | 11                   | 12                   | 13,/                  |
|    |                           |                  |                  |                 | -                 |                   |                   |                   |                      |                      |                      |                      |                       |

Figure 2-3. DM642 Pin Map [Quadrant A]



| 14                   | 15                | 16                | 17                | 18               | 19               | 20               | 21               | 22               | 23               | 24               | 25               | 26               |    |
|----------------------|-------------------|-------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|----|
| VP0CLK0              | V <sub>SS</sub>   | VP0D[3]/<br>FSX0  | VP0D[2]/<br>CLKX0 | VP0D[0]          | V <sub>SS</sub>  | AED50            | AED54            | V <sub>SS</sub>  | AED62            | AED63            | DV <sub>DD</sub> | V <sub>SS</sub>  | AF |
| V <sub>SS</sub>      | VP0D[8]/<br>CLKR0 | VP0D[4]/<br>DX0   | VP0CTL0           | VP0D[1]          | V <sub>SS</sub>  | AED52            | AED56            | AED58            | AED61            | V <sub>SS</sub>  | DV <sub>DD</sub> | DV <sub>DD</sub> | AE |
| VP0D[12]/<br>ACLKR0  | VP0D[9]           | VP0D[5]/<br>CLKS0 | VP0CTL2           | V <sub>SS</sub>  | AED48            | AED53            | AED57            | AED59            | AED60            | DV <sub>DD</sub> | AED33            | AED32            | AD |
| VP0D[13]/<br>AFSR0   | VP0D[10]          | VP0D[6]/<br>DR0   | VP0CTL1           | V <sub>SS</sub>  | AED49            | AED51            | AED55            | V <sub>SS</sub>  | DV <sub>DD</sub> | V <sub>SS</sub>  | AED34            | AED35            | AC |
| VP0D[14]/<br>AHCLKR0 | VP0D[11]          | VP0D[7]/<br>FSR0  | DV <sub>DD</sub>  | V <sub>SS</sub>  | DV <sub>DD</sub> | DV <sub>DD</sub> | V <sub>SS</sub>  | DV <sub>DD</sub> | AED38            | AED36            | AED37            | V <sub>SS</sub>  | АВ |
| V <sub>SS</sub>      | DV <sub>DD</sub>  | V <sub>SS</sub>   | V <sub>SS</sub>   | DV <sub>DD</sub> | V <sub>SS</sub>  | CV <sub>DD</sub> | CV <sub>DD</sub> | V <sub>SS</sub>  | AED41            | AED39            | AED40            | AED42            | AA |
| CV <sub>DD</sub>     | V <sub>SS</sub>   | CV <sub>DD</sub>  | CV <sub>DD</sub>  | V <sub>SS</sub>  | CV <sub>DD</sub> | CV <sub>DD</sub> | CV <sub>DD</sub> | DV <sub>DD</sub> | AED45            | AED43            | AED44            | AED46            | Y  |
|                      |                   |                   |                   |                  |                  | CV <sub>DD</sub> | V <sub>SS</sub>  | DV <sub>DD</sub> | AED47            | AHOLD            | DV <sub>DD</sub> | V <sub>SS</sub>  | w  |
|                      |                   |                   |                   |                  |                  | V <sub>SS</sub>  | DV <sub>DD</sub> | V <sub>SS</sub>  | AEA18            | AEA21            | AEA20            | AEA19            | V  |
|                      |                   |                   |                   |                  |                  | CV <sub>DD</sub> | V <sub>SS</sub>  | DV <sub>DD</sub> | AEA22            | AEA17            | AEA16            | AEA15            | U  |
|                      |                   |                   |                   |                  |                  | CV <sub>DD</sub> | V <sub>SS</sub>  | ABE7             | ABE6             | AEA14            | AEA13            | V <sub>SS</sub>  | т  |
| V <sub>SS</sub>      | CV <sub>DD</sub>  |                   |                   |                  |                  | V <sub>SS</sub>  | DV <sub>DD</sub> | ASOE3            | AEA12            | AEA11            | ABE5             | ABE4             | R  |
| CV <sub>DD</sub>     | V <sub>SS</sub>   |                   |                   |                  |                  | CV <sub>DD</sub> | V <sub>SS</sub>  | ABUSREQ          | AEA10            | AEA9             | DV <sub>DD</sub> | AEA8             | Р  |
| 14                   | 15                | 16                | 17                | 18               | 19               | 20               | 21               | 22               | 23<br>           | 24               |                  | 26               |    |
|                      |                   |                   |                   |                  |                  |                  |                  |                  |                  |                  |                  |                  |    |

Figure 2-4. DM642 Pin Map [Quadrant B]





Figure 2-5. DM642 Pin Map [Quadrant C]





Figure 2-6. DM642 Pin Map [Quadrant D]



#### 2.5.2 Signal Groups Description



- A. These pins are muxed with the GP0 pins and by default these signals function as clocks (CLKOUT4 or CLKOUT6). To use these muxed pins as GPIO signals, the appropriate GPIO register bits (GPxEN and GPxDIR) must be properly enabled and configured. For more details, see the Device Configurations section of this data sheet.
- B. These pins are GP0 pins that can also function as external interrupt sources (EXT\_INT[7:4]). Default after reset is EXT\_INTx or GPIO as input-only.
- C. These GP0 pins are muxed with the PCI peripheral pins and by default these signals are set up to no function with both the GPIO and PCI pin functions disabled. For more details on these muxed pins, see the Device Configurations section of this data sheet.

Figure 2-7. CPU and Peripheral Signals





Figure 2-8. EMIFA/VIC Peripheral Signals





- A. These HPI pins are muxed with the PCI peripheral. By default, these signals function as HPI. For more details on these muxed pins, see the Device Configurations section of this data sheet.
- B. These PCI pins (excluding PCBEO and XSP\_CS) are muxed with the HPI or MDIO or GPO peripherals. By default, these signals function as HPI and no function, respectively. For more details on these muxed pins, see the Device Configurations section of this data sheet.
- C. These HPI/PCI data pins (HD[31:16/AD[31:16]) are muxed with the EMAC peripheral. By default, these pins function as HPI. For more details on the EMAC pin functions, see the Ethernet MAC (EMAC) peripheral signals section and the terminal functions table portions of this data sheet.

Figure 2-9. HPI/PCI Peripheral Signals





A. These McBSP1 and McBSP0 pins are muxed with the Video Port 1 (VP1) and Video Port 0 (VP0) peripherals, respectively. By default, these signals function as VP1 and VP0, respectively. For more details on these muxed pins, see the Device Configurations section of this data sheet.

Figure 2-10. McBSP/Timer/I2C0 Peripheral Signals





- A. These EMAC pins are muxed with the upper data pins of the HPI or PCI peripherals. By default, these signals function as HPI. For more details on these muxed pins, see the Device Configurations section of this data sheet.
- B. These MDIO pins are muxed with the PCI peripherals. By default, these signals function as PCI. For more details on these muxed pins, see the Device Configurations section of this data sheet.

Figure 2-11. EMAC/MDIO Peripheral Signals





- A. Channel A supports: BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit) display modes and BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit), and TSI (8-bit) capture modes.
- B. Channel B supports: BT.656 (8/10-bit), RAW Video (8/10-bit) capture modes and can display synchronized RAW Video data with Channel A.
- C. The same STCLK signal is used for all three video ports (VP0, VP1, and VP2).

Figure 2-12. Video Port 0 Peripheral Signals





- A. Channel A supports: BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit) display modes and BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit), and TSI (8-bit) capture modes.
- B. Channel B supports: BT.656 (8/10-bit), RAW Video (8/10-bit) capture modes and can display synchronized RAW Video data with Channel A.
- C. The same STCLK signal is used for all three video ports (VP0, VP1, and VP2).

Figure 2-13. Video Port 1 Peripheral Signals





- A. Channel A supports: BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit) display modes and BT.656 (8/10-bit), Y/C Video (16/20-bit), RAW Video (16/20-bit) and TSI (8-bit) capture modes.
- B. Channel B supports: BT.656 (8/10-bit), RAW Video (8/10-bit) capture modes and can display synchronized RAW Video data with Channel A.
- C. The same STCLK signal is used for all three video ports (VP0, VP1, and VP2).

Figure 2-14. Video Port 2 Peripheral Signals





NOTES: On multiplexed pins, bolded text denotes the active function of the pin for that particular peripheral module. Bolded and Italicized text within parentheses denotes the function of the pins in an audio system.

A. The McASPs' Error Detect function detects underruns, overruns, early/late frame syncs, DMA errors, and external mute input.

Figure 2-15. McASP0 Peripheral Signals

#### 2.5.3 Terminal Functions

Table 2-4, the terminal functions table, identifies the external signal names, the associated pin (ball) numbers along with the mechanical package designator, the pin type (I, O/Z, or I/O/Z), whether the pin has any internal pullup/pulldown resistors and a functional pin description. For more detailed information on device configuration, peripheral selection, multiplexed/shared pins, and debugging considerations, see the Device Configurations section of this data sheet.



#### **Table 2-4. Terminal Functions**

| SIGNAL<br>NAME NO.            |     | TYPE <sup>(1)</sup> | IPD/               | DESCRIPTION                                                                                                                                                                                                                            |
|-------------------------------|-----|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               |     | 111 = 1             | IPU <sup>(2)</sup> | DEGONII NON                                                                                                                                                                                                                            |
|                               |     | T                   | CL                 | OCK/PLL CONFIGURATION                                                                                                                                                                                                                  |
| CLKIN                         | AC2 | I                   |                    | Clock Input. This clock is the input to the on-chip PLL.                                                                                                                                                                               |
| CLKOUT4/GP0[1] <sup>(3)</sup> | D6  | I/O/Z               | IPU                | Clock output at 1/4 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GP0 1 pin ( <b>I/O/Z</b> ).                                                                                                        |
| CLKOUT6/GP0[2] <sup>(3)</sup> | C6  | I/O/Z               | IPU                | Clock output at 1/6 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GP0 2 pin ( <b>I/O/Z</b> ).                                                                                                        |
| CLKMODE1                      | AE4 | I                   | IPD                | Clock mode select                                                                                                                                                                                                                      |
| CLKMODE0                      | AA2 | I                   | IPD                | <ul> <li>Selects whether the CPU clock frequency = input clock frequency x1 (Bypass), x6, or x12.</li> <li>For more details on the CLKMODE pins and the PLL multiply factors, see the Clock PLL section of this data sheet.</li> </ul> |
| PLLV <sup>(4)</sup>           | V6  | A <sup>(1)</sup>    |                    | PLL voltage supply                                                                                                                                                                                                                     |
|                               |     |                     |                    | JTAG EMULATION                                                                                                                                                                                                                         |
| TMS                           | E15 | I                   | IPU                | JTAG test-port mode select                                                                                                                                                                                                             |
| TDO                           | B18 | O/Z                 | IPU                | JTAG test-port data out                                                                                                                                                                                                                |
| TDI                           | A18 | I                   | IPU                | JTAG test-port data in                                                                                                                                                                                                                 |
| TCK                           | A16 | I                   | IPU                | JTAG test-port clock                                                                                                                                                                                                                   |
| TRST                          | D14 | 1                   | IPD                | JTAG test-port reset. For IEEE 1149.1 JTAG compatibility, see the IEEE 1149.1 JTAG compatibility statement portion of this data sheet.                                                                                                 |
| EMU11                         | D17 | I/O/Z               | IPU                | Emulation pin 11. Reserved for future use, leave unconnected.                                                                                                                                                                          |
| EMU10                         | C17 | I/O/Z               | IPU                | Emulation pin 10. Reserved for future use, leave unconnected.                                                                                                                                                                          |
| EMU9                          | B17 | I/O/Z               | IPU                | Emulation pin 9. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU8                          | D16 | I/O/Z               | IPU                | Emulation pin 8. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU7                          | A17 | I/O/Z               | IPU                | Emulation pin 7. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU6                          | C16 | I/O/Z               | IPU                | Emulation pin 6. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU5                          | B16 | I/O/Z               | IPU                | Emulation pin 5. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU4                          | D15 | I/O/Z               | IPU                | Emulation pin 4. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU3                          | C15 | I/O/Z               | IPU                | Emulation pin 3. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU2                          | B15 | I/O/Z               | IPU                | Emulation pin 2. Reserved for future use, leave unconnected.                                                                                                                                                                           |
| EMU1                          | C14 | I/O/Z               | IPU                | Emulation pin 1 <sup>(5)</sup>                                                                                                                                                                                                         |
| EMU0                          | A15 | I/O/Z               | IPU                | Emulation pin 0 <sup>(5)</sup>                                                                                                                                                                                                         |
|                               | R   | ESETS, INT          | ERRUPTS            | S, AND GENERAL-PURPOSE INPUT/OUTPUTS                                                                                                                                                                                                   |
| RESET                         | P4  | I                   |                    | Device reset                                                                                                                                                                                                                           |
|                               |     |                     |                    | Nonmaskable interrupt, edge-driven (rising edge)                                                                                                                                                                                       |
| NMI                           | В4  | I                   | IPD                | <b>Note:</b> Any noise on the NMI pin may trigger an NMI interrupt; therefore, if the NMI pin is not used, it is recommended that the NMI pin be grounded versus relying on the IPD.                                                   |
| GP0[7]/EXT_INT7               | E1  | I/O/Z               | IPU                | General-purpose input/output (GPIO) pins (I/O/Z) or external interrupts (input                                                                                                                                                         |
| GP0[6]/EXT_INT6               | F2  | I/O/Z               | IPU                | only). The default after reset setting is GPIO enabled as input-only.                                                                                                                                                                  |
| GP0[5]/EXT_INT5               | F3  | I/O/Z               | IPU                | <ul> <li>When these pins function as External Interrupts [by selecting the<br/>corresponding interrupt enable register bit (IER.[7:4])], they are edge-driven</li> </ul>                                                               |
| GP0[4]/EXT_INT4               | F4  | I/O/Z               | IPU                | and the polarity can be independently selected via the External Interrupt Polarity Register bits (EXTPOL.[3:0]).                                                                                                                       |

- (1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal
   (2) IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used.)
- These pins are multiplexed pins. For more details, see the Device Configurations section of this data sheet.
- PLLV is not part of external voltage supply. See the Clock PLL section for information on how to connect this pin.
- The EMU0 and EMU1 pins are internally pulled up with 30-k $\Omega$  resistors; therefore, for emulation and normal operation, no external pullup/pulldown resistors are necessary. However, for boundary scan operation, pull down the EMU1 and EMU0 pins with a dedicated 1-k $\Omega$  resistor.

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

| NAME                              | NO.      | TYPE <sup>(1)</sup> |                    | DESCRIPTION                                                                                                                                                                                                                                                                                                               |  |  |
|-----------------------------------|----------|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                   | 110.     |                     | IPU <sup>(2)</sup> |                                                                                                                                                                                                                                                                                                                           |  |  |
| GP0[15]/PRST <sup>(3)</sup>       | G3       |                     |                    | General-purpose input/output (GP0) 15 pin (I/O/Z) or PCI reset (I).                                                                                                                                                                                                                                                       |  |  |
| GP0[14]/PCLK <sup>(3)</sup>       | C1       |                     |                    | GP0 14 pin ( <b>I/O/Z</b> ) or PCI clock ( <b>I</b> )<br>GP0 13 pin ( <b>I/O/Z</b> ) or PCI interrupt A ( <b>O/Z</b> )                                                                                                                                                                                                    |  |  |
| GP0[13]/PINTA (3)                 | G4       |                     |                    | GP0 12 pin (I/O/Z) or PCI bus grant (I)                                                                                                                                                                                                                                                                                   |  |  |
| GP0[12]/ <del>PGNT</del> (3)      | H4       |                     |                    | GP0 11 pin ( <b>I/O/Z</b> ) or PCI bus request ( <b>O/Z</b> ) GP0 10 pin ( <b>I/O/Z</b> ) or PCI command/byte enable 3 ( <b>I/O/Z</b> )                                                                                                                                                                                   |  |  |
| GP0[11]/PREQ <sup>(3)</sup>       | F1       | 1/0/7               |                    | GP0 9 pin (I/O/Z) or PCI initialization device select (I)                                                                                                                                                                                                                                                                 |  |  |
| GP0[10]/PCBE3 <sup>(3)</sup>      | J2       | I/O/Z               |                    | Note: By default, no function is enabled upon reset. To configure these pins, see                                                                                                                                                                                                                                         |  |  |
| GP0[9]/PIDSEL <sup>(3)</sup>      | K3       |                     |                    | the Device Configuration section of this data sheet.                                                                                                                                                                                                                                                                      |  |  |
| GP0[3]                            | L5       |                     | IPD                | GP0 3 pin (I/O/Z)  Boot Configuration: PCI EEPROM Auto-Initialization (EEAI).  0 - PCI auto-initialization through EEPROM is disabled (default).                                                                                                                                                                          |  |  |
|                                   |          |                     |                    | 1 - PCI auto-initialization through EEPROM is enabled.                                                                                                                                                                                                                                                                    |  |  |
| GP0[0]                            | M5       | I/O/Z               | IPD                | General-purpose 0 pin (GP0[0]) (I/O/Z) [default] This pin can be programmed as GPIO 0 (input only) [default] or as GP0[0] (output only) pin or output as a general-purpose interrupt (GP0INT) signal (output only).                                                                                                       |  |  |
|                                   |          |                     |                    | Note: This pin <i>must</i> remain low during device reset.                                                                                                                                                                                                                                                                |  |  |
|                                   |          |                     |                    | VCXO Interpolated Control Port (VIC) single-bit digital-to-analog converter (VDAC) output [output only] [default] or this pin can be programmed as a GP0 8 pin (I/O/Z)  Boot Configuration: PCI frequency selection (PCI66).                                                                                              |  |  |
| VDAC/GP0[8]/ <del>PCI66</del> (3) | AD1      | I/O/Z               | IPD                | If the PCI peripheral is enabled (PCI_EN pin = 1), then: 0 - PCI operates at 66 MHz (default). 1 - PCI operates at 33 MHz.                                                                                                                                                                                                |  |  |
|                                   |          |                     |                    | The $-500$ device supports PCI at 33 MHz only. For proper $-500$ device operation when the PCI peripheral is enabled (PCI_EN = 1), this pin <i>must</i> be pulled up with a 1-k $\Omega$ resistor at device reset.                                                                                                        |  |  |
|                                   |          |                     |                    | <b>Note</b> : If the PCI peripheral is disabled (PCI_EN pin = 0), this pin be <b>must not</b> pulled up.                                                                                                                                                                                                                  |  |  |
| CLKOUT6/GP0[2] <sup>(3)</sup>     | C6       | I/O/Z               | IPU                | Clock output at 1/6 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GP0 2 pin ( <b>I/O/Z</b> ).                                                                                                                                                                                           |  |  |
| CLKOUT4/GP0[1] <sup>(3)</sup>     | D6       | I/O/Z               | IPU                | Clock output at 1/4 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GP0 1 pin ( <b>I/O/Z</b> ).                                                                                                                                                                                           |  |  |
| HOST                              | -PORT IN | NTERFACE            | (HPI) or P         | ERIPHERAL COMPONENT INTERCONNECT (PCI) or EMAC                                                                                                                                                                                                                                                                            |  |  |
| PCI_EN                            | E2       | 1                   | IPD                | Boot Configuration: PCI enable pin (I) The PCI_EN pin and the MAC_EN pin control the selection (enable/disable) of the HPI, EMAC, MDIO, and GP0[15:8], or PCI peripherals. The pins work in conjunction to enable/disable these peripherals (for more details, see the Device Configurations section of this data sheet). |  |  |
| HINT/PFRAME (3)                   | N4       | I/O/Z               |                    | Host interrupt from DSP to host (O) [default] or PCI frame (I/O/Z)                                                                                                                                                                                                                                                        |  |  |
| HCNTL1/PDEVSEL(3)                 | P1       | I/O/Z               |                    | Host control – selects between control, address, or data registers (I) [default] or PCI device select (I/O/Z).                                                                                                                                                                                                            |  |  |
| HCNTL0/PSTOP(3)                   | R3       | I/O/Z               |                    | Host control – selects between control, address, or data registers (I) [default] or PCI stop (I/O/Z)                                                                                                                                                                                                                      |  |  |
| HHWIL/PTRDY <sup>(3)</sup>        | N3       | I/O/Z               |                    | Host half-word select – first or second half-word (not necessarily high or low order) [For HPI16 bus width selection only] (I) [default] or PCI target ready (I/O/Z)                                                                                                                                                      |  |  |
| HR/W/PCBE2(3)                     | M1       | I/O/Z               |                    | Host read or write select (I) [default] or PCI command/byte enable 2 (I/O/Z)                                                                                                                                                                                                                                              |  |  |
| HAS/PPAR(3)                       | P3       | I/O/Z               |                    | Host address strobe (I) [default] or PCI parity (I/O/Z)                                                                                                                                                                                                                                                                   |  |  |
| HCS/PPERR (3)                     | R1       | I/O/Z               |                    | Host chip select (I) [default] or PCI parity error (I/O/Z)  Host data stroke 1 (I) [default] or PCI system error (I/O/Z)                                                                                                                                                                                                  |  |  |
| HDS1/PSERR(3)                     | R2       | I/O/Z               |                    | Host data strobe 1 (I) [default] or PCI system error (I/O/Z) Host data strobe 2 (I) [default] or PCI command/byte enable 1 (I/O/Z)                                                                                                                                                                                        |  |  |
| HDS2/PCBE1(3)                     | T2       | I/O/Z               |                    | <b>Note:</b> If unused, the following HPI control signals should be externally pulled high.                                                                                                                                                                                                                               |  |  |
| HRDY/PIRDY <sup>(3)</sup>         | N1       | I/O/Z               |                    | Host ready from DSP to host ( <b>0</b> ) [default] or PCI initiator ready ( <b>I/O/Z</b> ).                                                                                                                                                                                                                               |  |  |



| SIGNAL                         |     | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup>                                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                      |  |  |
|--------------------------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                           | NO. |                     | IFU <sup>-</sup> /                                                                                                                |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD31/AD31/MRCLK <sup>(3)</sup> | G1  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD30/AD30/MCRS <sup>(3)</sup>  | H3  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD29/AD29/MRXER <sup>(3)</sup> | G2  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD28/AD28/MRXDV <sup>(3)</sup> | J4  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD27/AD27/MRXD3 <sup>(3)</sup> | H2  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD26/AD26/MRXD2 <sup>(3)</sup> | J3  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD25/AD25/MRXD1 (3)            | J1  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD24/AD24/MRXD0 <sup>(3)</sup> | K4  |                     |                                                                                                                                   | Host-port data (I/O/Z) [default] or PCI data-address bus (I/O/Z) or EMAC                                                                                                                                                                                                                                         |  |  |
| HD23/AD23 <sup>(3)</sup>       | K1  |                     |                                                                                                                                   | transmit/receive or control pins                                                                                                                                                                                                                                                                                 |  |  |
| HD22/AD22/MTCLK <sup>(3)</sup> | L4  |                     |                                                                                                                                   | As HPI data bus (PCI_EN pin = 0)                                                                                                                                                                                                                                                                                 |  |  |
| HD21/AD21/MCOL <sup>(3)</sup>  | K2  |                     |                                                                                                                                   | Used for transfer of data, address, and control                                                                                                                                                                                                                                                                  |  |  |
| HD20/AD20/MTXEN <sup>(3)</sup> | L3  |                     |                                                                                                                                   | Host-Port bus width user-configurable at device reset via a 10-kΩ resistor     The feet lides are stronger to LID5 and the lides are stronger to LID5.                                                                                                                                                           |  |  |
| HD19/AD19/MTXD3 <sup>(3)</sup> | L2  |                     |                                                                                                                                   | pullup/pulldown resistor on the HD5 pin:                                                                                                                                                                                                                                                                         |  |  |
| HD18/AD18/MTXD2 <sup>(3)</sup> | M4  |                     |                                                                                                                                   | As PCI data-address bus (PCI_EN pin = 1)                                                                                                                                                                                                                                                                         |  |  |
| HD17/AD17/MTXD1 (3)            | M2  |                     |                                                                                                                                   | Used for transfer of data and address                                                                                                                                                                                                                                                                            |  |  |
| HD16/AD16/MTXD0 <sup>(3)</sup> | M3  | I/O/Z               |                                                                                                                                   | Boot Configuration:                                                                                                                                                                                                                                                                                              |  |  |
| HD15/AD15 <sup>(3)</sup>       | Т3  | 1/0/2               |                                                                                                                                   | HD5 pin = 0: HPI operates as an HPI16.  (LIDI bus is 46 bits wide LIDI45 of pine are used and the corpolation.)                                                                                                                                                                                                  |  |  |
| HD14/AD14 <sup>(3)</sup>       | U1  |                     | (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are reserved pins in the high-impedance state.) |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD13/AD13 <sup>(3)</sup>       | U3  |                     |                                                                                                                                   | HD5 pin = 1: HPI operates as an HPI32.                                                                                                                                                                                                                                                                           |  |  |
| HD12/AD12 <sup>(3)</sup>       | U2  |                     |                                                                                                                                   | (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.)                                                                                                                                                                                                                                  |  |  |
| HD11/AD11 (3)                  | U4  |                     |                                                                                                                                   | For superset devices like DM642, the HD31/AD31 through HD16/AD16 pins c also function as EMAC transmit/receive or control pins (when PCI_EN pin = 0 MAC_EN pin = 1). For more details on the EMAC pin functions, see the <i>Ether MAC (EMAC) peripheral</i> section of this table and for more details on how to |  |  |
| HD10/AD10 <sup>(3)</sup>       | V1  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD9/AD9 <sup>(3)</sup>         | V3  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD8/AD8 <sup>(3)</sup>         | V2  |                     |                                                                                                                                   | configure the EMAC pin functions, see the device configuration section of this                                                                                                                                                                                                                                   |  |  |
| HD7/AD7 <sup>(3)</sup>         | W2  |                     |                                                                                                                                   | data sheet.                                                                                                                                                                                                                                                                                                      |  |  |
| HD6/AD6 <sup>(3)</sup>         | W4  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD5/AD5 <sup>(3)</sup>         | Y1  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD4/AD4 <sup>(3)</sup>         | W3  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD3/AD3 <sup>(3)</sup>         | Y2  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD2/AD2 <sup>(3)</sup>         | Y4  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD1/AD1 (3)                    | AA1 |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| HD0/AD0 <sup>(3)</sup>         | Y3  |                     |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                  |  |  |
| PCBE0                          | V4  | I/O/Z               |                                                                                                                                   | PCI command/byte enable 0 ( <b>I/O/Z</b> ). When PCI is disabled (PCI_EN = 0), this pin is tied-off.                                                                                                                                                                                                             |  |  |
| XSP_CS                         | T4  | 0                   | IPD                                                                                                                               | PCI serial interface chip select ( <b>0</b> ). When PCI is disabled (PCI_EN = 0), this pin is tied-off.                                                                                                                                                                                                          |  |  |
| XSP_CLK/MDCLK <sup>(3)</sup>   | R5  | I/O/Z               | IPD                                                                                                                               | PCI serial interface clock (O) [default] or MDIO serial clock input/output (I/O/Z).                                                                                                                                                                                                                              |  |  |
| XSP_DI                         | R4  | I                   | IPU                                                                                                                               | PCI serial interface data in (I) [default]. In PCI mode, this pin is connected to the output data pin of the serial PROM.                                                                                                                                                                                        |  |  |
| XSP_DO/MDIO(3)                 | P5  | I/O/Z               | IPU                                                                                                                               | PCI serial interface data out ( <b>0</b> ) [default] or MDIO serial data input/output ( <b>I/O/Z</b> ). In PCI mode, this pin is connected to the input data pin of the serial PROM.                                                                                                                             |  |  |

| SIGNAL                               |                                                                | TVDE (1)            | IPD/               | DESCRIPTION                                                                                                                                                                                                              |  |  |  |  |
|--------------------------------------|----------------------------------------------------------------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                 | NO.                                                            | TYPE <sup>(1)</sup> | IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                              |  |  |  |  |
| GP0[15]/PRST(3)                      | G3                                                             | I/O/Z               |                    | General-purpose input/output (GP0) 15 pin (I/O/Z) or PCI reset (I).                                                                                                                                                      |  |  |  |  |
| GP0[14]/PCLK <sup>(3)</sup>          | C1                                                             |                     |                    | GP0 14 pin ( <b>I/O/Z</b> ) or PCI clock ( <b>I</b> )<br>GP0 13 pin ( <b>I/O/Z</b> ) or PCI interrupt A ( <b>O/Z</b> )                                                                                                   |  |  |  |  |
| GP0[13]/PINTA(3)                     | G4                                                             |                     |                    | GP0 12 pin (I/O/Z) or PCI bus grant (I)                                                                                                                                                                                  |  |  |  |  |
| GP0[12]/ <del>PGNT</del> (3)         | H4                                                             |                     |                    | GP0 11 pin ( <b>I/O/Z</b> ) or PCI bus request ( <b>O/Z</b> ) GP0 10 pin ( <b>I/O/Z</b> ) or PCI command/byte enable 3 ( <b>I/O/Z</b> )                                                                                  |  |  |  |  |
| GP0[11]/PREQ(3)                      | F1                                                             |                     |                    | GP0 9 pin (I/O/Z) or PCI initialization device select (I)                                                                                                                                                                |  |  |  |  |
| GP0[10]/PCBE3 <sup>(3)</sup>         | J2                                                             |                     |                    | <b>Note:</b> By default, no function is enabled upon reset. To configure these pins, see                                                                                                                                 |  |  |  |  |
| GP0[9]/PIDSEL(3)                     | K3                                                             |                     |                    | the Device Configuration section of this data sheet.                                                                                                                                                                     |  |  |  |  |
| GP0[3]                               | L5                                                             | I/O/Z               | IPD                | GP0 3 pin (I/O/Z)  Boot Configuration: PCI EEPROM Auto-Initialization (EEAI).  0 - PCI auto-initialization through EEPROM is disabled (default).  1 - PCI auto-initialization through EEPROM is enabled                  |  |  |  |  |
| VDAC/GP0[8]/ <del>PCI66</del> (3) AI | AD1                                                            | I/O/Z               |                    | VCXO Interpolated Control Port (VIC) single-bit digital-to-analog converter (VDAC) output [output only] [default] or this pin can be programmed as a G pin (I/O/Z)  Boot Configuration: PCI frequency selection (PCI66). |  |  |  |  |
|                                      |                                                                |                     | IPD                | If the PCI peripheral is enabled (PCI_EN pin = 1), then: 0 - PCI operates at 66 MHz (default). 1 - PCI operates at 33 MHz.                                                                                               |  |  |  |  |
|                                      |                                                                |                     |                    | The –500 device supports PCI at 33 MHz only. For proper –500 device operation when the PCI peripheral is enabled (PCI_EN = 1), this pin <i>must</i> be pulled up with a 1-k $\Omega$ resistor at device reset.           |  |  |  |  |
|                                      |                                                                |                     |                    | <b>Note</b> : If the PCI peripheral is disabled (PCI_EN pin = 0), this pin <i>must not</i> be pulled up.                                                                                                                 |  |  |  |  |
|                                      | EMIFA (64-bit) – CONTROL SIGNALS COMMON TO ALL TYPES OF MEMORY |                     |                    |                                                                                                                                                                                                                          |  |  |  |  |
| ACE3                                 | L26                                                            | O/Z                 | IPU                | EMICA manage analysis                                                                                                                                                                                                    |  |  |  |  |
| ACE2                                 | K23                                                            | O/Z                 | IPU                | EMIFA memory space enables     Enabled by bits 28 through 31 of the word address                                                                                                                                         |  |  |  |  |
| ACE1                                 | K24                                                            | O/Z                 | IPU                | Only one pin is asserted during any external data access                                                                                                                                                                 |  |  |  |  |
| ACE0                                 | K25                                                            | O/Z                 | IPU                | only one purious assume any one has a add access                                                                                                                                                                         |  |  |  |  |
| ABE7                                 | T22                                                            | O/Z                 | IPU                |                                                                                                                                                                                                                          |  |  |  |  |
| ABE6                                 | T23                                                            | O/Z                 | IPU                |                                                                                                                                                                                                                          |  |  |  |  |
| ABE5                                 | R25                                                            | O/Z                 | IPU                | EMIFA byte-enable control                                                                                                                                                                                                |  |  |  |  |
| ABE4                                 | R26                                                            | O/Z                 | IPU                | Decoded from the low-order address bits. The number of address bits or byte enables used depends on the width of external memory.                                                                                        |  |  |  |  |
| ABE3                                 | M25                                                            | O/Z                 | IPU                | Byte-write enables for most types of memory                                                                                                                                                                              |  |  |  |  |
| ABE2                                 | M26                                                            | O/Z                 | IPU                | Can be directly connected to SDRAM read and write mask signal (SDQM)                                                                                                                                                     |  |  |  |  |
| ABE1                                 | L23                                                            | O/Z                 | IPU                |                                                                                                                                                                                                                          |  |  |  |  |
| ABE0                                 | L24                                                            | O/Z                 | IPU                |                                                                                                                                                                                                                          |  |  |  |  |
| APDT                                 | M22                                                            | O/Z                 | IPU                | EMIFA peripheral data transfer, allows direct transfer between external peripherals                                                                                                                                      |  |  |  |  |
|                                      |                                                                |                     | EMIFA              | (64-bit) – BUS ARBITRATION                                                                                                                                                                                               |  |  |  |  |
| AHOLDA                               | N22                                                            | 0                   | IPU                | EMIFA hold-request-acknowledge to the host                                                                                                                                                                               |  |  |  |  |
| AHOLD                                | W24                                                            | I                   | IPU                | EMIFA hold request from the host                                                                                                                                                                                         |  |  |  |  |
| ABUSREQ                              | P22                                                            | 0                   | IPU                | EMIFA bus request output                                                                                                                                                                                                 |  |  |  |  |



| SIGNAL                         |     | TYPE(1)     | IPD/               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------|-----|-------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                           | NO. |             | IPU <sup>(2)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                | EMI | FA (64-bit) | - ASYNCI           | HRONOUS/SYNCHRONOUS MEMORY CONTROL                                                                                                                                                                                                                                                                                                                                                                                                |
| AECLKIN                        | H25 | 1           | IPD                | EMIFA external input clock. The EMIFA input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) is selected at reset via the pullup/pulldown resistors on the AEA[20:19] pins.  AECLKIN is the default for the EMIFA input clock.                                                                                                                                                                                                        |
| AECLKOUT2                      | J23 | O/Z         | IPD                | EMIFA output clock 2. Programmable to be EMIFA input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) frequency divided-by-1, -2, or -4.                                                                                                                                                                                                                                                                                              |
| AECLKOUT1                      | J26 | O/Z         | IPD                | EMIFA output clock 1 [at EMIFA input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) frequency].                                                                                                                                                                                                                                                                                                                                     |
| AARE/<br>ASDCAS/<br>ASADS/ASRE | J25 | O/Z         | IPU                | EMIFA asynchronous memory read-enable/SDRAM column-address strobe/programmable synchronous interface-address strobe or read-enable     For programmable synchronous interface, the RENEN field in the CE Space Secondary Control Register (CExSEC) selects between ASADS and ASRE: If RENEN = 0, then the ASADS/ASRE signal functions as the ASADS signal. If RENEN = 1, then the ASADS/ASRE signal functions as the ASRE signal. |
| AAOE/<br>ASDRAS/<br>ASOE       | J24 | O/Z         | IPU                | EMIFA asynchronous memory output-enable/SDRAM row-address strobe/programmable synchronous interface output-enable                                                                                                                                                                                                                                                                                                                 |
| AAWE/<br>ASDWE/<br>ASWE        | K26 | O/Z         | IPU                | EMIFA asynchronous memory write-enable/SDRAM write-enable/programmable synchronous interface write-enable                                                                                                                                                                                                                                                                                                                         |
| ASDCKE                         | L25 | O/Z         | IPU                | EMIFA SDRAM clock-enable (used for self-refresh mode).     If SDRAM is not in system, ASDCKE can be used as a general-purpose output.                                                                                                                                                                                                                                                                                             |
| ASOE3                          | R22 | O/Z         | IPU                | EMIFA synchronous memory output-enable for ACE3 (for glueless FIFO interface)                                                                                                                                                                                                                                                                                                                                                     |
| AARDY                          | L22 | I           | IPU                | Asynchronous memory ready input                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                |     |             | Е                  | MIFA (64-bit) – ADDRESS                                                                                                                                                                                                                                                                                                                                                                                                           |
| AEA22                          | U23 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA21                          | V24 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA20                          | V25 |             |                    | EMIFA external address (doubleword address) EMIFA address numbering for the DM642 device starts with AEA3 to maintain signal name compatibility with other C64x <sup>™</sup> devices (e.g., C6414, C6415, and C6416) [see the 64-bit EMIF addressing scheme in the <i>TMS320C6000 DSP External Memory Interface (EMIF) Reference Guide</i> (literature number SPRU266)].                                                          |
| AEA19                          | V26 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA18                          | V23 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA17                          | U24 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA16                          | U25 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA15                          | U26 |             |                    | Boot Configuration:                                                                                                                                                                                                                                                                                                                                                                                                               |
| AEA14                          | T24 |             |                    | Controls initialization of DSP modes at reset (I) via pullup/pulldown resistors     Boot mode (AEA[22:21]):     00 - No boot (default mode)                                                                                                                                                                                                                                                                                       |
| AEA13                          | T25 | O/Z         | IPD                |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA12                          | R23 | 0/2         | IPU                | 01 - HPI/PCI boot (based on PCI_EN pin) 10 - Reserved                                                                                                                                                                                                                                                                                                                                                                             |
| AEA11                          | R24 |             |                    | 11 - Reserved<br>11 - EMIFA boot                                                                                                                                                                                                                                                                                                                                                                                                  |
| AEA10                          | P23 |             |                    | - EMIF clock select (AEA[20:19]): Clock mode select for EMIFA (AECLKIN_SEL[1:0]) 00 - AECLKIN (default mode) 01 - CPU/4 Clock Rate 10 - CPU/6 Clock Rate 11 - Reserved  For more details, see the Device Configurations section of this data sheet.                                                                                                                                                                               |
| AEA9                           | P24 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA8                           | P26 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA7                           | N23 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA6                           | N24 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA5                           | N26 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA4                           | M23 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AEA3                           | M24 |             |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| SIGNAL         |              | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION           |
|----------------|--------------|---------------------|----------------------------|-----------------------|
| NAME           | NO.          | 1111 = 111          |                            |                       |
|                |              | 1                   |                            | EMIFA (64-bit) – DATA |
| AED63          | AF24         | -                   |                            |                       |
| AED62          | AF23         | -                   |                            |                       |
| AED61          | AE23         | -                   |                            |                       |
| AED60          | AD23         | _                   |                            |                       |
| AED59          | AD22         | -                   |                            |                       |
| AED58          | AE22         | -                   |                            |                       |
| AED57          | AD21         | -                   |                            |                       |
| AED56          | AE21         | -                   |                            |                       |
| AED55<br>AED54 | AC21<br>AF21 | -                   |                            |                       |
| AED53          | AD20         | -                   |                            |                       |
| AED52          | AE20         | _                   |                            |                       |
| AED51          | AC20         | -                   |                            |                       |
| AED50          | AF20         | 1                   |                            |                       |
| AED49          | AC19         | _                   |                            |                       |
| AED48          | AD19         | -                   |                            |                       |
| AED47          | W23          |                     |                            |                       |
| AED46          | Y26          |                     |                            |                       |
| AED45          | Y23          |                     |                            |                       |
| AED44          | Y25          |                     |                            |                       |
| AED43          | Y24          |                     | IPU                        | EMIFA external data   |
| AED42          | AA26         | I/O/Z               |                            |                       |
| AED41          | AA23         | 1/0/2               |                            |                       |
| AED40          | AA25         |                     |                            |                       |
| AED39          | AA24         |                     |                            |                       |
| AED38          | AB23         | -                   |                            |                       |
| AED37          | AB25         | -                   |                            |                       |
| AED36          | AB24         | -                   |                            |                       |
| AED35          | AC26         | _                   |                            |                       |
| AED34          | AC25         | -                   |                            |                       |
| AED33          | AD25         | -                   |                            |                       |
| AED32          | AD26         | -                   |                            |                       |
| AED31<br>AED30 | C26<br>C25   | -                   |                            |                       |
| AED30<br>AED29 | D26          |                     |                            |                       |
| AED29<br>AED28 | D26          |                     |                            |                       |
| AED27          | E24          |                     |                            |                       |
| AED26          | E25          |                     |                            |                       |
| AED25          | F24          |                     |                            |                       |
| AED24          | F25          |                     |                            |                       |
| AED23          | F23          | -                   |                            |                       |
| AED22          | F26          | 1                   |                            |                       |
| AED21          | G24          | 1                   |                            |                       |
| AED20          | G25          |                     |                            |                       |



| SIGNAL                           |     | (1)                 | IPD/               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------------------------------|-----|---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                             | NO. | TYPE <sup>(1)</sup> | IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| AED19                            | G23 | -                   | IPU                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED18                            | G26 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED17                            | H23 |                     |                    | EMIFA external data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| AED16                            | H24 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED15                            | C19 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED14                            | D19 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED13                            | A20 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED12                            | D20 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED11                            | B20 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED10                            | C20 | 1/0/7               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED9                             | A21 | I/O/Z               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED8                             | D21 | ]                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED7                             | B21 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED6                             | C21 | 1                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED5                             | A23 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED4                             | C22 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED3                             | B22 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED2                             | B23 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED1                             | A24 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| AED0                             | B24 |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|                                  |     | N                   | IANAGEM            | ENT DATA INPUT/OUTPUT (MDIO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| XSP_CLK/MDCLK <sup>(3)</sup>     | R5  | I/O/Z               | IPD                | PCI serial interface clock ( <b>O</b> ) [default] or MDIO serial clock input/output ( <b>I/O/Z</b> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| XSP_DO/MDIO <sup>(3)</sup>       | P5  | I/O/Z               | IPU                | PCI serial interface data out (0) [default] or MDIO serial data input/output (I/O/Z). In PCI mode, this pin is connected to the input data pin of the serial PROM.                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                  |     | V                   | CXO INTE           | RPOLATED CONTROL PORT (VIC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VDAC/GP0[8]/PCI66 <sup>(3)</sup> | AD1 | I/O/Z               | IPD                | VCXO Interpolated Control Port (VIC) single-bit digital-to-analog converter (VDAC) output [output only] [default] or this pin can be programmed as a GP0 8 pin (I/O/Z)  Boot Configuration: PCI frequency selection (PCI66).  If the PCI peripheral is enabled (PCI_EN pin = 1), then: 0 - PCI operates at 66 MHz (default). 1 - PCI operates at 33 MHz.  The –500 device supports PCI at 33 MHz only. For proper –500 device operation when the PCI peripheral is enabled (PCI_EN = 1), this pin <i>must</i> be pulled up with a 1-kΩ resistor at device reset. |  |
|                                  |     |                     |                    | <b>Note</b> : If the PCI peripheral is disabled (PCI_EN pin = 0), this pin <b>must not</b> be pulled up.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| VIDEO PORTS (VP0, VP1, AND VP2)  |     |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| STCLK                            | AC1 | I                   | IPD                | The STCLK signal drives the hardware counter on the video ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

| SIGNAL   | SIGNAL             |                     | IPD/               | DESCRIPTION                                                                                                                                                                                         |  |  |  |  |
|----------|--------------------|---------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | NO.                | TYPE <sup>(1)</sup> | IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                         |  |  |  |  |
|          | VIDEO PORT 2 (VP2) |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[19] | E13                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[18] | E12                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[17] | D12                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[16] | C12                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[15] | B12                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[14] | E11                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[13] | D11                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[12] | C11                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[11] | B11                |                     |                    | Video port 2 (VP2) data input/output ( <b>I/O/Z</b> ) <b>Note:</b> By default, no function is enabled upon reset. To configure these pins, see the Device Configuration section of this data sheet. |  |  |  |  |
| VP2D[10] | A11                | I/O/Z               | IPD                |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[9]  | D10                | 1/0/2               |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[8]  | C10                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[7]  | B10                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[6]  | A10                |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[5]  | D9                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[4]  | C9                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[3]  | B9                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[2]  | A9                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[1]  | D8                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2D[0]  | C8                 |                     |                    |                                                                                                                                                                                                     |  |  |  |  |
| VP2CLK1  | A13                | I/O/Z               | IPD                | VP2 clock 1 (I/O/Z)                                                                                                                                                                                 |  |  |  |  |
| VP2CLK0  | A7                 | I                   | IPD                | VP2 clock 0 (I)                                                                                                                                                                                     |  |  |  |  |
| VP2CTL2  | C7                 |                     |                    | VP2 control 2 ( <b>I/O/Z</b> )                                                                                                                                                                      |  |  |  |  |
| VP2CTL1  | D7                 | I/O/Z               | IPD                | VP2 control 1 (I/O/Z)                                                                                                                                                                               |  |  |  |  |
| VP2CTL0  | B8                 |                     |                    | VP2 control 0 (I/O/Z)                                                                                                                                                                               |  |  |  |  |





| SIGNAL                          |      | -> (-) (1)          | IPD/               |                                                                                                                                                              |
|---------------------------------|------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                            | NO.  | TYPE <sup>(1)</sup> | IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                                  |
|                                 |      | VIDE                | O PORT 1           | (VP1) OR McASP0 DATA OR McBSP1                                                                                                                               |
| VP1D[19]/AXR0[7] <sup>(3)</sup> | AB12 |                     |                    |                                                                                                                                                              |
| VP1D[18]/AXR0[6] <sup>(3)</sup> | AB11 |                     |                    |                                                                                                                                                              |
| VP1D[17]/AXR0[5] <sup>(3)</sup> | AC11 |                     |                    |                                                                                                                                                              |
| VP1D[16]/AXR0[4] <sup>(3)</sup> | AD11 |                     |                    |                                                                                                                                                              |
| VP1D[15]/AXR0[3] <sup>(3)</sup> | AE11 |                     |                    |                                                                                                                                                              |
| VP1D[14]/AXR0[2] <sup>(3)</sup> | AC10 |                     |                    |                                                                                                                                                              |
| VP1D[13]/AXR0[1] <sup>(3)</sup> | AD10 |                     |                    | Video port 1 (VP1) data input/output ( <b>I/O/Z</b> ) or McASP0 data pins ( <b>I/O/Z</b> )                                                                   |
| VP1D[12]/AXR0[0] <sup>(3)</sup> | AC9  |                     |                    | [default] and Video port 1 (VP1) data input/output (I/O/Z) or McBSP1 data                                                                                    |
| VP1D[11]                        | AD9  |                     |                    | input/output (I/O/Z) [default]                                                                                                                               |
| VP1D[10]                        | AE9  | I/O/Z               | IPD                | By default, standalone VP1 data input/output pins have no function enabled upon reset. To configure these pins, see the Device Configuration section of this |
| VP1D[9]                         | AC8  | 1/0/2               | 11 0               | data sheet.                                                                                                                                                  |
| VP1D[8]/CLKR1 <sup>(3)</sup>    | AD8  |                     |                    | For more details on the McBSP1 pin functions or the McASP0 data pin functions,                                                                               |
| VP1D[7]/FSR1(3)                 | AC7  |                     |                    | see McBSP1 or McASP0 data sections of this table and the Device Configur-                                                                                    |
| VP1D[6]/DR1 <sup>(3)</sup>      | AD7  |                     |                    | ations section of this data sheet.                                                                                                                           |
| VP1D[5]/CLKS1(3)                | AE7  |                     |                    |                                                                                                                                                              |
| VP1D[4]/DX1 <sup>(3)</sup>      | AC6  |                     |                    |                                                                                                                                                              |
| VP1D[3]/FSX1 <sup>(3)</sup>     | AD6  |                     |                    |                                                                                                                                                              |
| VP1D[2]/CLKX1 <sup>(3)</sup>    | AE6  |                     |                    |                                                                                                                                                              |
| VP1D[1]                         | AF6  |                     |                    |                                                                                                                                                              |
| VP1D[0]                         | AF5  |                     |                    |                                                                                                                                                              |
| VP1CLK1                         | AF10 | I/O/Z               | IPD                | VP1 clock 1 (I/O/Z)                                                                                                                                          |
| VP1CLK0                         | AF8  | I                   | IPD                | VP1 clock 0 (I)                                                                                                                                              |
| VP1CTL2                         | AD5  |                     |                    | VP1 control 2 (I/O/Z)                                                                                                                                        |
| VP1CTL1                         | AE5  | I/O/Z               | IPD                | VP1 control 1 (I/O/Z)                                                                                                                                        |
| VP1CTL0                         | AF4  |                     |                    | VP1 control 0 (VO/Z)                                                                                                                                         |

| SIGNAL<br>NAME                       | NO.  | TYPE(1) | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------|------|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IVAIILE                              | 110. | VIDEO   | PORT 0 (V                  | PO) OR McASPO CONTROL OR McBSPO                                                                                                                                                                                                                                                                                                                       |
| VP0D[19]/AHCLKX0 <sup>(3)</sup>      | AC12 |         |                            | , ,, ,, ,, ,, ,, ,, ,, ,, ,, ,, ,, ,, ,                                                                                                                                                                                                                                                                                                               |
| VP0D[18]/AFSX0 <sup>(3)</sup>        | AD12 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[17]/ACLKX0 <sup>(3)</sup>       | AB13 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[16]/AMUTE0 <sup>(3)</sup>       | AC13 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[15]/<br>AMUTEIN0 <sup>(3)</sup> | AD13 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[14]/AHCLKR0 <sup>(3)</sup>      | AB14 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[13]/AFSR0 <sup>(3)</sup>        | AC14 |         |                            | Video port 0 (VP0) data input/output (VO/Z) or McASP0 control pins (VO/Z)                                                                                                                                                                                                                                                                             |
| VP0D[12]/ACLKR0 <sup>(3)</sup>       | AD14 |         |                            | [default] and Video port 0 (VP0) data input/output (I/O/Z) or McBSP0 data                                                                                                                                                                                                                                                                             |
| VP0D[11]                             | AB15 |         |                            | input/output (I/O/Z) [default]                                                                                                                                                                                                                                                                                                                        |
| VP0D[10]                             | AC15 | I/O/Z   | IPD                        | By default, standalone VP0 data input/output pins have no function enabled upon reset. To configure these pins, see the Device Configuration section of this                                                                                                                                                                                          |
| VP0D[9]                              | AD15 | 3,_     |                            | data sheet.                                                                                                                                                                                                                                                                                                                                           |
| VP0D[8]/CLKR0 <sup>(3)</sup>         | AE15 | 1       |                            | For more details on the McBSP0 pin functions or the McASP0 control pin                                                                                                                                                                                                                                                                                |
| VP0D[7]/FSR0 <sup>(3)</sup>          | AB16 |         |                            | functions, see <i>McBSP0</i> or <i>McASP0</i> control sections of this table and the Device Configurations section of this data sheet.                                                                                                                                                                                                                |
| VP0D[6]/DR0 <sup>(3)</sup>           | AC16 |         |                            | Configurations section of this data sneet.                                                                                                                                                                                                                                                                                                            |
| VP0D[5]/CLKS0 <sup>(3)</sup>         | AD16 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[4]/DX0 <sup>(3)</sup>           | AE16 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[3]/FSX0 <sup>(3)</sup>          | AF16 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[2]/CLKX0 <sup>(3)</sup>         | AF17 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[1]                              | AE18 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0D[0]                              | AF18 |         |                            |                                                                                                                                                                                                                                                                                                                                                       |
| VP0CLK1                              | AF12 | I/O/Z   | IPD                        | VP0 clock 1 ( <b>I/O/Z</b> )                                                                                                                                                                                                                                                                                                                          |
| VP0CLK0                              | AF14 | I       | IPD                        | VP0 clock 0 (I)                                                                                                                                                                                                                                                                                                                                       |
| VP0CTL2                              | AD17 |         |                            | VP0 control 2 ( <b>I/O/Z</b> )                                                                                                                                                                                                                                                                                                                        |
| VP0CTL1                              | AC17 | I/O/Z   | IPD                        | VP0 control 1 (I/O/Z)                                                                                                                                                                                                                                                                                                                                 |
| VP0CTL0                              | AE17 | 1,0,2   |                            | VP0control 0 (I/O/Z)                                                                                                                                                                                                                                                                                                                                  |
|                                      |      |         |                            | TIMER 2                                                                                                                                                                                                                                                                                                                                               |
|                                      | _    |         |                            | No external pins. The timer 2 peripheral pins are <i>not</i> pinned out as external pins.                                                                                                                                                                                                                                                             |
|                                      |      | •       |                            | TIMER 1                                                                                                                                                                                                                                                                                                                                               |
| TOUT1                                | B5   | O/Z     | IPU                        | Timer 1 output (O/Z)  Boot Configuration: Device endian mode [LENDIAN] (I)  Controls initialization of DSP modes at reset via pullup/pulldown resistors  Device Endian mode  0 - Big Endian                                                                                                                                                           |
|                                      |      |         |                            | <ol> <li>Little Endian (default)</li> <li>For more details on LENDIAN, see the Device Configurations section of this data<br/>sheet.</li> </ol>                                                                                                                                                                                                       |
| TINP1                                | A5   | I       | IPD                        | Timer 1 or general-purpose input                                                                                                                                                                                                                                                                                                                      |
|                                      |      |         |                            | TIMER 0                                                                                                                                                                                                                                                                                                                                               |
| ТОИТ0                                | C5   | O/Z     | IPD                        | Timer 0 output (O/Z)  Boot Configuration: MAC enable pin [MAC_EN] (I)  The PCI_EN and the MAC_EN pin control the selection (enable/disable) of the HPI, EMAC, MDIO, and GP0[15:9], or PCI peripherals. The pins work in conjunction to enable/disable these peripherals.  For more details, see the Device Configurations section of this data sheet. |
| TINP0                                | A4   | I       | IPD                        | Timer 0 or general-purpose input                                                                                                                                                                                                                                                                                                                      |



| SIGNAL                       |      | TYPE <sup>(1)</sup> | IPD/               | DESCRIPTION                                                                                                |  |
|------------------------------|------|---------------------|--------------------|------------------------------------------------------------------------------------------------------------|--|
| NAME                         | NO.  |                     | IPU <sup>(2)</sup> | DESCRIPTION                                                                                                |  |
|                              |      |                     | INTER-             | INTEGRATED CIRCUIT 0 (I2C0)                                                                                |  |
| SCL0                         | E4   | I/O/Z               |                    | I2C0 clock.                                                                                                |  |
| SDA0                         | D3   | I/O/Z               |                    | I2C0 data.                                                                                                 |  |
|                              |      | MULTI               | CHANNEL            | BUFFERED SERIAL PORT 1 (McBSP1)                                                                            |  |
| VP1D[8]/CLKR1 <sup>(3)</sup> | AD8  | I/O/Z               | IPD                | Video Port 1 (VP1) input/output data 8 pin (I/O/Z) or McBSP1 receive clock (I/O/Z) [default]               |  |
| VP1D[7]/FSR1 <sup>(3)</sup>  | AC7  | I/O/Z               | IPD                | VP1 input/output data 7 pin ( <b>I/O/Z</b> ) or McBSP1 receive frame sync ( <b>I/O/Z</b> ) [default]       |  |
| VP1D[6]/DR1 <sup>(3)</sup>   | AD7  | I                   | IPD                | VP1 input/output data 6 pin (I/O/Z) or McBSP1 receive data (I) [default]                                   |  |
| VP1D[5]/CLKS1 <sup>(3)</sup> | AE7  | I                   | IPD                | VP1 input/output data 5 pin (I/O/Z) or McBSP1 external clock source (I) (as opposed to internal) [default] |  |
| VP1D[4]/DX1 <sup>(3)</sup>   | AC6  | I/O/Z               | IPD                | VP1 input/output data 4 pin (I/O/Z) or McBSP1 transmit data (O/Z) [default]                                |  |
| VP1D[3]/FSX1 <sup>(3)</sup>  | AD6  | I/O/Z               | IPD                | VP1 input/output data 3 pin ( <b>I/O/Z</b> ) or McBSP1 transmit frame sync ( <b>I/O/Z</b> ) [default]      |  |
| VP1D[2]/CLKX1 <sup>(3)</sup> | AE6  | I/O/Z               | IPD                | VP1 input/output data 2 pin (I/O/Z) or McBSP1 transmit clock (I/O/Z) [default]                             |  |
|                              |      | MULTI               | CHANNEL            | BUFFERED SERIAL PORT 0 (McBSP0)                                                                            |  |
| VP0D[8]/CLKR0 <sup>(3)</sup> | AE15 | I/O/Z               | IPD                | Video Port 0 (VP0) input/output data 8 pin (I/O/Z) or McBSP0 receive clock (I/O/Z) [default]               |  |
| VP0D[7]/FSR0 <sup>(3)</sup>  | AB16 | I/O/Z               | IPD                | VP0 input/output data 7 pin ( <b>I/O/Z</b> ) or McBSP0 receive frame sync ( <b>I/O/Z</b> ) [default]       |  |
| VP0D[6]/DR0 <sup>(3)</sup>   | AC16 | I                   | IPD                | VP0 input/output data 6 pin (I/O/Z) or McBSP0 receive data (I) [default]                                   |  |
| VP0D[5]/CLKS0 <sup>(3)</sup> | AD16 | I                   | IPD                | VP0 input/output data 5 pin (I/O/Z) or McBSP0 external clock source (I) (as opposed to internal) [default] |  |
| VP0D[4]/DX0 <sup>(3)</sup>   | AE16 | O/Z                 | IPD                | VP0 input/output data 4 pin (I/O/Z) or McBSP0 transmit data (O/Z) [default]                                |  |
| VP0D[3]/FSX0 <sup>(3)</sup>  | AF16 | I/O/Z               | IPD                | VP0 input/output data 3 pin ( <b>I/O/Z</b> ) or McBSP0 transmit frame sync ( <b>I/O/Z</b> ) [default]      |  |
| VP0D[2]/CLKX0 <sup>(3)</sup> | AF17 | I/O/Z               | IPD                | VP0 input/output data 2 pin (I/O/Z) or McBSP0 transmit clock (I/O/Z) [default]                             |  |

| SIGNAL                         |       | TYPE <sup>(1)</sup> | IPD/                                         | DESCRIPTION                                                                                                                                                  |
|--------------------------------|-------|---------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                           | NO.   | ITPE                | IPU <sup>(2)</sup>                           | DESCRIPTION                                                                                                                                                  |
|                                |       |                     | Е                                            | THERNET MAC (EMAC)                                                                                                                                           |
| HD31/AD31/MRCLK <sup>(3)</sup> | G1    | I                   |                                              | Host-port data (I/O/Z) [default] or EMAC transmit/receive or control pins (I) (O/Z)                                                                          |
| HD30/AD30/MCRS <sup>(3)</sup>  | НЗ    | I                   |                                              | HPI pin functions are default, see the Device Configurations section of this data sheet. EMAC Media Independent I/F (MII) data, clocks, and control pins for |
| HD29/AD29/MRXER <sup>(3)</sup> | G2    | I                   |                                              | Transmit/Receive.                                                                                                                                            |
| HD28/AD28/MRXDV <sup>(3)</sup> | J4    | I                   |                                              | MII transmit clock (MTCLK),                                                                                                                                  |
| HD27/AD27/MRXD3 <sup>(3)</sup> | H2    | 1                   | Transmit clock source from the attached PHY. |                                                                                                                                                              |
| HD26/AD26/MRXD2 <sup>(3)</sup> | J3    | 1                   |                                              | MII transmit data (MTXD[3:0]),                                                                                                                               |
| HD25/AD25/MRXD1 <sup>(3)</sup> | J1    | ı                   |                                              | Transmit data nibble synchronous with transmit clock (MTCLK).                                                                                                |
| HD24/AD24/MRXD0 <sup>(3)</sup> | K4    | ı                   |                                              | <ul> <li>MII transmit enable (MTXEN),</li> <li>This signal indicates a valid transmit data on the transmit data pins</li> </ul>                              |
| HD22/AD22/MTCLK <sup>(3)</sup> | L4    | ı                   |                                              | (MTDX[3:0]).                                                                                                                                                 |
| HD21/AD21/MCOL <sup>(3)</sup>  | K2    | 1                   |                                              | MII collision sense (MCOL)                                                                                                                                   |
| HD20/AD20/MTXEN <sup>(3)</sup> | L3    | O/Z                 |                                              | Assertion of this signal during half-duplex operation indicates network collision.                                                                           |
| HD19/AD19/MTXD3 <sup>(3)</sup> | L2    | O/Z                 |                                              | During full-duplex operation, transmission of new frames will not begin if this                                                                              |
| HD18/AD18/MTXD2 <sup>(3)</sup> | M4    | O/Z                 |                                              | pin is asserted.                                                                                                                                             |
| HD17/AD17/MTXD1 <sup>(3)</sup> | M2    | O/Z                 |                                              | MII carrier sense (MCRS)                                                                                                                                     |
| TIB TT// IB TT// III / IB T    | 1712  | 0,2                 |                                              | Indicates a frame carrier signal is being received.                                                                                                          |
|                                |       |                     |                                              | MII receive data (MRXD[3:0]),                                                                                                                                |
|                                |       |                     |                                              | Receive data nibble synchronous with receive clock (MRCLK).                                                                                                  |
|                                |       |                     |                                              | MII receive clock (MRCLK),                                                                                                                                   |
|                                | • • • | 0.7                 |                                              | Receive clock source from the attached PHY.                                                                                                                  |
| HD16/AD16/MTXD0 <sup>(3)</sup> | М3    | O/Z                 |                                              | MII receive data valid (MRXDV),                                                                                                                              |
|                                |       |                     |                                              | This signal indicates a valid data nibble on the receive data pins (MRDX[3:0]) and                                                                           |
|                                |       |                     |                                              | MII receive error (MRXER),                                                                                                                                   |
|                                |       |                     |                                              | Indicates reception of a coding error on the receive data.                                                                                                   |



| SIGNAL                                         |      |                     | 100/                       | , ,                                                                                                              |  |  |
|------------------------------------------------|------|---------------------|----------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                           | NO.  | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION                                                                                                      |  |  |
| IVANIL                                         | 110. | MULTICH             | I<br>IANNEL AU             | JDIO SERIAL PORT 0 (McASP0) CONTROL                                                                              |  |  |
| VP0D[19]/AHCLKX0 <sup>(3)</sup>                | AC12 | I/O/Z               | IPD                        | VP0 input/output data 19 pin ( <b>I/O/Z</b> ) or McASP0 transmit high-frequency master clock (I/O/Z).            |  |  |
| VP0D[18]/AFSX0 <sup>(3)</sup>                  | AD12 | I/O/Z               | IPD                        | VP0 input/output data 18 pin ( <b>I/O/Z</b> ) or McASP0 transmit frame sync or left/right clock (LRCLK) (I/O/Z). |  |  |
| VP0D[17]/ACLKX0 <sup>(3)</sup>                 | AB13 | I/O/Z               | IPD                        | VP0 input/output data 17 pin (I/O/Z) or McASP0 transmit bit clock (I/O/Z).                                       |  |  |
| VP0D[16]/AMUTE0 <sup>(3)</sup>                 | AC13 | O/Z                 | IPD                        | VP0 input/output data 16 pin (I/O/Z) or McASP0 mute output (O/Z).                                                |  |  |
| VP0D[15]/<br>AMUTEIN0 <sup>(3)</sup>           | AD13 | I/O/Z               | IPD                        | VP0 input/output data 15 pin ( <b>I/O/Z</b> ) or McASP0 mute input (I/O/Z).                                      |  |  |
| VP0D[14]/AHCLKR0 <sup>(3)</sup>                | AB14 | I/O/Z               | IPD                        | VP0 input/output data 14 pin ( <b>I/O/Z</b> ) or McASP0 receive high-frequency master clock (I/O/Z).             |  |  |
| VP0D[13]/AFSR0 <sup>(3)</sup>                  | AC14 | I/O/Z               | IPD                        | VP0 input/output data 13 pin ( <b>I/O/Z</b> ) or McASP0 receive frame sync or left/right clock (LRCLK) (I/O/Z).  |  |  |
| VP0D[12]/ACLKR0 <sup>(3)</sup>                 | AD14 | I/O/Z               | IPD                        | VP0 input/output data 12 pin (I/O/Z) or McASP0 receive bit clock (I/O/Z).                                        |  |  |
| MULTICHANNEL AUDIO SERIAL PORT 0 (McASP0) DATA |      |                     |                            |                                                                                                                  |  |  |
| VP1D[19]/AXR0[7] <sup>(3)</sup>                | AB12 |                     | IPD                        | VP1 input/output data pins [19:12] ( <b>I/O/Z</b> ) or McASP0 TX/RX data pins [7:0] ( <b>I/O/Z</b> ) [default].  |  |  |
| VP1D[18]/AXR0[6] <sup>(3)</sup>                | AB11 |                     |                            |                                                                                                                  |  |  |
| VP1D[17]/AXR0[5] <sup>(3)</sup>                | AC11 |                     |                            |                                                                                                                  |  |  |
| VP1D[16]/AXR0[4] <sup>(3)</sup>                | AD11 | 1/0/7               |                            |                                                                                                                  |  |  |
| VP1D[15]/AXR0[3] <sup>(3)</sup>                | AE11 | I/O/Z               | IPD                        |                                                                                                                  |  |  |
| VP1D[14]/AXR0[2] <sup>(3)</sup>                | AC10 |                     |                            |                                                                                                                  |  |  |
| VP1D[13]/AXR0[1] <sup>(3)</sup>                | AD10 |                     |                            |                                                                                                                  |  |  |
| VP1D[12]/AXR0[0] <sup>(3)</sup>                | AC9  |                     |                            |                                                                                                                  |  |  |
|                                                |      |                     |                            | RESERVED FOR TEST                                                                                                |  |  |
| RSV07                                          | H7   | Α                   | _                          | Reserved. This pin must be connected directly to CV <sub>DD</sub> for proper device operation.                   |  |  |
| RSV08                                          | R6   | Α                   | _                          | Reserved. This pin must be connected directly to DV <sub>DD</sub> for proper device operation.                   |  |  |
| RSV05                                          | E14  | I                   | IPD                        |                                                                                                                  |  |  |
| RSV06                                          | W7   | Α                   | _                          |                                                                                                                  |  |  |
| RSV00                                          | AA3  | Α                   | _                          | Reserved (leave unconnected, <b>do not</b> connect to power or ground. If the signal                             |  |  |
| RSV01                                          | AB3  | I                   | _                          | must be routed out from the device, the internal pull-up/down resistance should                                  |  |  |
| RSV02                                          | AC4  | O/Z                 | _                          | not be relied upon and an external pull-up/down should be used.)                                                 |  |  |
| RSV03                                          | AD3  | O/Z                 | _                          |                                                                                                                  |  |  |
| RSV04                                          | AF3  | 0                   | IPU                        |                                                                                                                  |  |  |



| SIGNAL  |            | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION                                                                       |
|---------|------------|---------------------|----------------------------|-----------------------------------------------------------------------------------|
| NAME    | NO.        | TITE . /            |                            |                                                                                   |
|         | Т          | Т                   | S                          | SUPPLY VOLTAGE PINS                                                               |
|         | A2         |                     |                            |                                                                                   |
|         | A25        |                     |                            |                                                                                   |
|         | B1         |                     |                            |                                                                                   |
|         | B2         |                     |                            |                                                                                   |
|         | B14        |                     |                            |                                                                                   |
|         | B25<br>B26 |                     |                            |                                                                                   |
|         | C3         |                     |                            |                                                                                   |
|         | C24        |                     |                            |                                                                                   |
|         | D4         |                     |                            |                                                                                   |
|         | D23        |                     |                            |                                                                                   |
|         | E5         |                     |                            |                                                                                   |
|         | E7         |                     |                            |                                                                                   |
|         | E8         |                     |                            |                                                                                   |
|         | E10        |                     |                            |                                                                                   |
|         | E17        |                     |                            |                                                                                   |
|         | E19        |                     |                            |                                                                                   |
|         | E20        |                     |                            |                                                                                   |
|         | E22        | -                   |                            |                                                                                   |
|         | F9         |                     |                            |                                                                                   |
|         | F12<br>F15 | -<br>- S            |                            |                                                                                   |
| $DV_DD$ | F18        |                     |                            | 3.3-V supply voltage (see the Power-Supply Decoupling section of this data sheet) |
|         | G5         |                     |                            |                                                                                   |
|         | G22        |                     |                            |                                                                                   |
|         | H5         |                     |                            |                                                                                   |
|         | H22        |                     |                            |                                                                                   |
|         | J6         |                     |                            |                                                                                   |
|         | J21        |                     |                            |                                                                                   |
|         | K5         |                     |                            |                                                                                   |
|         | K22        |                     |                            |                                                                                   |
|         | M6         |                     |                            |                                                                                   |
|         | M21<br>N2  |                     |                            |                                                                                   |
|         | P25        |                     |                            |                                                                                   |
|         | R21        |                     |                            |                                                                                   |
|         | U5         |                     |                            |                                                                                   |
|         | U22        |                     |                            |                                                                                   |
|         | V21        |                     |                            |                                                                                   |
|         | W5         |                     |                            |                                                                                   |
|         | W22        |                     |                            |                                                                                   |
|         | W25        |                     |                            |                                                                                   |
|         | Y5         |                     |                            |                                                                                   |
|         | Y22        |                     |                            |                                                                                   |





| SIGNAL  | SIGNAL |         | TYPE(1) IPD/       | DESCRIPTION                                                                       |
|---------|--------|---------|--------------------|-----------------------------------------------------------------------------------|
| NAME    | NO.    | TYPE(') | IPU <sup>(2)</sup> | DESCRIPTION                                                                       |
|         | AA9    |         |                    |                                                                                   |
|         | AA12   |         |                    |                                                                                   |
|         | AA15   |         |                    |                                                                                   |
|         | AA18   |         |                    |                                                                                   |
|         | AB5    |         |                    |                                                                                   |
|         | AB7    |         |                    |                                                                                   |
|         | AB8    |         |                    | 3.3-V supply voltage (see the Power-Supply Decoupling section of this data sheet) |
|         | AB10   |         |                    |                                                                                   |
|         | AB17   |         |                    |                                                                                   |
|         | AB19   |         |                    |                                                                                   |
| $DV_DD$ | AB20   | S       |                    |                                                                                   |
|         | AB22   |         |                    | ( ,                                                                               |
|         | AC23   |         |                    |                                                                                   |
|         | AD24   |         |                    |                                                                                   |
|         | AE1    |         |                    |                                                                                   |
|         | AE2    |         |                    |                                                                                   |
|         | AE13   |         |                    |                                                                                   |
|         | AE25   |         |                    |                                                                                   |
|         | AE26   |         | ]                  |                                                                                   |
|         | AF2    |         |                    |                                                                                   |
|         | AF25   |         |                    |                                                                                   |

| SIGNAL           |            | TYPE <sup>(1)</sup> |                            | DESCRIPTION                                                                                                                                             |
|------------------|------------|---------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.        | IYPE(")             | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                             |
|                  | F6         |                     |                            |                                                                                                                                                         |
|                  | F7         |                     |                            |                                                                                                                                                         |
|                  | F20        |                     |                            |                                                                                                                                                         |
|                  | F21        |                     |                            |                                                                                                                                                         |
|                  | G6         |                     |                            |                                                                                                                                                         |
|                  | G7         |                     |                            |                                                                                                                                                         |
|                  | G8         |                     |                            |                                                                                                                                                         |
|                  | G10        |                     |                            |                                                                                                                                                         |
|                  | G11        | -                   |                            |                                                                                                                                                         |
|                  | G13        |                     |                            |                                                                                                                                                         |
|                  | G14<br>G16 |                     |                            |                                                                                                                                                         |
|                  | G16<br>G17 | -                   |                            |                                                                                                                                                         |
|                  | G17        | 1                   |                            |                                                                                                                                                         |
|                  | G20        | 1                   |                            |                                                                                                                                                         |
|                  | G21        |                     |                            |                                                                                                                                                         |
|                  | H20        |                     |                            | 1.2-V supply voltage (-500 device) 1.4 V supply voltage (A-500, A-600, -600, -720 devices) (see the Power-Supply Decoupling section of this data sheet) |
|                  | K7         |                     |                            |                                                                                                                                                         |
|                  | K20        |                     |                            |                                                                                                                                                         |
|                  | L7         |                     |                            |                                                                                                                                                         |
|                  | L20        |                     |                            |                                                                                                                                                         |
|                  | M12        |                     |                            |                                                                                                                                                         |
| CV <sub>DD</sub> | M14        | S                   |                            |                                                                                                                                                         |
|                  | N7         |                     |                            |                                                                                                                                                         |
|                  | N13        |                     |                            |                                                                                                                                                         |
|                  | N15        |                     |                            |                                                                                                                                                         |
|                  | N20        | -                   |                            |                                                                                                                                                         |
|                  | P7         | -                   |                            |                                                                                                                                                         |
|                  | P12<br>P14 |                     |                            |                                                                                                                                                         |
|                  | P14        |                     |                            |                                                                                                                                                         |
|                  | R13        | 1                   |                            |                                                                                                                                                         |
|                  | R15        | 1                   |                            |                                                                                                                                                         |
|                  | T7         | 1                   |                            |                                                                                                                                                         |
|                  | T20        | 1                   |                            |                                                                                                                                                         |
|                  | U7         | 1                   |                            |                                                                                                                                                         |
|                  | U20        | 1                   |                            |                                                                                                                                                         |
|                  | W20        | ]                   |                            |                                                                                                                                                         |
|                  | Y6         |                     |                            |                                                                                                                                                         |
|                  | Y7         |                     |                            |                                                                                                                                                         |
|                  | Y8         |                     |                            |                                                                                                                                                         |
|                  | Y10        |                     |                            |                                                                                                                                                         |
|                  | Y11        |                     |                            |                                                                                                                                                         |
|                  | Y13        |                     |                            |                                                                                                                                                         |
|                  | Y14        |                     |                            |                                                                                                                                                         |



| SIGNAL<br>NAME   | NO.        | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION                                                                                                                                             |
|------------------|------------|---------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| IVANIL           | Y16        |                     |                            |                                                                                                                                                         |
|                  | Y17        | -                   |                            |                                                                                                                                                         |
|                  | Y19        |                     |                            |                                                                                                                                                         |
|                  | Y20        | -                   |                            | 4.3. V gumbly veltage ( 500 douise)                                                                                                                     |
| CV <sub>DD</sub> | Y21        | S                   |                            | 1.2-V supply voltage (-500 device) 1.4 V supply voltage (A-500, A-600, -600, -720 devices) (see the Power-Supply Decoupling section of this data sheet) |
|                  | AA6        |                     |                            | (see the Power-Supply Decoupling section of this data sheet)                                                                                            |
|                  | AA7        |                     |                            |                                                                                                                                                         |
|                  | AA20       |                     |                            |                                                                                                                                                         |
|                  | AA21       |                     |                            |                                                                                                                                                         |
|                  |            |                     |                            | GROUND PINS                                                                                                                                             |
|                  | A1         |                     |                            |                                                                                                                                                         |
|                  | A3         |                     |                            |                                                                                                                                                         |
|                  | A6         |                     |                            |                                                                                                                                                         |
|                  | A8         |                     |                            |                                                                                                                                                         |
|                  | A12        | -                   |                            |                                                                                                                                                         |
|                  | A14        | -                   |                            |                                                                                                                                                         |
|                  | A19        | -                   |                            |                                                                                                                                                         |
|                  | A22<br>A26 | -                   |                            |                                                                                                                                                         |
|                  | B3         | -                   |                            |                                                                                                                                                         |
|                  | B6         |                     |                            |                                                                                                                                                         |
|                  | B7         |                     |                            |                                                                                                                                                         |
|                  | B13        |                     |                            |                                                                                                                                                         |
|                  | B19        |                     |                            |                                                                                                                                                         |
|                  | C2         | -                   |                            |                                                                                                                                                         |
|                  | C4         |                     |                            |                                                                                                                                                         |
|                  | C13        |                     |                            |                                                                                                                                                         |
| V <sub>SS</sub>  | C18        | GND                 |                            | Ground pins                                                                                                                                             |
|                  | C23        |                     |                            |                                                                                                                                                         |
|                  | D1         |                     |                            |                                                                                                                                                         |
|                  | D2         |                     |                            |                                                                                                                                                         |
|                  | D5         |                     |                            |                                                                                                                                                         |
|                  | D13        |                     |                            |                                                                                                                                                         |
|                  | D18        |                     |                            |                                                                                                                                                         |
|                  | D22        | -                   |                            |                                                                                                                                                         |
|                  | D24        | -                   |                            |                                                                                                                                                         |
|                  | E3<br>E6   | -                   |                            |                                                                                                                                                         |
|                  | E9         | -                   |                            |                                                                                                                                                         |
|                  | E16        | -                   |                            |                                                                                                                                                         |
|                  | E18        | -                   |                            |                                                                                                                                                         |
|                  | E21        | -                   |                            |                                                                                                                                                         |
|                  | E23        |                     |                            |                                                                                                                                                         |
|                  | E26        | 1                   |                            |                                                                                                                                                         |
|                  | F5         | 1                   |                            |                                                                                                                                                         |



| SIGNAL          |           | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION |
|-----------------|-----------|---------------------|----------------------------|-------------|
| NAME            | NO.       |                     | IPU <sup>(2)</sup>         |             |
|                 | F8        |                     |                            |             |
|                 | F10       |                     |                            |             |
|                 | F11       |                     |                            |             |
|                 | F13       |                     |                            |             |
|                 | F14       |                     |                            |             |
|                 | F16       |                     |                            |             |
|                 | F17       |                     |                            |             |
|                 | F19       |                     |                            |             |
|                 | F22       |                     |                            |             |
|                 | G9        |                     |                            |             |
|                 | G12       |                     |                            |             |
|                 | G15       |                     |                            |             |
|                 | G18<br>H1 |                     |                            |             |
|                 | H6        |                     |                            |             |
|                 | H21       |                     |                            |             |
|                 | H26       |                     |                            |             |
|                 | J5        |                     |                            |             |
|                 | J7        |                     |                            |             |
|                 | J20       |                     |                            |             |
|                 | J22       |                     |                            |             |
|                 | K6        |                     |                            |             |
| V <sub>SS</sub> | K21       | GND                 |                            | Ground pins |
| 33              | L1        |                     |                            |             |
|                 | L6        |                     |                            |             |
|                 | L21       |                     |                            |             |
|                 | M7        |                     |                            |             |
|                 | M13       |                     |                            |             |
|                 | M15       |                     |                            |             |
|                 | M20       |                     |                            |             |
|                 | N5        |                     |                            |             |
|                 | N6        |                     |                            |             |
|                 | N12       |                     |                            |             |
|                 | N14       |                     |                            |             |
|                 | N21       |                     |                            |             |
|                 | N25       |                     |                            |             |
|                 | P2        |                     |                            |             |
|                 | P6        |                     |                            |             |
|                 | P13       |                     |                            |             |
|                 | P15       |                     |                            |             |
|                 | P21       |                     |                            |             |
|                 | R7        |                     |                            |             |
|                 | R12       |                     |                            |             |
|                 | R14       |                     |                            |             |
|                 | R20       |                     |                            |             |



| SIGNAL          |             | TYPE <sup>(1)</sup> | IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION |
|-----------------|-------------|---------------------|----------------------------|-------------|
| NAME            | NO.         | ITPE('')            | IPU <sup>(2)</sup>         | DESCRIPTION |
|                 | T1          |                     |                            |             |
|                 | T5          | ]                   |                            |             |
|                 | T6          |                     |                            |             |
|                 | T21         |                     |                            |             |
|                 | T26         |                     |                            |             |
|                 | U6          |                     |                            |             |
|                 | U21         | -                   |                            |             |
|                 | V5          | -                   |                            |             |
|                 | V7          | -                   |                            |             |
|                 | V20         | -                   |                            |             |
|                 | V22         | -                   |                            |             |
|                 | W1          | -                   |                            |             |
|                 | W6<br>W21   | -                   |                            |             |
|                 | W26         | -                   |                            |             |
|                 | Y9          |                     |                            |             |
|                 | Y12         | -                   |                            |             |
|                 | Y15         | _                   |                            |             |
|                 | Y18         | _                   |                            |             |
|                 | AA4         | -                   |                            |             |
|                 | AA5         | -                   |                            |             |
|                 | AA8         |                     |                            |             |
| V <sub>SS</sub> | AA10        | GND                 |                            | Ground pins |
|                 | AA11        |                     |                            |             |
|                 | AA13        |                     |                            |             |
|                 | AA14        |                     |                            |             |
|                 | AA16        |                     |                            |             |
|                 | AA17        |                     |                            |             |
|                 | AA19        |                     |                            |             |
|                 | AA22        |                     |                            |             |
|                 | AB1         | -                   |                            |             |
|                 | AB2         |                     |                            |             |
|                 | AB4         | -                   |                            |             |
|                 | AB6<br>AB9  | -                   |                            |             |
|                 | AB9<br>AB18 | -                   |                            |             |
|                 | AB21        |                     |                            |             |
|                 | AB21        | 1                   |                            |             |
|                 | AC3         | 1                   |                            |             |
|                 | AC5         | -                   |                            |             |
|                 | AC18        | 1                   |                            |             |
|                 | AC22        | 1                   |                            |             |
|                 | AC24        |                     |                            |             |
|                 | AD2         | 1                   |                            |             |
|                 | AD4         |                     |                            |             |

| SIGNAL   |      | TYPE <sup>(1)</sup> IPD/<br>IPU <sup>(2)</sup> | DESCRIPTION        |             |  |  |
|----------|------|------------------------------------------------|--------------------|-------------|--|--|
| NAME     | NO.  | ITPE                                           | IPU <sup>(2)</sup> | DESCRIPTION |  |  |
|          | AD18 |                                                |                    |             |  |  |
|          | AE3  |                                                |                    |             |  |  |
|          | AE8  |                                                |                    |             |  |  |
|          | AE10 |                                                |                    |             |  |  |
|          | AE12 |                                                |                    |             |  |  |
|          | AE14 |                                                |                    |             |  |  |
|          | AE19 |                                                |                    |             |  |  |
|          | AE24 |                                                |                    |             |  |  |
| $V_{SS}$ | AF1  | GND                                            |                    | Ground pins |  |  |
|          | AF7  |                                                |                    |             |  |  |
|          | AF9  |                                                |                    |             |  |  |
|          | AF11 |                                                |                    |             |  |  |
|          | AF13 |                                                |                    |             |  |  |
|          | AF15 |                                                |                    |             |  |  |
|          | AF19 |                                                |                    |             |  |  |
|          | AF22 |                                                |                    |             |  |  |
|          | AF26 |                                                |                    |             |  |  |



#### 2.6 Development

#### 2.6.1 Development Support

TI offers an extensive line of development tools for the TMS320C6000™ DSP platform, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.

The following products support development of C6000™ DSP-based applications:

#### **Software Development Tools:**

Code Composer Studio™ Integrated Development Environment (IDE): including Editor

C/C++/Assembly Code Generation, and Debug plus additional development tools

Scalable, Real-Time Foundation Software (DSP/BIOS™), which provides the basic run-time target software needed to support any DSP application.

#### **Hardware Development Tools:**

Extended Development System (XDS™) Emulator (supports C6000™ DSP multiprocessor system debug) EVM (Evaluation Module)

For a complete listing of development-support tools for the TMS320C6000™ DSP platform, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL). For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.



#### 2.6.2 Device Support

#### 2.6.2.1 Device and Development-Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., **TMS**320DM642GDKA500). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

Device development evolutionary flow:

TMX Experimental device that is not necessarily representative of the final device's electrical

specifications

**TMP** Final silicon die that conforms to the device's electrical specifications but has not completed

quality and reliability verification

**TMS** Fully qualified production device

Support tool development evolutionary flow:

TMDX Development-support product that has not yet completed Texas Instruments internal

qualification testing.

**TMDS** Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, GDK), the temperature range (for example, "A" is the extended temperature range), and the device speed range in megahertz (for example, 500 is 500 MHz). Figure 2-16 provides a legend for reading the complete device name for any TMS320C6000™ DSP platform member.

The ZDK package, like the GDK package, is a 548-ball plastic BGA *only* with Pb-free balls. The ZNZ is the Pb-free package version of the GNZ package.

For device part numbers and further ordering information for TMS320DM642 in the GDK, GNZ, ZDK, and ZNZ package types, see the TI website (http://www.ti.com) or contact your TI sales representative.





- A. The extended temperature "A version" devices may have different operating conditions than the commercial temperature devices. For more details, see the recommended operating conditions portion of this data sheet.
- B. BGA = Ball Grid Array
- C. The ZDK and ZNZ mechanical package designators represent the version of the GDK and GNZ packages, respectively, with Pb-free balls. For more detailed information, see the *Mechanical Data* section of this document.
- D. For actual device part numbers (P/Ns) and ordering information, see the TI website (www.ti.com).

Figure 2-16. TMS320DM64x™ DSP Device Nomenclature (Including the TMS320DM642 Device)

#### 2.6.2.2 Documentation Support

Extensive documentation supports all TMS320™ DSP family generations of devices from product announcement through applications development. The types of documentation available include: data sheets, such as this document, with design specifications; complete user's reference guides for all devices and tools; technical briefs; development-support tools; on-line help; and hardware and software applications. The following is a brief, descriptive list of support documentation specific to the C6000™ DSP devices:

The *TMS320C6000 CPU* and *Instruction Set Reference Guide* (literature number SPRU189) describes the C6000<sup>™</sup> DSP CPU (core) architecture, instruction set, pipeline, and associated interrupts.

The *TMS320C6000 DSP Peripherals Overview Reference Guide* (literature number SPRU190) provides an overview and briefly describes the functionality of the peripherals available on the C6000<sup>™</sup> DSP platform of devices. This document also includes a table listing the peripherals available on the C6000 devices along with literature numbers and hyperlinks to the associated peripheral documents.

The *TMS320C64x Technical Overview* (literature number SPRU395) gives an introduction to the C64x<sup>™</sup> digital signal processor, and discusses the application areas that are enhanced by the C64x<sup>™</sup> DSP VelociTI.2<sup>™</sup> VLIW architecture.

The TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629) describes the functionality of the Video Port and VIC Port peripherals.

The TMS320C6000 DSP Multichannel Audio Serial Port (McASP) Reference Guide (literature number SPRU041) describes the functionality of the McASP peripheral.

TMS320C6000 DSP Inter-Integrated Circuit (I2C) Module Reference Guide (literature number SPRU175) describes the functionality of the I<sup>2</sup>C peripheral.



# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005

TMS320C6000 DSP Ethernet Media Access Controller (EMAC)/ Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628) describes the functionality of the EMAC and MDIO peripherals.

TMS320DM642 Technical Overview (literature number SPRU615) describes the TMS320DM642 architecture including details of its peripherals. This document also shows several example applications such as using the DM642 device in development of IP phones, video-on-demand set-top boxes, and surveillance digital video recorders.

The TMS320DM642 Digital Signal Processor Silicon Errata (literature number SPRZ196) describes the known exceptions to the functional specifications for particular silicon revisions of the TMS320DM642 device

The *TMS320DM64x Power Consumption Summary* application report (literature number SPRA962) discusses the power consumption for user applications with the TMS320DM642 DSP devices.

The TMS320DM642 Hardware Designer's Resource Guide (literature number SPRAA51) is organized by development flow and functional areas to make design efforts as seamless as possible. This document includes getting started, board design, system testing, and checklists to aid in initial designs and debug efforts. Each section of this document includes pointers to valuable information including: technical documentation, models, symbols, and reference designs for use in each phase of design. Particular attention is given to peripheral interfacing and system-level design concerns.

The *Using IBIS Models for Timing Analysis* application report (literature number SPRA839) describes how to properly use IBIS models to attain accurate timing analysis for a given system.

The tools support documentation is electronically available within the Code Composer Studio<sup>™</sup> Integrated Development Environment (IDE). For a complete listing of C6000<sup>™</sup> DSP latest documentation, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL).

#### 2.6.2.3 Device Silicon Revision

The device silicon revision can be determined by the "Die PG code" marked on the top of the package. For more detailed information on the DM642 silicon revision, package markings, and the known exceptions to the functional specifications as well as any usage notes, refer to the device-specific silicon errata: TMS320DM642 Digital Signal Processor Silicon Errata (literature number SPRZ196).



#### 3 Device Configurations

On the DM642 device, bootmode and certain device configurations/peripheral selections are determined at device reset, while other device configurations/peripheral selections are software-configurable via the peripheral configurations register (PERCFG) [address location 0x01B3F000] after device reset.

#### 3.1 Configurations at Reset

For DM642 proper device operation, GP0[0] (pin M5) *must* remain low, *do not* oppose the internal pulldown (IPD).

#### 3.1.1 Peripheral Selection at Device Reset

Some DM642 peripherals share the same pins (internally muxed) and are mutually exclusive (i.e., HPI, general-purpose input/output pins GP0[15:9], PCI and its internal EEPROM, EMAC, and MDIO). Other DM642 peripherals (i.e., the Timers, I2C0, and the GP0[7:0] pins), are always available.

HPI, GP0[15:9], PCI, EEPROM (internal to PCI), EMAC, and MDIO peripherals
 The PCI\_EN and MAC\_EN pins are latched at reset. They determine specific peripheral selection, summarized in Table 3-1. For further clarification of the HPI vs. EMAC configuration, see Table 3-2.

| Table 3-1. PCI EN, HD5,  | and MAC  | FN Perinheral | Selection (HPI  | GP0[15:0] PCI  | FMAC and MDIO)        |
|--------------------------|----------|---------------|-----------------|----------------|-----------------------|
| Table 3-1. Ful Ell, HD3, | allu WAG |               | Selection (nri. | GF0113.31. FG1 | . EIVIAG. AND IVIDIO) |

|                    | PERIPHERAL SELECTION |                 |                    |                   | PERIPHERALS SELECTED |            |                                     |               |           |
|--------------------|----------------------|-----------------|--------------------|-------------------|----------------------|------------|-------------------------------------|---------------|-----------|
| PCI_EN<br>Pin [E2] | PCI_EEAI<br>Pin [L5] | HD5<br>Pin [Y1] | MAC_EN<br>Pin [C5] | HPI Data<br>Lower | HPI Data<br>Upper    | 32-Bit PCI | EEPROM<br>(Auto-Init)               | EMAC and MDIO | GP0[15:9] |
| 0                  | 0                    | 0               | 0                  | √                 | Hi-Z                 | Disabled   | N/A                                 | Disabled      | V         |
| 0                  | 0                    | 0               | 1                  | √                 | Hi-Z                 | Disabled   | N/A                                 | √             | √         |
| 0                  | 0                    | 1               | 0                  | √                 | √                    | Disabled   | N/A                                 | Disabled      | V         |
| 0                  | 0                    | 1               | 1                  | Disa              | bled                 | Disabled   | N/A                                 | √             | V         |
| 1                  | 1                    | Х               | Х                  | Disabled          |                      | <b>V</b>   | Enabled<br>(via External<br>EEPROM) | Disabled      | Disabled  |
| 1                  | 0                    | Х               | X                  | Disa              | Disabled             |            | Disabled (default values)           | Disabled      | Disabled  |

 If the PCI is disabled (PCI\_EN = 0), the HPI peripheral is enabled and based on the HD5 and MAC\_EN pin configuration at reset, HPI16 mode or EMAC and MDIO can be selected. When the PCI is disabled (PCI\_EN = 0), the GP0[15:9] pins can also be programmed as GPIO, provided the GPxEN and GPxDIR bits are properly configured.

This means all multiplexed HPI/PCI pins function as HPI and all standalone PCI pins (PCBEO and XSP\_CS) are tied-off (Hi-Z). Also, the multiplexed GPO/PCI pins can be used as GPIO with the proper software configuration of the GPIO enable and direction registers (for more details, see Table 3-8).

- If the PCI is enabled (PCI\_EN = 1), the HPI peripheral is disabled.
   This means all multiplexed HPI/PCI pins function as PCI. Also, the multiplexed GP0/PCI pins function as PCI pins (for more details, see Table 3-8).
- The MAC\_EN pin, in combination with the PCI\_EN and HD5 pins, controls the selection of the EMAC and MDIO peripherals (for more details, see Table 3-2).
- The PCI\_EN pin (= 1) and the PCI\_EEAI pin control the whether the PCI initializes its internal registers via external EEPROM (PCI\_EEAI = 1) or if the internal default values are used instead (PCI\_EEAI = 0).



#### Table 3-2. HPI vs. EMAC Peripheral Pin Selection

| CON                              | IFIGURATION SELEC | ΓΙΟΝ              | PERIPHERALS SELECTED                             |                                        |  |
|----------------------------------|-------------------|-------------------|--------------------------------------------------|----------------------------------------|--|
| GP0[0] (Pin [M5]) <sup>(1)</sup> | HD5 (Pin [Y1])    | MAC_EN (Pin [C5]) | HD[15:0]                                         | HD[31:16]                              |  |
| 0                                | 0                 | 0                 | HPI16                                            | Hi-Z                                   |  |
| 0                                | 0                 | 1                 | HPI16                                            | used for EMAC                          |  |
| 0                                | 1                 | 0                 | HPI32 (                                          | HD[31:0])                              |  |
| 0                                | 1                 | 1                 | Hi-Z                                             | used for EMAC                          |  |
| 1                                | Х                 | Х                 | (1) Invalid configuration. The GP0 device reset. | D[0] pin <i>must</i> remain low during |  |

#### 3.1.2 Device Configuration at Device Reset

Table 3-3 describes the DM642 device configuration pins, which are set up via external pullup/pulldown resistors through the specified EMIFA address bus pins (AEA[22:19]), and the TOUT1/LENDIAN, GP0[3]/PCIEEAI, and the HD5 pins (all of which are latched during device reset).

Table 3-3. DM642 Device Configuration Pins (TOUT1/LENDIAN, AEA[22:19], GP0[3]/PCIEEAI, VDAC/GP0[8]/PCI66, HD5/AD5, PCI\_EN, and MAC\_EN)

| CONFIGURATION PIN            | NO.           | FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                             |  |  |  |  |
|------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                              |               | Device Endian mode (LEND)                                                                                                                                                                                                                                          |  |  |  |  |
| TOUT1/ <b>LENDIAN</b>        | B5            | 0 - System operates in Big Endian mode<br>1 - System operates in Little Endian mode (default)                                                                                                                                                                      |  |  |  |  |
|                              |               | Bootmode [1:0]                                                                                                                                                                                                                                                     |  |  |  |  |
| <b>AEA[22:21]</b> [U23, V24] |               | 00 - No boot (default mode)<br>01 - HPI/PCI boot (based on PCI_EN pin)<br>0 - Reserved<br>1 - EMIFA boot                                                                                                                                                           |  |  |  |  |
|                              |               | EMIFA input clock select Clock mode select for EMIFA (AECLKIN_SEL[1:0])                                                                                                                                                                                            |  |  |  |  |
| AEA[20:19]                   | [V25,<br>V26] | 00 - AECLKIN (default mode) 01 - CPU/4 Clock Rate 10 - CPU/6 Clock Rate 11 - Reserved                                                                                                                                                                              |  |  |  |  |
|                              |               | PCI EEPROM Auto-Initialization (PCIEEAI) PCI auto-initialization via external EEPROM                                                                                                                                                                               |  |  |  |  |
| GP0[3]/PCIEEAI               | L5            | 0 - PCI auto-initialization through EEPROM is disabled; the PCI peripheral uses the specified PCI default values (default).                                                                                                                                        |  |  |  |  |
|                              |               | 1 - PCI auto-initialization through EEPROM is enabled; the PCI peripheral is configured through EEPROM provided the PCI peripheral pin is enabled (PCI_EN = 1).                                                                                                    |  |  |  |  |
|                              | AD1           | PCI frequency selection (PCI66) [PCI peripheral <i>needs</i> be enabled (PCI_EN = 1) to use this function] Selects the PCI operating frequency of 66 MHz or 33 MHz PCI operating frequency is selected at reset via the pullup/pulldown resistor on the PCI66 pin: |  |  |  |  |
| VDAC/GP0[8]/ <b>PCI66</b>    |               | 0 - PCI operates at 66 MHz (default).<br>1 - PCI operates at 33 MHz.                                                                                                                                                                                               |  |  |  |  |
|                              |               | The -500 speed device supports PCI at 33 MHz only. For proper -500 device operation when the PCI is enabled (PCI_EN = 1), this pin <i>must</i> be pulled up with a 1-k $\Omega$ resistor at device reset.                                                          |  |  |  |  |
|                              |               | Note: If the PCI peripheral is disabled (PCI_EN pin = 0), this pin <i>must not</i> be pulled up.                                                                                                                                                                   |  |  |  |  |



Table 3-3. DM642 Device Configuration Pins (TOUT1/LENDIAN, AEA[22:19], GP0[3]/PCIEEAI, VDAC/GP0[8]/PCI66, HD5/AD5, PCI\_EN, and MAC\_EN) (continued)

| CONFIGURATION PIN       | NO.      | FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <b>HD5</b> /AD5         | Y1       | HPI peripheral bus width (HPI_WIDTH)  0 - HPI operates as an HPI16. (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are reserved pins in the Hi-Z state.)  1 - HPI operates as an HPI32. (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.)  (Also see the PCI_EN; TOUT0/MAC_EN functional description in this table) |  |  |  |  |
| PCI_EN;<br>TOUT0/MAC_EN | [E2; C5] | Peripheral Selection  00 - HPI (default mode) [HPI32, if HD5 = 1; HPI16 if HD5 = 0  01 - EMAC and MDIO; HPI16, if HD5 = 0; HPI disabled, if HD5 = 1  10 - PCI  11 - Reserved                                                                                                                                                                                                         |  |  |  |  |

#### 3.2 Configurations After Reset

#### 3.2.1 Peripheral Selection After Device Reset

Video Ports, McBSP1, McBSP0, McASP0 and I2C0

The DM642 device has designated registers for peripheral configuration (PERCFG), device status (DEVSTAT), and JTAG identification (JTAGID). These registers are part of the Device Configuration module and are mapped to a 4K block memory starting at 0x01B3F000. The CPU accesses these registers via the CFGBUS.

The peripheral configuration register (PERCFG), allows the user to control the peripheral selection of the Video Ports (VP0, VP1, VP2) McBSP0, McBSP1, McASP0, and I2C0 peripherals. For more detailed information on the PERCFG register control bits, see Figure 3-1 and Table 3-4.



Figure 3-1. Peripheral Configuration Register (PERCFG) [Address Location: 0x01B3F000 - 0x01B3F003]



# Table 3-4. Peripheral Configuration (PERCFG) Register Selection Bit Descriptions

| BIT  | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | Reserved   | Reserved. Read-only, writes have no effect.                                                                                                                                                                                                                                                                                                                                    |
| 6    | VP2EN      | VP2 Enable bit. Determines whether the VP2 peripheral is enabled or disabled. (This feature allows power savings by disabling the peripheral when not in use.)                                                                                                                                                                                                                 |
|      |            | <ul><li>0 = VP2 is disabled, and the module is powered down (default).</li><li>1 = VP2 is enabled.</li></ul>                                                                                                                                                                                                                                                                   |
|      |            | VP1 Enable bit. Determines whether the VP1 peripheral is enabled or disabled.                                                                                                                                                                                                                                                                                                  |
| 5    | VP1EN      | 0 = VP1 is disabled, and the module is powered down (default). (This feature allows power savings by disabling the peripheral when not in use.) 1 = VP1 is enabled.                                                                                                                                                                                                            |
|      |            | VP0 Enable bit. Determines whether the VP0 peripheral is enabled or disabled.                                                                                                                                                                                                                                                                                                  |
| 4    | VP0EN      | <ul> <li>0 = VP0 is disabled, and the module is powered down (default).</li> <li>(This feature allows power savings by disabling the peripheral when not in use.)</li> <li>1 = VP0 is enabled.</li> </ul>                                                                                                                                                                      |
| 3    | I2C0EN     | Inter-integrated circuit 0 (I2C0) enable bit. Selects whether I2C0 peripheral is enabled or disabled (default).                                                                                                                                                                                                                                                                |
| 3    | IZCUEIN    | 0 = I2C0 is disabled, and the module is powered down (default).<br>1 = I2C0 is enabled.                                                                                                                                                                                                                                                                                        |
|      |            | Video Port 1 (VP1) lower data pins vs. McBSP1 enable bit. Selects whether VP1 peripheral lower-data pins or the McBSP1 peripheral is enabled.                                                                                                                                                                                                                                  |
| 2    | MCBSP1EN   | 0 = VP1 lower-data pins are enabled and function (if VP1EN=1), McBSP1 is disabled; the remaining VP1 upper-data pins are dependent on the MCASP0EN bit and the VP1EN bit settings.  1 = McBSP1 is enabled, VP1 lower-data pin functions are disabled (default).                                                                                                                |
|      |            | For a graphic (logic) representation of this Peripheral Configuration (PERCFG) Register selection bit and the signal pins controlled/selected, see Figure 3-2.                                                                                                                                                                                                                 |
|      |            | Video Port 0 (VP0) lower data pins vs. McBSP0 enable bit. Selects whether VP0 peripheral lower-data pins or the McBSP1 peripheral is enabled.                                                                                                                                                                                                                                  |
| 1    | 1 MCBSP0EN | 0 = VP0 lower-data pins are enabled and function (if VP0EN=1), McBSP0 is disabled; the remaining VP0 upper-data pins are dependent on the MCASP0EN bit and the VP1EN bit settings.  1 = McBSP0 is enabled, VP0 lower-data pin functions are disabled (default).                                                                                                                |
|      |            | For a graphic (logic) representation of this Peripheral Configuration (PERCFG) Register selection bit and the signal pins controlled/selected, see Figure 3-2.                                                                                                                                                                                                                 |
|      |            | McASP0 vs. VP0/VP1 upper-data pins select bit. Selects whether the McASP0 peripheral or the VP0 and VP1 upper-data pins are enabled.                                                                                                                                                                                                                                           |
| 0    | MCASP0EN   | 0 = McASP0 is disabled; VP0 and VP1 upper-data pins are enabled; and the VP0 and VP1lower-data pins are dependent on the MCBSP0EN and VP0EN, and MCSBP1EN and VP1EN bits, respectively. 1 = McASP0 is enabled; VP0 and VP1 upper-data pins are disabled; and the VP0 and VP1lower-data pins are dependent on the MCBSP0EN and VP0EN, and MCSBP1EN andVP1EN bits, respectively. |
|      |            | For a graphic (logic) representation of this Peripheral Configuration (PERCFG) Register selection bit and the signal pins controlled/selected, see Figure 3-2.                                                                                                                                                                                                                 |





- A. Consists of: VP0D[8]/CLKR0, VP0D[7]/FSR0, VP0D[6]/DR0, VP0D[5]/CLKS0, VP0D[4]/DX0, VP0D[3]/FSX0, VP0D[2]/CLKX0.
- B. Consists of: VP1D[8]/CLKR1, VP1D[7]/FSR1, VP1D[6]/DR1, VP1D[5]/CLKS1, VP1D[4]/DX1, VP1D[3]/FSX1, VP1D[2]/CLKX1.
- C. Consists of: VP0D[19]/AHCLKX0, VP0D[18]/AFSX0, VP0D[17]/ACLKX0, VP0D[16]/AMUTE0, VP0D[15]/AMUTEIN0, VP0D[14]/AHCLKR0, VP0D[13]/AFSR0, VP0D[12]/ACLKR0
- D. Consists of: VP1D[19:12]/AXR0[7:0]

Figure 3-2. VP1, VP0, McBSP1, McBSP0, and McASP0 Data/Control Pin Muxing



#### 3.3 Peripheral Configuration Lock

By default, the McASP0, VP0, VP1, VP2, and I2C peripherals are disabled on power up. In order to use these peripherals on the DM642 device, the peripheral must first be enabled in the Peripheral Configuration register (PERCFG). Software muxed pins should not be programmed to switch functionalities during run-time. Care should also be taken to ensure that no accesses are being performed before disabling the peripherals. To help minimize power consumption in the DM642 device, unused peripherals may be disabled.

Figure 3-3 shows the flow needed to enable (or disable) a given peripheral on the DM642 device.



Figure 3-3. Peripheral Enable/Disable Flow Diagram



A 32-bit key (value = 0x10C0010C) must be written to the Peripheral Configuration Lock register (PCFGLOCK) in order to unlock access to the PERCFG register. Reading the PCFGLOCK register determines whether the PERCFG register is currently locked (LOCKSTAT bit = 1) or unlocked (LOCKSTAT bit = 0), see Figure 3-4. A peripheral can only be enabled when the PERCFG register is "unlocked" (LOCKSTAT bit = 0).

# Read Accesses 31 1 0 Reserved LOCKSTAT R-0 R-1 Write Accesses 31 0 LOCK W-0

**Legend**: R = Read only, R/W = Read/Write, -n = value after reset

Figure 3-4. PCFGLOCK Register Diagram [Address Location: 0x01B3 F018] - Read/Write Accesses

Table 3-5. PCFGLOCK Register Selection Bit Descriptions - Read Accesses

| BIT  | NAME     | DESCRIPTION                                                                                                                                                      |  |  |  |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:1 | Reserved | Reserved. Read-only, writes have no effect.                                                                                                                      |  |  |  |
|      |          | Lock status bit. Determines whether the PERCFG register is locked or unlocked.                                                                                   |  |  |  |
| 0    | LOCKSTAT | 0 = Unlocked, read accesses to the PERCFG register allowed. 1 = Locked, write accesses to the PERCFG register do <i>not</i> modify the register state [default]. |  |  |  |
|      |          | Reads are unaffected by Lock Status.                                                                                                                             |  |  |  |

Table 3-6. PCFGLOCK Register Selection Bit Descriptions - Write Accesses

| BIT  | NAME | DESCRIPTION                                               |
|------|------|-----------------------------------------------------------|
| 31:0 | LOCK | Lock bits. 0x10C0010C = Unlocks PERCFG register accesses. |

Any write to the PERCFG register will automatically relock the register. In order to avoid the unnecessary overhead of multiple unlock/enable sequences, all peripherals should be enabled with a single write to the PERCFG register with the necessary enable bits set.

Prior to waiting 128 CPU cycles, the PERCFG register should be read. There is no direct correlation between the CPU issuing a write to the PERCFG register and the write actually occurring. Reading the PERCFG register after the write is issued forces the CPU to wait for the write to the PERCFG register to occur.

Once a peripheral is enabled, the DSP (or other peripherals such as the HPI) must wait a minimum of 128 CPU cycles before accessing the enabled peripheral. The user *must* ensure that no accesses are performed to a peripheral while it is disabled.



#### 3.4 Device Status Register Description

The device status register depicts the status of the device peripheral selection. For the actual register bit names and their associated bit field descriptions, see Figure 3-5 and Table 3-7.



Figure 3-5. Device Status Register (DEVSTAT) Description - 0x01B3 F004

Device Configurations



## Table 3-7. Device Status (DEVSTAT) Register Selection Bit Descriptions

| BIT      | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 31:12    | Reserved    | Reserved. Read-only, writes have no effect.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|          |             | EMAC enable bit. Shows the status of whether EMAC peripheral is enabled or disabled (default).                                                                                                                                                                                              |  |  |  |  |  |  |
| 11       | MAC_EN      | <ul><li>0 = EMAC is disabled, and the module is powered down (default).</li><li>1 = EMAC is enabled.</li></ul>                                                                                                                                                                              |  |  |  |  |  |  |
|          |             | This bit has no effect if the PCI peripheral is enabled (PCI_EN = 1).                                                                                                                                                                                                                       |  |  |  |  |  |  |
| 40       | LIDI MIDTH  | HPI bus width control bit. Shows the status of whether the HPI bus operates in 32-bit mode or in 16-bit mode (default).                                                                                                                                                                     |  |  |  |  |  |  |
| 10       | HPI_WIDTH   | 0 = HPI operates in 16-bit mode. (default).<br>1 = HPI operates in 32-bit mode.                                                                                                                                                                                                             |  |  |  |  |  |  |
|          |             | PCI EEPROM auto-initialization bit (PCI auto-initialization via external EEPROM).  Shows the status of whether the PCI module initializes internal registers via external EEPROM or if the internal PCI default values are used instead (default).                                          |  |  |  |  |  |  |
| 9        | PCI_EEAI    | 0 = PCI auto-initialization through EEPROM is disabled; the PCI peripheral uses the specified PCI default values (default). 1 = PCI auto-initialization through EEPROM is enabled; the PCI peripheral is configured through EEPROM provided the PCI peripheral pin is enabled (PCI_EN = 1). |  |  |  |  |  |  |
|          |             | PCI enable bit. Shows the status of whether the PCI peripheral is enabled or disabled (default).                                                                                                                                                                                            |  |  |  |  |  |  |
| 8        | PCI_EN      | 0 = PCI disabled. (default).<br>1 = PCI enabled.                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|          |             | Global select for the PCI vs. HPI/EMAC/MDIO/GPIO peripherals.                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 7        | Reserved    | Reserved. Read-only, writes have no effect.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 6        | CLKMODE1    | Clock mode select bits                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|          |             | Shows the status of whether the CPU clock frequency equals the input clock frequency X1 (Bypass), x6, or x12.  Clock mode select for CPU clock frequency (CLKMODE[1:0])                                                                                                                     |  |  |  |  |  |  |
| 5        | CLKMODE0    | 00 - Bypass (x1) (default mode)<br>01 - x6<br>10 - x12<br>11 - Reserved                                                                                                                                                                                                                     |  |  |  |  |  |  |
|          |             | For more details on the CLKMODE pins and the PLL multiply factors, see the Clock PLL section of this data sheet.                                                                                                                                                                            |  |  |  |  |  |  |
| 4        | LENDIAN     | Device Endian mode (LEND) Shows the status of whether the system is operating in Big Endian mode or Little Endian mode (default).                                                                                                                                                           |  |  |  |  |  |  |
| <b>-</b> | LLIVDIAIN   | 0 - System is operating in Big Endian mode 1 - System is operating in Little Endian mode (default)                                                                                                                                                                                          |  |  |  |  |  |  |
| 3        | BOOTMODE1   | Bootmode configuration bits Shows the status of what device bootmode configuration is operational.                                                                                                                                                                                          |  |  |  |  |  |  |
| 2        | BOOTMODE0   | Shows the status of what device bootmode configuration is operational.  Bootmode [1:0] 00 - No boot (default mode) 01 - HPI/PCI boot (based on PCI_EN pin) 10 - Reserved 11 - EMIFA boot                                                                                                    |  |  |  |  |  |  |
| 1        | AECLKINSEL1 | EMIFA input clock select                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|          |             | Shows the status of what clock mode is enabled or disabled for the EMIF.  Clock mode select for EMIFA (AECLKIN_SEL[1:0])                                                                                                                                                                    |  |  |  |  |  |  |
| 0        | AECLKINSEL0 | 00 - AECLKIN (default mode) 01 - CPU/4 Clock Rate 10 - CPU/6 Clock Rate 11 - Reserved                                                                                                                                                                                                       |  |  |  |  |  |  |



#### 3.5 Multiplexed Pin Configurations

Multiplexed pins are pins that are shared by more than one peripheral and are internally multiplexed. Some of these pins are configured by software, and the others are configured by external pullup/pulldown resistors only at reset. Those muxed pins that are configured by software should **not** be programmed to switch functionalities during run-time. Those muxed pins that are configured by external pullup/pulldown resistors are mutually exclusive; only one peripheral has primary control of the function of these pins after reset. Table 3-8 identifies the multiplexed pins on the DM642 device; shows the default (primary) function and the default settings after reset; and describes the pins, registers, etc. necessary to configure specific multiplexed functions.

Table 3-8. DM642 Device Multiplexed Pin Configurations<sup>(1)</sup>

| MULTIPLEXED F            | PINS       | DEFAULT  | DEFAULT                                                      | DESCRIPTION                                                                                                                                                                                        |
|--------------------------|------------|----------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                     | NO.        | FUNCTION | SETTING                                                      | DESCRIPTION                                                                                                                                                                                        |
| CLKOUT4/GP0[1]           | D6         | CLKOUT4  | GP1EN = 0 (disabled)                                         | These pins are software-configurable. To use these pins as GPIO pins, the GPxEN bits in the GPIO Enable Register and the GPxDIR bits in the GPIO Direction Register must be properly configured.   |
| CLKOUT6/GP0[2]           | C6         | CLKOUT6  | GP2EN = 0 (disabled)                                         | GPxEN = 1: GPx pin enabled<br>GPxDIR = 0: GPx pin is an input<br>GPxDIR = 1: GPx pin is an output                                                                                                  |
|                          |            |          |                                                              | The VDAC output pin function is default.                                                                                                                                                           |
| VDAC/CD0I01              | <b>AD4</b> | VDAC     | GP8EN = 0 (disabled)                                         | To use GP0[8] as a GPIO pin, the PCI needs to be disabled (PCI_EN = 0), the GPxEN bits in the GPIO Enable Register and the GPxDIR bits in the GPIO Direction Register must be properly configured. |
| VDAC/GP0[8]              | AD1        | VDAC     | MAC_EN = 0 (disabled)                                        | GP8EN = 1: GP8 pin enabled<br>GP8DIR = 0: GP8 pin is an input<br>GP8DIR = 1: GP8 pin is an output                                                                                                  |
|                          |            |          |                                                              | <b>Note:</b> If the PCI peripheral is disabled (PCI_EN pin = 0), this pin <i>must not</i> be pulled up.                                                                                            |
| GP0[9]/PIDSEL            | K3         |          |                                                              |                                                                                                                                                                                                    |
| GP0[10]/PCBE3            | J2         |          |                                                              | To use GP0[15:9] as GPIO pins, the PCI needs to be disabled (PCI_EN = 0), the GPxEN bits in the GPIO                                                                                               |
| GP0[11]/PREQ             | F1         |          |                                                              | Enable Register and the GPxDIR bits in the GPIO Direc-                                                                                                                                             |
| GP0[12]/ <del>PGNT</del> | H4         | None     | GPxEN = 0 (disabled)<br>PCI EN = 0 (disabled) <sup>(1)</sup> | tion Register must be properly configured.                                                                                                                                                         |
| GP0[13]/PINTA            | G4         |          |                                                              | GPxEN = 1: GPx pin enabled<br>GPxDIR = 0: GPx pin is an input                                                                                                                                      |
| GP0[14]/PCLK             | C1         |          |                                                              | GPXDIR = 0. GPX pin is an input GPxDIR = 1: GPx pin is an output                                                                                                                                   |
| GP0[15]/PRST             | G3         |          |                                                              | · · ·                                                                                                                                                                                              |
| VP1D[19]/AXR0[7]         | AB12       |          |                                                              |                                                                                                                                                                                                    |
| VP1D[18]/AXR0[6]         | AB11       | None     |                                                              | By default, no function is enabled upon reset.                                                                                                                                                     |
| VP1D[17]/AXR0[5]         | AC11       |          |                                                              | To enable the Video Port 1 data pins, the VP1EN bit in the                                                                                                                                         |
| VP1D[16]/AXR0[4]         | AD11       |          | VP1EN bit = 0 (disabled)<br>MCASP0EN bit = 0                 | PERCFG register must be set to a 1. (McASP0 data pins are disabled).                                                                                                                               |
| VP1D[15]/AXR0[3]         | AE11       |          | (disabled)                                                   | ,                                                                                                                                                                                                  |
| VP1D[14]/AXR0[2]         | AC10       |          |                                                              | To enable the McASP0[7:0] data pins, the MCASP0EN bit in the PERCFG register must be set to a 1. (VP1 upper                                                                                        |
| VP1D[13]/AXR0[1]         | AD10       |          |                                                              | data pins are disabled).                                                                                                                                                                           |
| VP1D[12]/AXR0[0]         | AC9        |          |                                                              |                                                                                                                                                                                                    |

<sup>(1)</sup> All other standalone PCI pins are tied-off internally (pins in Hi-Z) when the peripheral is disabled [PCI\_EN = 0].



# Table 3-8. DM642 Device Multiplexed Pin Configurations<sup>(1)</sup> (continued)

| MULTIPLEXED P     | INS  | DEFAULT               | DEFAULT                                                                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------------|------|-----------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME              | NO.  | FUNCTION              | SETTING                                                                   |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP1D[8]/CLKR1     | AD8  | -                     |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP1D[7]/FSR1      | AC7  |                       | VP1EN bit = 0 (disabled)                                                  | De defeate the McDODA mariabased for all a comblete                                                                                                                                                                                                                                                                                        |  |  |
| VP1D[6]/DR1       | AD7  | M-DCD4                |                                                                           | By default, the McBSP1 peripheral, function is enabled upon reset (MCBSP1EN bit = 1).                                                                                                                                                                                                                                                      |  |  |
| VP1D[5]/CLKS1     | AE7  | McBSP1<br>functions   | MCBSP1EN bit = 1                                                          |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP1D[4]/DX1       | AC6  |                       | (enabled)                                                                 | To enable the Video Port 1 data pins, the VP1EN bit in the PERCFG register must be set to a 1.                                                                                                                                                                                                                                             |  |  |
| VP1D[3]/FSX1      | AD6  |                       |                                                                           | Ü                                                                                                                                                                                                                                                                                                                                          |  |  |
| VP1D[2]/CLKX1     | AE6  |                       |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP0D[19]/AHCLKX0  | AC12 |                       |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP0D[18]/AFSX0    | AD12 |                       |                                                                           | By default, no function is enabled upon reset.                                                                                                                                                                                                                                                                                             |  |  |
| VP0D[17]/ACLKX0   | AB13 | =                     |                                                                           | To enable the Video Port 0 data pins, the VP0EN bit in the                                                                                                                                                                                                                                                                                 |  |  |
| VP0D[16]/AMUTE0   | AC13 | 1                     | VP0EN bit = 0 (disabled)                                                  | PERCFG register must be set to a 1. (McASP0 control                                                                                                                                                                                                                                                                                        |  |  |
| VP0D[15]/AMUTEIN0 | AD13 | None                  | MCASP0EN bit = 0 (disabled)                                               | pins are disabled).                                                                                                                                                                                                                                                                                                                        |  |  |
| VP0D[14]/AHCLKR0  | AB14 | -                     | (disable d)                                                               | To enable the McASP0 control pins, the McASP0EN bit in the PERCFG register must be set to a 1. (VP0 upper data                                                                                                                                                                                                                             |  |  |
| VP0D[13]/AFSR0    | AC14 | -                     |                                                                           | pins are disabled).                                                                                                                                                                                                                                                                                                                        |  |  |
| VP0D[12]/ACLKR0   | AD14 | -                     |                                                                           | ,                                                                                                                                                                                                                                                                                                                                          |  |  |
| VP0D[8]/CLKR0     | AE15 |                       | VP0EN bit = 0 (disabled)<br>MCBSP0EN bit = 1<br>(enabled)                 | By default, the McBSP0 peripheral function is enabled                                                                                                                                                                                                                                                                                      |  |  |
| VP0D[7]/FSR0      | AB16 |                       |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP0D[6]/DR0       | AC16 |                       |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP0D[5]/CLKS0     | AD16 | McBSP0                |                                                                           | upon reset (MCBSP0EN bit = 1).                                                                                                                                                                                                                                                                                                             |  |  |
| VP0D[4]/DX0       | AE16 | functions             |                                                                           | To enable the Video Port 0 data pins, the VP0EN bit in the PERCFG register must be set to a 1.                                                                                                                                                                                                                                             |  |  |
| VP0D[3]/FSX0      | AF16 | -                     |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| VP0D[2]/CLKX0     | AF17 | -                     |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| XSP_CLK/MDCLK     | R5   |                       |                                                                           | By default, no functions enabled upon reset (PCI is                                                                                                                                                                                                                                                                                        |  |  |
| XSP_DO/MDIO       | P5   | None                  | PCI_EN = 0 (disabled) <sup>(1)</sup> MAC_EN = 0 (disabled) <sup>(1)</sup> | disabled). To enable the PCI peripheral, an external pullup resistor (1 k $\Omega$ ) must be provided on the PCI_EN pin (setting PCI_EN = 1 at reset) To enable the MDIO peripheral (which also enables the EMAC peripheral), an external pullup resistor (1 k $\Omega$ ) must be provided on the MAC_EN pin (setting MAC_EN = 1 at reset) |  |  |
| HAS/PPAR          | P3   | HAS                   |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HCNTL1/PDEVSEL    | P1   | HCNTL1                |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HCNTL0/PSTOP      | R3   | HCNTL0                |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HDS1/PSERR        | R2   | HDS1                  | _                                                                         |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HDS2/PCBE1        | T2   | HDS2                  |                                                                           | By default, HPI is enabled upon reset (PCI is disabled).                                                                                                                                                                                                                                                                                   |  |  |
| HR/W/PCBE2        | M1   | HR/W                  | PCI_EN = 0 (disabled) <sup>(1)</sup>                                      | To enable the PCI peripheral, an external pullup resistor                                                                                                                                                                                                                                                                                  |  |  |
| HHWIL/PTRDY       | N3   | HHWIL<br>(HPI16 only) |                                                                           | (1 k $\Omega$ ) must be provided on the PCI_EN pin (setting PCI_EN = 1 at reset).                                                                                                                                                                                                                                                          |  |  |
| HINT/PFRAME       | N4   | HINT                  |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HCS/PPERR         | R1   | HCS                   |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |
| HRDY/PIRDY        | N1   | HRDY                  |                                                                           |                                                                                                                                                                                                                                                                                                                                            |  |  |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005

Table 3-8. DM642 Device Multiplexed Pin Configurations<sup>(1)</sup> (continued)

| MULTIPLEXED PINS        |     | DEFAULT      | DEFAULT                              | DESCRIPTION                                                                                                                                |  |  |  |  |
|-------------------------|-----|--------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                    | NO. | FUNCTION     | SETTING                              | DESCRIPTION                                                                                                                                |  |  |  |  |
|                         |     |              |                                      | By default, HPI is enabled upon reset (PCI is disabled).                                                                                   |  |  |  |  |
| HD[23,15:0]/AD[23,15:0] | (2) | HD[23, 15:0] | PCI_EN = 0 (disabled) <sup>(1)</sup> | To enable the PCI peripheral, an external pullup resistor (1 $k\Omega$ ) must be provided on the PCI_EN pin (setting PCI_EN = 1 at reset). |  |  |  |  |
| HD31/AD31/MRCLK         | G1  | HD31         |                                      |                                                                                                                                            |  |  |  |  |
| HD30/AD30/MCRS          | НЗ  | HD30         |                                      |                                                                                                                                            |  |  |  |  |
| HD29/AD29/MRXER         | G2  | HD29         |                                      |                                                                                                                                            |  |  |  |  |
| HD28/AD28/MRXDV         | J4  | HD28         |                                      |                                                                                                                                            |  |  |  |  |
| HD27/AD27/MRXD3         | H2  | HD27         |                                      | By default HDI is enabled upon recet (DCI is disabled)                                                                                     |  |  |  |  |
| HD26/AD26/MRXD2         | J3  | HD26         |                                      | By default, HPI is enabled upon reset (PCI is disabled).                                                                                   |  |  |  |  |
| HD25/AD25/MRXD1         | J1  | HD25         | PCI_EN = 0 (disabled) <sup>(1)</sup> | To enable the PCI peripheral, an external pullup resistor (1 k $\Omega$ ) must be provided on the PCI_EN pin (setting                      |  |  |  |  |
| HD24/AD24/MRXD0         | K4  | HD24         | $MAC_EN = 0$                         | PCI_EN = 1 at reset).                                                                                                                      |  |  |  |  |
| HD22/AD22/MTCLK         | L4  | HD22         | (disabled) <sup>(1)</sup>            | To enable the EMAC peripheral, an external pullup resistor                                                                                 |  |  |  |  |
| HD21/AD21/MCOL          | K2  | HD21         |                                      | (1 k $\Omega$ ) must be provided on the MAC_EN pin (setting                                                                                |  |  |  |  |
| HD20/AD20/MTXEN         | L3  | HD20         |                                      | MAC_EN = 1 at reset).                                                                                                                      |  |  |  |  |
| HD19/AD19/MTXD3         | L2  | HD19         | 1                                    |                                                                                                                                            |  |  |  |  |
| HD18/AD18/MTXD2         | M4  | HD18         |                                      |                                                                                                                                            |  |  |  |  |
| HD17/AD17/MTXD1         | M2  | HD17         |                                      |                                                                                                                                            |  |  |  |  |
| HD16/AD16/MTXD0         | МЗ  | HD16         |                                      |                                                                                                                                            |  |  |  |  |

#### 3.6 Debugging Considerations

It is recommended that external connections be provided to device configuration pins, including TOUT1/LENDIAN, AEA[22:19], GP0[3]/PCIEEAI, VDAC/GP0[8]/PCI66, HD5/AD5, PCI\_EN, and TOUT0/MAC\_EN. Although internal pullup/pulldown resistors exist on these pins, providing external connectivity adds convenience to the user in debugging and flexibility in switching operating modes.

Internal pullup/pulldown resistors also exist on the non-configuration pins on the AEA bus (AEA[18:0]). Do **not** oppose the internal pullup/pulldown resistors on these non-configuration pins with external pullup/pulldown resistors. If an external controller provides signals to these non-configuration pins, these signals must be driven to the default state of the pins at reset, or not be driven at all.

For the internal pullup/pulldown resistors for all device pins, see the terminal functions table.

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor



#### **Configuration Examples**

Figure 3-6 through Figure 3-8 illustrate examples of peripheral selections that are configurable on the DM642 device.





External Pins: PCI\_EN = 0 GP0[3]/PCIEEAI = 0 HD5 = 0 TOUT0/MAC\_EN = 1

Figure 3-6. Configuration Example A
(3 20-Bit Video Ports + HPI + EMAC + MDIO + I2C0 + EMIF + 3 Timers)

<sup>☐</sup> Shading denotes a peripheral module not available for this configuration.

A. STCLK supports all three video ports (VP2, VP1, and VP0).





<sup>☐</sup> Shading denotes a peripheral module not available for this configuration.

Figure 3-7. Configuration Example B
(2 10-Bit Video Ports + 2 McBSPs + EMAC + MDIO + I2C0 + EMIF)
[Possible Video IP Phone Application]

A. STCLK supports all three video ports (VP2, VP1, and VP0).





☐ Shading denotes a peripheral module not available for this configuration.

Figure 3-8. Configuration Example C
(1 20-Bit Video Port, 2 10-Bit Video Ports + 1 McASP0 + VIC + I2C0 + EMIF)
[Possible Set-Top Box Application]

A. STCLK supports all three video ports (VP2, VP1, and VP0).



### 4 Device Operating Conditions

# 4.1 Absolute Maximum Ratings Over Operating Case Temperature Range (Unless Otherwise Noted) (1)

| Cumply voltage renges                               | CV <sub>DD</sub> <sup>(2)</sup> | –0.3 V to 1.8 V                    |  |
|-----------------------------------------------------|---------------------------------|------------------------------------|--|
| Supply voltage ranges:                              | DV <sub>DD</sub> <sup>(2)</sup> | –0.3 V to 4 V                      |  |
| Input voltage rengee:                               | (except PCI), V <sub>I</sub>    | –0.3 V to 4 V                      |  |
| Input voltage ranges:                               | (PCI), V <sub>IP</sub>          | -0.5 V to DV <sub>DD</sub> + 0.5 V |  |
| Output voltage ranges:                              | (except PCI), V <sub>O</sub>    | –0.3 V to 4 V                      |  |
| Output voltage ranges:                              | (PCI), V <sub>OP</sub>          | –0.5 V to DV <sub>DD</sub> + 0.5 V |  |
| Operating case temperature ranges T                 | (default)                       | 0°C to 90                          |  |
| Operating case temperature ranges, T <sub>C</sub> : | (A version) [A-500, A-600]      | -40°C to 105°C                     |  |
| Storage temperature range, T <sub>stg</sub> :       |                                 | −65°C to 150°C                     |  |
| Dealess Teams and an Orallian                       | Temperature Range               | –40°C to 125°                      |  |
| Package Temperature Cycling:                        | Number of Cycles                | 500                                |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 4.2 Recommended Operating Conditions

|                  |                                             |                        | MIN                 | NOM  | MAX                    | UNIT |
|------------------|---------------------------------------------|------------------------|---------------------|------|------------------------|------|
| 0)/              | Supply voltage, Core (-500 dev              | 1.14                   | 1.2                 | 1.26 | V                      |      |
| CV <sub>DD</sub> | Supply voltage, Core (A-500, A-             | 1.36                   | 1.4                 | 1.44 | V                      |      |
| $DV_DD$          | Supply voltage, I/O                         |                        | 3.14                | 3.3  | 3.3 3.46               |      |
| V <sub>SS</sub>  | Supply ground                               | 0                      | 0                   | 0    | V                      |      |
| $V_{IH}$         | High-level input voltage (except PCI)       |                        | 2                   |      |                        | V    |
| $V_{IL}$         | Low-level input voltage (except PCI)        |                        |                     |      | 8.0                    | V    |
| $V_{IP}$         | Input voltage (PCI)                         |                        | -0.5                |      | $DV_{DD} + 0.5$        | V    |
| $V_{IHP}$        | High-level input voltage (PCI)              |                        | 0.5DV <sub>DD</sub> |      | DV <sub>DD</sub> + 0.5 | V    |
| $V_{ILP}$        | Low-level input voltage (PCI)               |                        | -0.5                |      | $0.3DV_{DD}$           | V    |
| Vos              | Maximum voltage during overshoot/undershoot |                        | -1.0 <sup>(2)</sup> |      | 4.3(2)                 | V    |
| T <sub>C</sub>   | Operating case temperature                  | Default                | 0                   |      | 90                     | °C   |
|                  |                                             | A version (A-500 only) | -40                 |      | 105                    | °C   |

<sup>(1)</sup> Future variants of the C64x DSPs may operate at voltages ranging from 0.9 V to 1.4 V to provide a range of system power/performance options. TI highly recommends that users design-in a supply that can handle multiple voltages within this range (i.e., 1.2 V, 1.25 V, 1.3 V, 1.35 V, 1.4 V with ± 3% tolerances) by implementing simple board changes such as reference resistor values or input pin configuration modifications. Examples of such supplies include the PT4660, PT5500, PT5520, PT6440, and PT6930 series from Power Trends, a subsidiary of Texas Instruments. Not incorporating a flexible supply may limit the system's ability to easily adapt to future versions of C64x devices.

All voltage values are with respect to V<sub>SS</sub>.

<sup>(2)</sup> The absolute maximum ratings should not be exceeded for more than 30% of the cycle period.

SPRS200J-JULY 2002-REVISED AUGUST 2005

# 4.3 Electrical Characteristics Over Recommended Ranges of Supply Voltage and Operating Case Temperature (Unless Otherwise Noted)

|                    | PARAMETER                              | TEST CONDITIONS (1)                                                                                     | MIN                                | TYP  | MAX                                | UNIT |
|--------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------|------|------------------------------------|------|
| $V_{OH}$           | High-level output voltage (except PCI) | DV <sub>DD</sub> = MIN, I <sub>OH</sub> = MAX                                                           | 2.4                                |      |                                    | V    |
| $V_{OHP}$          | High-level output voltage (PCI)        | $I_{OHP} = -0.5 \text{ mA}, DV_{DD} = 3.3 \text{ V}$                                                    | 0.9DV <sub>DD</sub> <sup>(2)</sup> |      |                                    | V    |
| $V_{OL}$           | Low-level output voltage (except PCI)  | $DV_{DD} = MIN, I_{OL} = MAX$                                                                           |                                    |      | 0.4                                | V    |
| $V_{OLP}$          | Low-level output voltage (PCI)         | $I_{OLP} = 1.5 \text{ mA}, DV_{DD} = 3.3 \text{ V}$                                                     |                                    |      | 0.1DV <sub>DD</sub> <sup>(2)</sup> | V    |
| l <sub>l</sub> Ir  |                                        | $V_I = V_{SS}$ to $DV_{DD}$ no opposing internal resistor                                               |                                    |      | ±10                                | uA   |
|                    | Input current (except PCI)             | $V_{I} = V_{SS}$ to $DV_{DD}$ opposing internal pullup resistor $^{(3)}$                                | 50                                 | 100  | 150                                | uA   |
|                    |                                        | V <sub>I</sub> = V <sub>SS</sub> to DV <sub>DD</sub> opposing internal pulldown resistor <sup>(3)</sup> | -150                               | -100 | <b>–</b> 50                        | uA   |
| I <sub>IP</sub>    | Input leakage current (PCI) (4)        | 0 < V <sub>IP</sub> < DV <sub>DD</sub> = 3.3 V                                                          |                                    |      | ±10                                | uA   |
|                    |                                        | EMIF, CLKOUT4, CLKOUT6, EMUx                                                                            |                                    |      | -16                                | mA   |
| I <sub>OH</sub>    | High-level output current              | Video Ports, Timer, TDO, GPIO<br>(Excluding GP0[15:9, 2, 1]), McBSP                                     |                                    |      | -8                                 | mA   |
|                    |                                        | PCI/HPI                                                                                                 |                                    |      | -0.5 <sup>(2)</sup>                | mA   |
| l <sub>OL</sub> Lo |                                        | EMIF, CLKOUT4, CLKOUT6, EMUx                                                                            |                                    |      | 16                                 | mA   |
|                    | Low-level output current               | Video Ports, Timer, TDO, GPIO<br>(Excluding GP0[15:9, 2, 1]), McBSP                                     |                                    |      | 8                                  | mA   |
|                    | ·                                      | SCL0 and SDA0                                                                                           |                                    |      | 3                                  | mA   |
|                    |                                        | PCI/HPI                                                                                                 |                                    |      | 1.5 <sup>(2)</sup>                 | mA   |
| l <sub>OZ</sub>    | Off-state output current               | V <sub>O</sub> = DV <sub>DD</sub> or 0 V                                                                |                                    |      | ±10                                | uA   |
| I <sub>CDD</sub>   |                                        | CV <sub>DD</sub> = 1.4 V, CPU clock = 720 MHz                                                           |                                    | 1090 |                                    | mA   |
|                    | Core supply current <sup>(5)</sup>     | CV <sub>DD</sub> = 1.4 V, CPU clock = 600 MHz                                                           |                                    | 890  |                                    | mA   |
|                    |                                        | CV <sub>DD</sub> = 1.2 V, CPU clock = 500 MHz                                                           |                                    | 620  |                                    | mA   |
| I <sub>DDD</sub>   |                                        | DV <sub>DD</sub> = 3.3 V, CPU clock = 720 MHz                                                           |                                    | 210  |                                    | mA   |
|                    | I/O supply current <sup>(5)</sup>      | DV <sub>DD</sub> = 3.3 V, CPU clock = 600 MHz                                                           |                                    | 210  |                                    | mA   |
|                    |                                        | DV <sub>DD</sub> = 3.3 V, CPU clock = 500 MHz                                                           |                                    | 165  |                                    | mA   |
| $C_{i}$            | Input capacitance                      |                                                                                                         |                                    |      | 10                                 | pF   |
| Co                 | Output capacitance                     |                                                                                                         |                                    |      | 10                                 | pF   |

- (1) For test conditions shown as MIN, MAX, or NOM, use the appropriate value specified in the recommended operating conditions table.
- (2) These rated numbers are from the PCI specification version 2.3. The DC specification and AC specification are defined in Table 5-3 and Table 5-4, respectively.
- (3) Applies only to pins with an internal pullup (IPU) or pulldown (IPD) resistor.
- (4) PCI input leakage currents include Hi-Z output leakage for all bidirectional buffers with 3-state outputs.
- 5) Measured with average activity (50% high/50% low power) at 25°C case temperature and 133-MHz EMIF for –600 and –720 speeds (100-MHz EMIF for –500 speed). This model represents a device performing high-DSP-activity operations 50% of the time, and the remainder performing low-DSP-activity operations. The high/low-DSP-activity models are defined as follows:
  - High-DSP-Activity Model:
    - CPU: 8 instructions/cycle with 2 LDDW instructions [L1 Data Memory: 128 bits/cycle via LDDW instructions;
       L1 Program Memory: 256 bits/cycle; L2/EMIF EDMA: 50% writes, 50% reads to/from SDRAM (50% bit-switching)]
    - McBSP: 2 channels at E1 rate
    - Timers: 2 timers at maximum rate
  - Low-DSP-Activity Model:
    - CPU: 2 instructions/cycle with 1 LDH instruction [L1 Data Memory: 16 bits/cycle; L1 Program Memory: 256 bits per 4 cycles; L2/EMIF EDMA: None]
    - McBSP: 2 channels at E1 rate
    - Timers: 2 timers at maximum rate

The actual current draw is highly application-dependent. For more details on core and I/O activity, refer to the *TMS320DMx Power Consumption Summary* application report (literature number SPRA962).

# 5 DM642 Peripheral Information and Electrical Specifications

#### 5.1 Parameter Information

#### 5.1.1 Parameter Information Device-Specific Information



NOTE: The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings.

Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.

Figure 5-1. Test Load Circuit for AC Timing Measurements

The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving.

#### 5.1.1.1 Signal Transition Levels

All input and output timing parameters are referenced to 1.5 V for both "0" and "1" logic levels.



Figure 5-2. Input and Output Voltage Reference Levels for AC Timing Measurements

All rise and fall transition timing parameters are referenced to  $V_{IL}$  MAX and  $V_{IH}$  MIN for input clocks,  $V_{OL}$ MAX and  $V_{OH}$  MIN for output clocks,  $V_{ILP}$  MAX and  $V_{IHP}$  MIN for PCI input clocks, and  $V_{OLP}$  MAX and  $V_{OHP}$  MIN for PCI output clocks.



Figure 5-3. Rise and Fall Transition Time Voltage Reference Levels



#### 5.1.1.2 Signal Transition Rates

All timings are tested with an input edge rate of 4 Volts per nanosecond (4 V/ns).

## 5.1.1.3 Timing Parameters and Board Routing Analysis

The timing parameter values specified in this data sheet do *not* include delays by board routings. As a good board design practice, such delays must *always* be taken into account. Timing values may be adjusted by increasing/decreasing such delays. TI recommends utilizing the available I/O buffer information specification (IBIS) models to analyze the timing characteristics correctly. To properly use IBIS models to attain accurate timing analysis for a given system, see the *Using IBIS Models for Timing Analysis* application report (literature number SPRA839). If needed, external logic hardware such as buffers may be used to compensate any timing differences.

For inputs, timing is most impacted by the round-trip propagation delay from the DSP to the external device and from the external device to the DSP. This round-trip delay tends to negatively impact the input setup time margin, but also tends to improve the input hold time margins (see Table 5-1 and Figure 5-4).

Figure 5-4 represents a general transfer between the DSP and an external device. The figure also represents board route delays and how they are perceived by the DSP and the external device.

Table 5-1. Board-Level Timing Example (see Figure 5-4)

| NO. | DESCRIPTION                            |
|-----|----------------------------------------|
| 1   | Clock route delay                      |
| 2   | Minimum DSP hold time                  |
| 3   | Minimum DSP setup time                 |
| 4   | External device hold time requirement  |
| 5   | External device setup time requirement |
| 6   | Control signal route delay             |
| 7   | External device hold time              |
| 8   | External device access time            |
| 9   | DSP hold time requirement              |
| 10  | DSP setup time requirement             |
| 11  | Data route delay                       |





- A. Control signals include data for Writes.
- B. Data signals are generated during Reads from an external device.

Figure 5-4. Board-Level Input/Output Timings

## 5.2 Recommended Clock and Control Signal Transition Behavior

All clocks and control signals *must* transition between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}$ ) in a monotonic manner.

# 5.3 Power Supplies

For more information regarding TI's power management products and suggested devices to power TI DSPs, visit <a href="https://www.ti.com/dsppower">www.ti.com/dsppower</a>.

# 5.3.1 Power-Supply Sequencing

TI DSPs do not require specific power sequencing between the core supply and the I/O supply. However, systems should be designed to ensure that neither supply is powered up for extended periods of time (>1 second) if the other supply is below the proper operating voltage.



# 5.3.2 Power-Supply Design Considerations

A dual-power supply with simultaneous sequencing can be used to eliminate the delay between core and I/O power up. A Schottky diode can also be used to tie the core rail to the I/O rail (see Figure 5-5).



Figure 5-5. Schottky Diode Diagram

Core and I/O supply voltage regulators should be located close to the DSP (or DSP array) to minimize inductance and resistance in the power delivery path. Additionally, when designing for high-performance applications utilizing the C6000™ platform of DSPs, the PC board should include separate power planes for core, I/O, and ground, all bypassed with high-quality low-ESL/ESR capacitors.

#### 5.3.3 Power-Supply Decoupling

In order to properly decouple the supply planes from system noise, place as many capacitors (caps) as possible close to the DSP. Assuming 0603 caps, the user should be able to fit a total of 60 caps, 30 for the core supply and 30 for the I/O supply. These caps need to be close to the DSP power pins, no more than 1.25 cm maximum distance to be effective. Physically smaller caps, such as 0402, are better because of their lower parasitic inductance. Proper capacitance values are also important. Small bypass caps (near 560 pF) should be closest to the power pins. Medium bypass caps (220 nF or as large as can be obtained in a small package) should be next closest. TI recommends no less than 8 small and 8 medium caps per supply (32 total) be placed immediately next to the BGA vias, using the "interior" BGA space and at least the corners of the "exterior".

Eight larger caps (4 for each supply) can be placed further away for bulk decoupling. Large bulk caps (on the order of  $100 \mu F$ ) should be furthest away (but still as close as possible). No less than 4 large caps per supply (8 total) should be placed outside of the BGA.

Any cap selection needs to be evaluated from a yield/manufacturing point-of-view. As with the selection of any component, verification of capacitor availability over the product's production lifetime should be considered.

#### 5.3.4 Peripheral Power-Down Operation

The DM642 device can be powered down in three ways:

- Power-down due to pin configuration
- Power-down due to software configuration relates to the default state of the peripheral configuration bits in the PERCFG register.
- Power-down during run-time via software configuration

On the DM642 device, the HPI, PCI, and EMAC and MDIO peripherals are controlled (selected) at the pin level during chip reset (e.g., PCI\_EN, HD5, and MAC\_EN pins).



The McASP0, McBSP0, McBSP1, VP0, VP1, VP2, and I2C0 peripheral functions are selected via the peripheral configuration (PERCFG) register bits.

For more detailed information on the peripheral configuration pins and the PERCFG register bits, see the Device Configurations section of this document.

# 5.3.5 Power-Down Modes Logic

Figure 5-6 shows the power-down mode logic on the DM642.



A. External input clocks, with the exception of CLKIN, are not gated by the power-down mode logic.

Figure 5-6. Power-Down Mode Logic<sup>(A)</sup>



# 5.3.6 Triggering, Wake-up, and Effects

The power-down modes and their wake-up methods are programmed by setting the PWRD field (bits 15–10) of the control status register (CSR). The PWRD field of the CSR is shown in Figure 5-7 and described in Table 5-2. When writing to the CSR, all bits of the PWRD field should be set at the same time. Logic 0 should be used when writing to the reserved bit (bit 15) of the PWRD field. The CSR is discussed in detail in the *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189).



**Legend**: R/W = Readable/Writable, -n = value after reset

NOTE: The shaded bits are not part of the power-down logic discussion and therefore are not covered here. For information on these other bit fields in the CSR register, see the *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189).

Figure 5-7. PWRD Field of the CSR Register

A delay of up to nine clock cycles may occur after the instruction that sets the PWRD bits in the CSR before the PD mode takes effect. As best practice, NOPs should be padded after the PWRD bits are set in the CSR to account for this delay.

If PD1 mode is terminated by a non-enabled interrupt, the program execution returns to the instruction where PD1 took effect. If PD1 mode is terminated by an enabled interrupt, the interrupt service routine will be executed first, then the program execution returns to the instruction where PD1 took effect. In the case with an enabled interrupt, the GIE bit in the CSR and the NMIE bit in the interrupt enable register (IER) must also be set in order for the interrupt service routine to execute; otherwise, execution returns to the instruction where PD1 took effect upon PD1 mode termination by an enabled interrupt.

PD2 and PD3 modes can only be aborted by device reset. Table 5-2 summarizes all the power-down modes.



#### Table 5-2. Characteristics of the Power-Down Modes

| PRWD Field<br>(BITS 15-10) | POWER-DOWN<br>MODE | WAKE-UP METHOD                              | EFFECT ON CHIP'S OPERATION                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------|--------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000000                     | No power-down      | _                                           | _                                                                                                                                                                                                                                                                                                                                                                                                         |
| 001001                     | PD1                | Wake by an enabled interrupt                | CPU halted (except for the interrupt logic)                                                                                                                                                                                                                                                                                                                                                               |
| 010001                     | PD1                | Wake by an enabled or non-enabled interrupt | Power-down mode blocks the internal clock inputs at the boundary of the CPU, preventing most of the CPU's logic from switching. During PD1, EDMA transactions can proceed between peripherals and internal memory.                                                                                                                                                                                        |
| 011010                     | PD2 <sup>(1)</sup> | Wake by a device reset                      | Output clock from PLL is halted, stopping the internal clock structure from switching and resulting in the entire chip being halted. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off.                                                                                                                                |
| 011100                     | PD3 <sup>(1)</sup> | Wake by a device reset                      | Input clock to the PLL stops generating clocks. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off. Following reset, the PLL needs time to re-lock, just as it does following power-up.  Wake-up from PD3 takes longer than wake-up from PD2 because the PLL needs to be re-locked, just as it does following power-up. |
| All others                 | Reserved           | _                                           | _                                                                                                                                                                                                                                                                                                                                                                                                         |

<sup>(1)</sup> When entering PD2 and PD3, all functional I/O remains in the previous state. However, for peripherals which are asynchronous in nature or peripherals with an external clock source, output signals may transition in response to stimulus on the inputs. Under these conditions, peripherals will not operate according to specifications.

#### 5.3.7 C64x Power-Down Mode with an Emulator

If user power-down modes are programmed, and an emulator is attached, the modes will be masked to allow the emulator access to the system. This condition prevails until the emulator is reset or the cable is removed from the header. If power measurements are to be performed when in a power-down mode, the emulator cable should be removed.

When the DSP is in power-down mode PD2 or PD3, emulation logic will force any emulation execution command (such as Step or Run) to spin in IDLE. For this reason, PC writes (such as loading code) will fail. A DSP reset will be required to get the DSP out of PD2/PD3.



# 5.4 Enhanced Direct Memory Access (EDMA) Controller

The EDMA controller handles all data transfers between the level-two (L2) cache/memory controller and the device peripherals on the DM642 DSP. These data transfers include cache servicing, non-cacheable memory accesses, user-programmed data transfers, and host accesses.

## 5.4.1 EDMA Device-Specific Information

#### 5.4.1.1 EDMA Channel Synchronization Events

The C64x EDMA supports up to 64 EDMA channels which service peripheral devices and external memory. Table 5-3 lists the source of C64x EDMA synchronization events associated with each of the programmable EDMA channels. For the DM642 device, the association of an event to a channel is fixed; each of the EDMA channels has one specific event associated with it. These specific events are captured in the EDMA event registers (ERL, ERH) even if the events are disabled by the EDMA event enable registers (EERL, EERH). The priority of each event can be specified independently in the transfer parameters stored in the EDMA parameter RAM. For more detailed information on the EDMA module and how EDMA events are enabled, captured, processed, linked, chained, and cleared, etc., see the TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRU234).

Table 5-3. TMS320DM642 EDMA Channel Synchronization Events<sup>(1)</sup>

| EDMA<br>CHANNEL | EVENT NAME      | EVENT DESCRIPTION                    |
|-----------------|-----------------|--------------------------------------|
| 0               | DSP_INT         | HPI/PCI-to-DSP interrupt             |
| 1               | TINT0           | Timer 0 interrupt                    |
| 2               | TINT1           | Timer 1 interrupt                    |
| 3               | SD_INTA         | EMIFA SDRAM timer interrupt          |
| 4               | GPINT4/EXT_INT4 | GP0 event 4/External interrupt pin 4 |
| 5               | GPINT5/EXT_INT5 | GP0 event 5/External interrupt pin 5 |
| 6               | GPINT6/EXT_INT6 | GP0 event 6/External interrupt pin 6 |
| 7               | GPINT7/EXT_INT7 | GP0 event 7/External interrupt pin 7 |
| 8               | GPINT0          | GP0 event 0                          |
| 9               | GPINT1          | GP0 event 1                          |
| 10              | GPINT2          | GP0 event 2                          |
| 11              | GPINT3          | GP0 event 3                          |
| 12              | XEVT0           | McBSP0 transmit event                |
| 13              | REVT0           | McBSP0 receive event                 |
| 14              | XEVT1           | McBSP1 transmit event                |
| 15              | REVT1           | McBSP1 receive event                 |
| 16              | VP0EVTYA        | VP0 Channel A Y event DMA request    |
| 17              | VP0EVTUA        | VP0 Channel A Cb event DMA request   |
| 18              | VP0EVTVA        | VP0 Channel A Cr event DMA request   |
| 19              | TINT2           | Timer 2 interrupt                    |
| 20–23           |                 | None                                 |
| 24              | VP0EVTYB        | VP0 Channel B Y event DMA request    |
| 25              | VP0EVTUB        | VP0 Channel B Cb event DMA request   |
| 26              | VP0EVTVB        | VP0 Channel B Cr event DMA request   |

<sup>(1)</sup> In addition to the events shown in this table, each of the 64 channels can also be synchronized with the transfer completion or alternate transfer completion events. For more detailed information on EDMA event-transfer chaining, see the TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRU234).



# Table 5-3. TMS320DM642 EDMA Channel Synchronization Events (continued)

| EDMA<br>CHANNEL | EVENT NAME | EVENT DESCRIPTION                  |
|-----------------|------------|------------------------------------|
| 27–31           | -          | None                               |
| 32              | AXEVTE0    | McASP0 transmit even event         |
| 33              | AXEVTO0    | McASP0 transmit odd event          |
| 34              | AXEVT0     | McASP0 transmit event              |
| 35              | AREVTE0    | McASP0 receive even event          |
| 36              | AREVTO0    | McASP0 receive odd event           |
| 37              | AREVT0     | McASP0 receive event               |
| 38              | VP1EVTYB   | VP1 Channel B Y event DMA request  |
| 39              | VP1EVTUB   | VP1 Channel B Cb event DMA request |
| 40              | VP1EVTVB   | VP1 Channel B Cr event DMA request |
| 41              | VP2EVTYB   | VP2 Channel B Y event DMA request  |
| 42              | VP2EVTUB   | VP2 Channel B Cb event DMA request |
| 43              | VP2EVTVB   | VP2 Channel B Cr event DMA request |
| 44              | ICREVT0    | I2C0 receive event                 |
| 45              | ICXEVT0    | I2C0 transmit event                |
| 46–47           | -          | None                               |
| 48              | GPINT8     | GP0 event 8                        |
| 49              | GPINT9     | GP0 event 9                        |
| 50              | GPINT10    | GP0 event 10                       |
| 51              | GPINT11    | GP0 event 11                       |
| 52              | GPINT12    | GP0 event 12                       |
| 53              | GPINT13    | GP0 event 13                       |
| 54              | GPINT14    | GP0 event 14                       |
| 55              | GPINT15    | GP0 event 15                       |
| 56              | VP1EVTYA   | VP1 Channel A Y event DMA request  |
| 57              | VP1EVTUA   | VP1 Channel A Cb event DMA request |
| 58              | VP1EVTVA   | VP1 Channel A Cr event DMA request |
| 59              | VP2EVTYA   | VP2 Channel A Y event DMA request  |
| 60              | VP2EVTUA   | VP2 Channel A Cb event DMA request |
| 61              | VP2EVTVA   | VP2 Channel A Cr event DMA request |
| 62–63           |            | None                               |



# 5.4.2 EDMA Peripheral Register Description(s)

Table 5-4. EDMA Registers (C64x)

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                           |
|-----------------------|---------|-----------------------------------------|
| 01A0 0800 – 01A0 FF98 | _       | Reserved                                |
| 01A0 FF9C             | EPRH    | Event polarity high register            |
| 01A0 FFA4             | CIPRH   | Channel interrupt pending high register |
| 01A0 FFA8             | CIERH   | Channel interrupt enable high register  |
| 01A0 FFAC             | CCERH   | Channel chain enable high register      |
| 01A0 FFB0             | ERH     | Event high register                     |
| 01A0 FFB4             | EERH    | Event enable high register              |
| 01A0 FFB8             | ECRH    | Event clear high register               |
| 01A0 FFBC             | ESRH    | Event set high register                 |
| 01A0 FFC0             | PQAR0   | Priority queue allocation register 0    |
| 01A0 FFC4             | PQAR1   | Priority queue allocation register 1    |
| 01A0 FFC8             | PQAR2   | Priority queue allocation register 2    |
| 01A0 FFCC             | PQAR3   | Priority queue allocation register 3    |
| 01A0 FFDC             | EPRL    | Event polarity low register             |
| 01A0 FFE0             | PQSR    | Priority queue status register          |
| 01A0 FFE4             | CIPRL   | Channel interrupt pending low register  |
| 01A0 FFE8             | CIERL   | Channel interrupt enable low register   |
| 01A0 FFEC             | CCERL   | Channel chain enable low register       |
| 01A0 FFF0             | ERL     | Event low register                      |
| 01A0 FFF4             | EERL    | Event enable low register               |
| 01A0 FFF8             | ECRL    | Event clear low register                |
| 01A0 FFFC             | ESRL    | Event set low register                  |
| 01A1 0000 – 01A3 FFFF | _       | Reserved                                |

Table 5-5. Quick DMA (QDMA) and Pseudo Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                       |
|-----------------------|---------|-------------------------------------|
| 0200 0000             | QOPT    | QDMA options parameter register     |
| 0200 0004             | QSRC    | QDMA source address register        |
| 0200 0008             | QCNT    | QDMA frame count register           |
| 0200 000C             | QDST    | QDMA destination address register   |
| 0200 0010             | QIDX    | QDMA index register                 |
| 0200 0014 - 0200 001C |         | Reserved                            |
| 0200 0020             | QSOPT   | QDMA pseudo options register        |
| 0200 0024             | QSSRC   | QDMA psuedo source address register |
| 0200 0028             | QSCNT   | QDMA psuedo frame count register    |
| 0200 002C             | QSDST   | QDMA destination address register   |
| 0200 0030             | QSIDX   | QDMA psuedo index register          |



# Table 5-6. EDMA Parameter RAM (C64x)<sup>(1)</sup>

| HEX ADDRESS RANGE      | ACRONYM | REGISTER NAME                                  | COMMENTS                                                                      |
|------------------------|---------|------------------------------------------------|-------------------------------------------------------------------------------|
| 01A0 0000 – 01A0 0017  | -       | Parameters for Event 0 (6 words)               | Parameters for Event 0<br>(6 words) or Reload/Link Parameters for other Event |
| 01A0 0018 - 01A0 002F  | _       | Parameters for Event 1 (6 words)               |                                                                               |
| 01A0 0030 - 01A0 0047  | _       | Parameters for Event 2 (6 words)               |                                                                               |
| 01A0 0048 - 01A0 005F  | _       | Parameters for Event 3 (6 words)               |                                                                               |
| 01A0 0060 - 01A0 0077  | _       | Parameters for Event 4 (6 words)               |                                                                               |
| 01A0 0078 - 01A0 008F  | _       | Parameters for Event 5 (6 words)               |                                                                               |
| 01A0 0090 - 01A0 00A7  | _       | Parameters for Event 6 (6 words)               |                                                                               |
| 01A0 00A8 - 01A0 00BF  | -       | Parameters for Event 7 (6 words)               |                                                                               |
| 01A0 00C0 - 01A0 00D7  | -       | Parameters for Event 8 (6 words)               |                                                                               |
| 01A0 00D8 - 01A0 00EF  | -       | Parameters for Event 9 (6 words)               |                                                                               |
| 01A0 00F0 - 01A0 00107 | _       | Parameters for Event 10 (6 words)              |                                                                               |
| 01A0 0108 - 01A0 011F  | _       | Parameters for Event 11 (6 words)              |                                                                               |
| 01A0 0120 - 01A0 0137  | -       | Parameters for Event 12 (6 words)              |                                                                               |
| 01A0 0138 - 01A0 014F  | -       | Parameters for Event 13 (6 words)              |                                                                               |
| 01A0 0150 - 01A0 0167  | -       | Parameters for Event 14 (6 words)              |                                                                               |
| 01A0 0168 - 01A0 017F  | _       | Parameters for Event 15 (6 words)              |                                                                               |
| 01A0 0180 - 01A0 0197  | _       | Parameters for Event 16 (6 words)              |                                                                               |
| 01A0 0198 - 01A0 01AF  | -       | Parameters for Event 17 (6 words)              |                                                                               |
|                        |         |                                                |                                                                               |
| 01A0 05D0 - 01A0 05E7  | -       | Parameters for Event 62 (6 words)              |                                                                               |
| 01A0 05E8 - 01A0 05FF  | _       | Parameters for Event 63 (6 words)              |                                                                               |
| 01A0 0600 – 01A0 0617  | _       | Reload/link parameters for Event 0 (6 words)   | Reload/Link Parameters for other Event 0–15                                   |
| 01A0 0618 - 01A0 062F  | _       | Reload/link parameters for Event 1 (6 words)   |                                                                               |
|                        |         |                                                |                                                                               |
| 01A0 07E0 - 01A0 07F7  | _       | Reload/link parameters for Event 20 (6 words)  |                                                                               |
| 01A0 07F8 - 01A0 080F  | _       | Reload/link parameters for Event 21 (6 words)  |                                                                               |
| 01A0 0810 - 01A0 0827  | _       | Reload/link parameters for Event 22 (6 words)  |                                                                               |
|                        |         |                                                |                                                                               |
| 01A0 13C8 - 01A0 13DF  |         | Reload/link parameters for Event 147 (6 words) |                                                                               |
| 01A0 13E0 - 01A0 13F7  | _       | Reload/link parameters for Event 148 (6 words) |                                                                               |
| 01A0 13F8 - 01A0 13FF  | _       | Scratch pad area (2 words)                     |                                                                               |
| 01A0 1400 – 01A3 FFFF  | _       | Reserved                                       |                                                                               |

<sup>(1)</sup> The DM642 device has 213 EDMA parameters total: 64-Event/Reload channels and 149-Reload only parameter sets [six (6) words each] that can be used to reload/link EDMA transfers.



## 5.5 Interrupts

#### 5.5.1 Interrupt Sources and Interrupt Selector

The C64x DSP core supports 16 prioritized interrupts, which are listed in Table 5-7. The highest-priority interrupt is INT\_00 (dedicated to RESET) while the lowest-priority interrupt is INT\_15. The first four interrupts (INT\_00-INT\_03) are non-maskable and fixed. The remaining interrupts (INT\_04-INT\_15) are maskable and default to the interrupt source specified in Table 5-7. The interrupt source for interrupts 4-15 can be programmed by modifying the selector value (binary value) in the corresponding fields of the Interrupt Selector Control registers: MUXH (address 0x019C0000) and MUXL (address 0x019C0004).

Table 5-7. DM642 DSP Interrupts

| CPU<br>INTERRUPT<br>NUMBER | INTERRUPT<br>SELECTOR<br>CONTROL<br>REGISTER | SELECTOR<br>VALUE<br>(BINARY) | INTERRUPT<br>EVENT | INTERRUPT SOURCE                           |
|----------------------------|----------------------------------------------|-------------------------------|--------------------|--------------------------------------------|
| INT_00 <sup>(1)</sup>      | -                                            | _                             | RESET              |                                            |
| INT_01 <sup>(1)</sup>      | -                                            | _                             | NMI                |                                            |
| INT_02 <sup>(1)</sup>      | -                                            | _                             | Reserved           | Reserved. Do not use.                      |
| INT_03 <sup>(1)</sup>      | -                                            | -                             | Reserved           | Reserved. Do not use.                      |
| INT_04 <sup>(2)</sup>      | MUXL[4:0]                                    | 00100                         | GPINT4/EXT_INT4    | GP0 interrupt 4/External interrupt pin 4   |
| INT_05 <sup>(2)</sup>      | MUXL[9:5]                                    | 00101                         | GPINT5/EXT_INT5    | GP0 interrupt 5/External interrupt pin 5   |
| INT_06 <sup>(2)</sup>      | MUXL[14:10]                                  | 00110                         | GPINT6/EXT_INT6    | GP0 interrupt 6/External interrupt pin 6   |
| INT_07 <sup>(2)</sup>      | MUXL[20:16]                                  | 00111                         | GPINT7/EXT_INT7    | GP0 interrupt 7/External interrupt pin 7   |
| INT_08 <sup>(2)</sup>      | MUXL[25:21]                                  | 01000                         | EDMA_INT           | EDMA channel (0 through 63) interrupt      |
| INT_09 <sup>(2)</sup>      | MUXL[30:26]                                  | 01001                         | EMU_DTDMA          | EMU DTDMA                                  |
| INT_10 <sup>(2)</sup>      | MUXH[4:0]                                    | 00011                         | SD_INTA            | EMIFA SDRAM timer interrupt                |
| INT_11 <sup>(2)</sup>      | MUXH[9:5]                                    | 01010                         | EMU_RTDXRX         | EMU real-time data exchange (RTDX) receive |
| INT_12 <sup>(2)</sup>      | MUXH[14:10]                                  | 01011                         | EMU_RTDXTX         | EMU RTDX transmit                          |
| INT_13 <sup>(2)</sup>      | MUXH[20:16]                                  | 00000                         | DSP_INT            | HPI/PCI-to-DSP interrupt                   |
| INT_14 <sup>(2)</sup>      | MUXH[25:21]                                  | 00001                         | TINT0              | Timer 0 interrupt                          |
| INT_15 <sup>(2)</sup>      | MUXH[30:26]                                  | 00010                         | TINT1              | Timer 1 interrupt                          |
| -                          | _                                            | 01100                         | XINT0              | McBSP0 transmit interrupt                  |
| _                          | _                                            | 01101                         | RINT0              | McBSP0 receive interrupt                   |
| -                          | _                                            | 01110                         | XINT1              | McBSP1 transmit interrupt                  |
| _                          | -                                            | 01111                         | RINT1              | McBSP1 receive interrupt                   |
| _                          | -                                            | 10000                         | GPINT0             | GP0 interrupt 0                            |
| -                          | _                                            | 10001                         | Reserved           | Reserved. Do not use.                      |
| -                          | _                                            | 10010                         | Reserved           | Reserved. Do not use.                      |
| -                          | _                                            | 10011                         | TINT2              | Timer 2 interrupt                          |
| _                          | -                                            | 10100                         | Reserved           | Reserved. Do not use.                      |
| _                          | -                                            | 10101                         | Reserved           | Reserved. Do not use.                      |
| -                          | -                                            | 10110                         | ICINT0             | I2C0 interrupt                             |
| _                          | -                                            | 10111                         | Reserved           | Reserved. Do not use.                      |
| _                          | -                                            | 11000                         | EMAC_MDIO_INT      | EMAC/MDIO interrupt                        |
| _                          | -                                            | 11001                         | VPINT0             | VP0 interrupt                              |
| _                          | -                                            | 11010                         | VPINT1             | VP1 interrupt                              |

<sup>(1)</sup> Interrupts INT\_00 through INT\_03 are non-maskable and fixed.Interrupts

<sup>(2)</sup> INT\_04 through INT\_15 are programmable by modifying the binary selector values in the Interrupt Selector Control registers fields.

Table 5-7 shows the default interrupt sources for Interrupts INT\_04 through INT\_15. For more detailed information on interrupt sources and selection, see the TMS320C6000 DSP Interrupt Selector Reference Guide (literature number SPRU646).



# Table 5-7. DM642 DSP Interrupts (continued)

| CPU<br>INTERRUPT<br>NUMBER | INTERRUPT<br>SELECTOR<br>CONTROL<br>REGISTER | SELECTOR<br>VALUE<br>(BINARY) | INTERRUPT<br>EVENT | INTERRUPT SOURCE          |  |
|----------------------------|----------------------------------------------|-------------------------------|--------------------|---------------------------|--|
| _                          | _                                            | 11011                         | VPINT2             | VP2 interrupt             |  |
| _                          | _                                            | 11100                         | AXINT0             | McASP0 transmit interrupt |  |
| _                          | _                                            | 11101                         | ARINT0             | McASP0 receive interrupt  |  |
| _                          | _                                            | 11110 – 11111                 | Reserved           | Reserved. Do not use.     |  |

# 5.5.2 Interrupts Peripheral Register Description(s)

Table 5-8. Interrupt Selector Registers (C64x)

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME               | COMMENTS                                                          |
|-----------------------|---------|-----------------------------|-------------------------------------------------------------------|
| 019C 0000             | MUXH    | Interrupt multiplexer high  | Selects which interrupts drive CPU interrupts 10–15 (INT10–INT15) |
| 019C 0004             | MUXL    | Interrupt multiplexer low   | Selects which interrupts drive CPU interrupts 4–9 (INT04–INT09)   |
| 019C 0008             | EXTPOL  | External interrupt polarity | Sets the polarity of the external interrupts (EXT_INT4-EXT_INT7)  |
| 019C 000C – 019F FFFF | 1       | Reserved                    |                                                                   |

# 5.5.3 External Interrupts Electrical Data/Timing

Table 5-9. Timing Requirements for External Interrupts (1) (see Figure 5-8)

| NO. |                       |                                           | -50<br>-60<br>-72 | 0   | UNIT |
|-----|-----------------------|-------------------------------------------|-------------------|-----|------|
|     |                       |                                           | MIN               | MAX |      |
| 4   |                       | Width of the NMI interrupt pulse low      | 4P                |     | ns   |
| '   | <sup>L</sup> w(ILOW)  | Width of the EXT_INT interrupt pulse low  | 8P                |     | ns   |
| 2   |                       | Width of the NMI interrupt pulse high     | 4P                |     | ns   |
| 2   | <sup>L</sup> w(IHIGH) | Width of the EXT_INT interrupt pulse high | 8P                |     | ns   |

(1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.



Figure 5-8. External/NMI Interrupt Timing



#### 5.6 Reset

A hardware reset (RESET) is required to place the DSP into a known good state out of power-up. The RESET signal can be asserted (pulled low) prior to ramping the core and I/O voltages or after the core and I/O voltages have reached their proper operating conditions. As a best practice, reset should be held low during power-up. Prior to deasserting RESET (low-to-high transition), the core and I/O voltages should be at their proper operating conditions and CLKIN should also be running at the correct frequency. When PCI is enabled, the PCI input clock (PCLK) must be running prior to deasserting RESET as well.

When the PCI peripheral is enabled, a WARMRESET can be performed via the host. A WARMRESET performs the same functionality as a hardware reset, but does not relatch the boot configuration pins. Whatever boot configuration that was latched on the previous hardware reset will be performed during the WARMRESET.

A hardware reset does not reset the PCI peripheral state machine. The PCI state machine is reset via the PRST signal. The PRST signal does not affect the DSP.

Emulation resets, done using Code Composer Studio™ IDE, have the same affect as a PCI WARMRESET.

For information on peripheral selection at the rising edge of RESET, see the Device Configuration section of this data manual.

#### 5.6.1 Reset Electrical Data/Timing

Table 5-10. Timing Requirements for Reset (see Figure 5-9)

| NO. |                            |                                                                 | -500<br>-600<br>-720    |     | UNIT |
|-----|----------------------------|-----------------------------------------------------------------|-------------------------|-----|------|
|     |                            |                                                                 | MIN                     | MAX |      |
| 1   | t <sub>w(RST)</sub>        | Width of the RESET pulse                                        | 250                     |     | μs   |
| 16  | t <sub>su(boot)</sub>      | Setup time, boot configuration bits valid before RESET high (1) | 4E or 4C <sup>(2)</sup> |     | ns   |
| 17  | t <sub>h(boot)</sub>       | Hold time, boot configuration bits valid after RESET high (1)   | 4P <sup>(3)</sup>       |     | ns   |
| 18  | t <sub>su(PCLK-RSTH)</sub> | Setup time, PCLK active before RESET high (4)                   | 32N                     |     | ns   |

- (1) AEA[22:19], LENDIAN, PCIEEAI, and HD5/AD5 are the boot configuration pins during device reset.
- (2) E = 1/AECLKIN clock frequency in ns. C = 1/CLKIN clock frequency in ns. Select the MIN parameter value, whichever value is larger.
- (3) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (4) N = the PCI input clock (PCLK) period in ns. When PCI is enabled (PCI\_EN = 1), this parameter *must* be met.



# Table 5-11. Switching Characteristics Over Recommended Operating Conditions During Reset (1)(2)(3) (see Figure 5-9)

| NO. |                              | PARAMETER                                                 | -500<br>-600<br>-720 | 0        | ns<br>ns<br>ns<br>ns |
|-----|------------------------------|-----------------------------------------------------------|----------------------|----------|----------------------|
|     |                              |                                                           | MIN                  | MAX      |                      |
| 2   | t <sub>d(RSTL-ECKI)</sub>    | Delay time, RESET low to AECLKIN synchronized internally  | 2E                   | 3P + 20E | ns                   |
| 3   | t <sub>d(RSTH-ECKI)</sub>    | Delay time, RESET high to AECLKIN synchronized internally | 2E                   | 8P + 20E | ns                   |
| 4   | t <sub>d(RSTL-ECKO1HZ)</sub> | Delay time, RESET low to AECLKOUT1 high impedance         | 2E                   |          | ns                   |
| 5   | t <sub>d(RSTH-ECKO1V)</sub>  | Delay time, RESET high to AECLKOUT1 valid                 |                      | 8P + 20E | ns                   |
| 6   | t <sub>d(RSTL-EMIFZHZ)</sub> | Delay time, RESET low to EMIF Z high impedance            | 2E                   | 3P + 4E  | ns                   |
| 7   | t <sub>d(RSTH-EMIFZV)</sub>  | Delay time, RESET high to EMIF Z valid                    | 16E                  | 8P + 20E | ns                   |
| 8   | t <sub>d(RSTL-EMIFHIV)</sub> | Delay time, RESET low to EMIF high group invalid          | 2E                   |          | ns                   |
| 9   | t <sub>d(RSTH-EMIFHV)</sub>  | Delay time, RESET high to EMIF high group valid           |                      | 8P + 20E | ns                   |
| 10  | t <sub>d(RSTL-EMIFLIV)</sub> | Delay time, RESET low to EMIF low group invalid           | 2E                   |          | ns                   |
| 11  | t <sub>d(RSTH-EMIFLV)</sub>  | Delay time, RESET high to EMIF low group valid            |                      | 8P + 20E | ns                   |
| 12  | t <sub>d(RSTL-LOWIV)</sub>   | Delay time, RESET low to low group invalid                | 0                    |          | ns                   |
| 13  | t <sub>d(RSTH-LOWV)</sub>    | Delay time, RESET high to low group valid                 |                      | 11P      | ns                   |
| 14  | t <sub>d(RSTL-ZHZ)</sub>     | Delay time, RESET low to Z group high impedance           | 0                    |          | ns                   |
| 15  | t <sub>d(RSTH-ZV)</sub>      | Delay time, RESET high to Z group valid                   | 2P                   | 8P       | ns                   |

(1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.

E = the EMIF input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA

EMIF Z group consists of: AEA[22:3], AED[63:0], ACE[3:0], ABE[7:0], AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, AAOE/ASDRAS/ASOE, ASOEX, ASDCKE, and APDT

EMIF high group consists of: AHOLDA (when the corresponding HOLD input is high)

EMIF low group consists of: ABUSREQ; AHOLDA (when the corresponding HOLD input is low)

Low group consists of: XSP\_CS, XSP\_CLK/MDCLK, and XSP\_DO/MDIO all of which apply only when PCI EEPROM is enabled (with PCI\_EN = 1 and MCBSP2\_EN = 0). Otherwise, the XSP\_CLK/MDCLK and XSP\_DO/MDIO pins are in the Z group. For more details on the PCI configuration pins, see the Device Configurations section of this data sheet.

Z group consists of: HD[31:0]/AD[31:0] and the muxed EMAC output pins, XSP\_CLK/MDCLK, XSP\_DO/MDIO, VP0D[2]/CLKX0, VP1D[2]/CLKX1, VP0D[3]/FSX0, VP1D[3]/FSX1, VP0D[4]/DX0, VP1D[4]/DX1, VP0D[8]/CLKR0, VP1D[8]/CLKR1, VP0D[7]/FSR0, VP1D[7]/FSR1, TOUTO, TOUT1, VDAC/GP0[8]/PCI66, GP0[10]/PCBE3, HR/M/PCBE2, HDS2/PCBE1, PCBE0, GP0[13]/PINTA, GP0[11]/PREQ, HDS1/PSERR, HCS/PPERR, HCNTL1/PDEVSEL, HAS/PPAR, HCNTL0/PSTOP, HHWIL/PTRDY (16-bit HPI mode only), HRDY/PIRDY, HINT/PFRAME, VP0D[19:9, 6,5,1,0], VP1D[19:9, 6,5,1,0], and VP2D[19:0].





- EMIF Z group consists of: AEA[22:3], AED[63:0], ACE[3:0], ABE[7:0], AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, AAOE/ASDRAS/ASOE, ASOE3, ASDCKE, EMIF high group of: AHOLDA consists (when the corresponding HOLD input EMIF low group consists of: ABUSREQ; AHOLDA (when the corresponding HOLD input is low) Low group consists of: XSP\_CS, XSP\_CLK/MDCLK, and XSP\_DO/MDIO all of which apply only when PCI EEPROM is enabled (with PCI\_EN = 1 and MCBSP2\_EN = 0). Otherwise, the XSP\_CLK/MDCLK and XSP\_DO/MDIO pins are in the Z group. For more details on the PCI configuration pins, see the Device Configurations section this data Z group consists of: HD[31:0]/AD[31:0] and the muxed EMAC output pins, XSP\_CLK/MDCLK, XSP\_DO/MDIO, VP0D[2]/CLKX0, VP1D[2]/CLKX1, VP0D[3]/FSX0, VP1D[3]/FSX1, VP0D[4]/DX0, VP1D[4]/DX1, VP0D[8]/CLKR0, VP1D[8]/CLKR1, VP0D[7]/FSR0, VP1D[7]/FSR1, TOUT0, TOUT1, VDAC/GP0[8]/PCI66, GP0[7:0], GP0[10]/PCBE3, HDS2/PCBE1, PCBE0, GP0[13]/PINTA, GP0[11]/PREQ, HDS1/PSERR, HR/W/PCBE2, HCS/PPERR, HCNTL1/PDEVSEL, HAS/PPAR, HCNTL0/PSTOP, HHWIL/PTRDY (16-bit HPI mode only), HRDY/PIRDY, HINT/PFRAME, VP0D[19:9, 6,5,1,0], VP1D[19:9, 6,5,1,0], and VP2D[19:0].
- B. If AEA[22:19], LENDIAN, PCIEEAI, and HD5/AD5 pins are actively driven, care must be taken to ensure no timing contention between parameters 6, 7, 14, 15, 16, and 17.
- C. **Boot and Device Configurations Inputs (during reset) include:** AEA[22:19], LENDIAN, PCIEEAI, and HD5/AD5. The PCI\_EN pin *must* be driven valid at all times and the user *must not* switch values throughout device operation.

Figure 5-9. Reset Timing<sup>(A)</sup>

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005



#### 5.7 Clock PLL

The PLL controller features hardware-configurable PLL multiplier controller, dividers (/2, /4, /6, and /8), and reset controller. The PLL controller accepts an input clock, as determined by the logic state on the CLKMODE[1:0] pins, from the CLKIN pin. The resulting clock outputs are passed to the DSP core, peripherals, and other modules inside the C6000™ DSP.

## 5.7.1 Clock PLL Device-Specific Information

Most of the internal C64x<sup>™</sup> DSP clocks are generated from a single source through the CLKIN pin. This source clock either drives the PLL, which multiplies the source clock frequency to generate the internal CPU clock, or bypasses the PLL to become the internal CPU clock.

To use the PLL to generate the CPU clock, the external PLL filter circuit must be properly designed. Figure 5-10 shows the external PLL circuitry for either x1 (PLL bypass) or other PLL multiply modes.

To minimize the clock jitter, a single clean power supply should power both the C64x<sup>™</sup> DSP device and the external clock oscillator circuit. The minimum CLKIN rise and fall times should also be observed. For the input clock timing requirements, see the *input and output clocks* electricals section.

Rise/fall times, duty cycles (high/low pulse durations), and the load capacitance of the external clock source must meet the DSP requirements in this data sheet (see the *electrical characteristics over recommended ranges of supply voltage and operating case temperature* table and the *input and output clocks* electricals section).





(For the PLL Options, CLKMODE Pins Setup, and PLL Clock Frequency Ranges, see the "TMS320DM642 PLL Multiply Factor Options, Clock Frequency Ranges, and Typical Lock Time" table.)

NOTES: Place all PLL external components (C1, C2, and the EMI Filter) as close to the C6000™ DSP device as possible. For the best performance, TI recommends that all the PLL external components be on a single side of the board without jumpers, switches, or components other than the ones shown.

For reduced PLL jitter, maximize the spacing between switching signals and the PLL external components (C1, C2, and the EMI Filter).

The 3.3-V supply for the EMI filter must be from the same 3.3-V power plane supplying the I/O voltage, D<sub>VDD</sub>. EMI filter manufacturer TDK part number ACF451832-333, -223, -153, -103. Panasonic part number EXCCET103U.

Figure 5-10. External PLL Circuitry for Either PLL Multiply Modes or x1 (Bypass) Mode



# Table 5-12. TMS320DM642 PLL Multiply Factor Options, Clock Frequency Ranges, and Typical Lock Time<sup>(1)(2)</sup>

|          | GDK and ZDK PACKAGES – 23 x 23 mm BGA,<br>GNZ and ZNZ PACKAGES – 27 x 27 mm BGA |                                      |                         |                                       |                        |                        |                                             |
|----------|---------------------------------------------------------------------------------|--------------------------------------|-------------------------|---------------------------------------|------------------------|------------------------|---------------------------------------------|
| CLKMODE1 | CLKMODE0                                                                        | CLKMODE<br>(PLL MULTIPLY<br>FACTORS) | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>RANGE (MHz) | CLKOUT4<br>RANGE (MHz) | CLKOUT6<br>RANGE (MHz) | TYPICAL<br>LOCK TIME<br>(µs) <sup>(3)</sup> |
| 0        | 0                                                                               | Bypass (x1)                          | 30–75                   | 30–75                                 | 7.5–18.8               | 5–12.5                 | N/A                                         |
| 0        | 1                                                                               | x6                                   | 30–75                   | 180–450                               | 45–112.5               | 30–75                  | 75                                          |
| 1        | 0                                                                               | x12                                  | 30–50                   | 360–600                               | 90–150                 | 60–100                 | 75                                          |
| 1        | 1                                                                               | Reserved                             | -                       | _                                     | _                      | _                      | -                                           |

- (1) These clock frequency range values are applicable to a DM642-600 speed device. For –500 and –720 device speed values, see the CLKIN timing requirements table for the specific device speed.
- (2) Use external pullup resistors on the CLKMODE pins (CLKMODE1 and CLKMODE0) to set the DM642 device to one of the valid PLL multiply clock modes (x6 or x12). With internal pulldown resistors on the CLKMODE pins (CLKMODE1, CLKMODE0), the default clock mode is x1 (bypass).
- (3) Under some operating conditions, the maximum PLL lock time may vary by as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 µs, the maximum value may be as long as 250 µs.

# 5.7.2 Clock PLL Electrical Data/Timing (Input and Output Clocks)

Table 5-13. Timing Requirements for CLKIN for -500 Devices (1)(2)(3) (see Figure 5-11)

|     |                        |                            |        |        | -50    | 0     |         |       |      |
|-----|------------------------|----------------------------|--------|--------|--------|-------|---------|-------|------|
| NO. |                        |                            | PLL MO | DE x12 | PLL MO | DE x6 | x1 (Byp | ass)  | UNIT |
|     |                        |                            | MIN    | MAX    | MIN    | MAX   | MIN     | MAX   |      |
| 1   | t <sub>c(CLKIN)</sub>  | Cycle time, CLKIN          | 24     | 33.3   | 13.3   | 33.3  | 13.3    | 33.3  | ns   |
| 2   | t <sub>w(CLKINH)</sub> | Pulse duration, CLKIN high | 0.45C  |        | 0.45C  |       | 0.45C   |       | ns   |
| 3   | t <sub>w(CLKINL)</sub> | Pulse duration, CLKIN low  | 0.45C  |        | 0.45C  |       | 0.45C   |       | ns   |
| 4   | t <sub>t(CLKIN)</sub>  | Transition time, CLKIN     |        | 5      |        | 5     |         | 1     | ns   |
| 5   | t <sub>J(CLKIN)</sub>  | Period jitter, CLKIN       |        | 0.02C  |        | 0.02C |         | 0.02C | ns   |

- (1) The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.
- (2) For more details on the PLL multiplier factors (x6, x12), see the Clock PLL section of this data sheet.
- (3) C = CLKIN cycle time in ns. For example, when CLKIN frequency is 50 MHz, use C = 20 ns.

Table 5-14. Timing Requirements for CLKIN for -600 Devices (1)(2)(3) (see Figure 5-11)

|     |                        |                            |         | -600   |        |       |         |       |      |
|-----|------------------------|----------------------------|---------|--------|--------|-------|---------|-------|------|
| NO. |                        |                            | PLL MOI | DE x12 | PLL MO | DE x6 | x1 (Byp | oass) | UNIT |
|     |                        |                            | MIN     | MAX    | MIN    | MAX   | MIN     | MAX   |      |
| 1   | t <sub>c(CLKIN)</sub>  | Cycle time, CLKIN          | 20      | 33.3   | 13.3   | 33.3  | 13.3    | 33.3  | ns   |
| 2   | t <sub>w(CLKINH)</sub> | Pulse duration, CLKIN high | 0.45C   |        | 0.45C  |       | 0.45C   |       | ns   |
| 3   | t <sub>w(CLKINL)</sub> | Pulse duration, CLKIN low  | 0.45C   |        | 0.45C  |       | 0.45C   |       | ns   |
| 4   | t <sub>t(CLKIN)</sub>  | Transition time, CLKIN     |         | 5      |        | 5     |         | 1     | ns   |
| 5   | t <sub>J(CLKIN)</sub>  | Period jitter, CLKIN       |         | 0.02C  |        | 0.02C |         | 0.02C | ns   |

- (1) The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.
- (2) For more details on the PLL multiplier factors (x6, x12), see the Clock PLL section of this data sheet.
- (3) C = CLKIN cycle time in ns. For example, when CLKIN frequency is 50 MHz, use C = 20 ns.



| Table 5-15. Timing Requirements for CLKIN for –720 Devices (1)(2)(3) (see Figure 5-1 | -11) |
|--------------------------------------------------------------------------------------|------|
|--------------------------------------------------------------------------------------|------|

|     |                        |                            |         |        | -72    | 0     |         |       |      |
|-----|------------------------|----------------------------|---------|--------|--------|-------|---------|-------|------|
| NO. |                        |                            | PLL MOI | DE x12 | PLL MO | DE x6 | x1 (Byp | ass)  | UNIT |
|     |                        |                            | MIN     | MAX    | MIN    | MAX   | MIN     | MAX   |      |
| 1   | t <sub>c(CLKIN)</sub>  | Cycle time, CLKIN          | 16.6    | 33.3   | 13.3   | 33.3  | 13.3    | 33.3  | ns   |
| 2   | t <sub>w(CLKINH)</sub> | Pulse duration, CLKIN high | 0.45C   |        | 0.45C  |       | 0.45C   |       | ns   |
| 3   | t <sub>w(CLKINL)</sub> | Pulse duration, CLKIN low  | 0.45C   |        | 0.45C  |       | 0.45C   |       | ns   |
| 4   | t <sub>t(CLKIN)</sub>  | Transition time, CLKIN     |         | 5      |        | 5     |         | 1     | ns   |
| 5   | t <sub>J(CLKIN)</sub>  | Period jitter, CLKIN       |         | 0.02C  |        | 0.02C |         | 0.02C | ns   |

- The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN. For more details on the PLL multiplier factors (x6, x12), see the *Clock PLL* section of this data sheet.
- C = CLKIN cycle time in ns. For example, when CLKIN frequency is 50 MHz, use C = 20 ns.



Figure 5-11. CLKIN Timing

Table 5-16. Switching Characteristics Over Recommended Operating Conditions for CLKOUT4<sup>(1)(2)(3)</sup> (see Figure 5-12)

| NO. |                       | -500<br>-600<br>-720<br>PARAMETER |             | )           | UNIT |
|-----|-----------------------|-----------------------------------|-------------|-------------|------|
|     |                       |                                   | CLKMODE = 3 | (1, x6, x12 |      |
|     |                       |                                   | MIN         | MAX         |      |
| 1   | t <sub>w(CKO4H)</sub> | Pulse duration, CLKOUT4 high      | 2P - 0.7    | 2P + 0.7    | ns   |
| 2   | t <sub>w(CKO4L)</sub> | Pulse duration, CLKOUT4 low       | 2P - 0.7    | 2P + 0.7    | ns   |
| 3   | $t_{t(CKO4)}$         | Transition time, CLKOUT4          |             | 1           | ns   |

- The reference points for the rise and fall transitions are measured at  $V_{OL}$  MAX and  $V_{OH}$  MIN.
- PH is the high period of CLKIN in ns and PL is the low period of CLKIN in ns.
- P = 1/CPU clock frequency in nanoseconds (ns)



Figure 5-12. CLKOUT4 Timing



Table 5-17. Switching Characteristics Over Recommended Operating Conditions for CLKOUT6<sup>(1)(2)(3)</sup> (see Figure 5-13)

| NO. |                       | PARAMETER                    | -500<br>-600<br>-720 | )           | UNIT |
|-----|-----------------------|------------------------------|----------------------|-------------|------|
|     |                       |                              | CLKMODE = 3          | (1, X6, X12 |      |
|     |                       |                              | MIN                  | MAX         |      |
| 1   | t <sub>w(CKO6H)</sub> | Pulse duration, CLKOUT6 high | 3P - 0.7             | 3P + 0.7    | ns   |
| 2   | t <sub>w(CKO6L)</sub> | Pulse duration, CLKOUT6 low  | 3P - 0.7             | 3P + 0.7    | ns   |
| 3   | t <sub>t(CKO6)</sub>  | Transition time, CLKOUT6     |                      | 1           | ns   |

- (1) The reference points for the rise and fall transitions are measured at  $V_{OL}$  MAX and  $V_{OH}$  MIN.
- (2) PH is the high period of CLKIN in ns and PL is the low period of CLKIN in ns.
- (3) P = 1/CPU clock frequency in nanoseconds (ns)



Figure 5-13. CLKOUT6 Timing

Table 5-18. Timing Requirements for AECLKIN for EMIFA (1)(2)(3) (see Figure 5-14)

| NO. |                      |                              | -50<br>-60<br>-72 | 00    | UNIT |
|-----|----------------------|------------------------------|-------------------|-------|------|
|     |                      |                              | MIN               | MAX   |      |
| 1   | t <sub>c(EKI)</sub>  | Cycle time, AECLKIN          | 6 <sup>(4)</sup>  | 16P   | ns   |
| 2   | t <sub>w(EKIH)</sub> | Pulse duration, AECLKIN high | 2.7               |       | ns   |
| 3   | t <sub>w(EKIL)</sub> | Pulse duration, AECLKIN low  | 2.7               |       | ns   |
| 4   | $t_{t(EKI)}$         | Transition time, AECLKIN     |                   | 3     | ns   |
| 5   | t <sub>J(EKI)</sub>  | Period jitter, AECLKIN       |                   | 0.02E | ns   |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) The reference points for the rise and fall transitions are measured at V<sub>IL</sub> MAX and V<sub>IH</sub> MIN.
- (3) E = the EMIF input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA.
- (4) Minimum AECLKIN cycle times must be met, even when AECLKIN is generated by an internal clock source. Minimum AECLKIN times are based on internal logic speed; the maximum useable speed of the EMIF may be lower due to AC timing requirements. On the 600 and 720 devices, 133-MHz operation is achievable if the requirements of the EMIF Device Speed section are met. On the 500 devices, 100-MHz operation is achievable if the requirements of the EMIF Device Speed section are met.



Figure 5-14. AECLKIN Timing for EMIFA



# Table 5-19. Switching Characteristics Over Recommended Operating Conditions for AECLKOUT1 for the EMIFA Module<sup>(1)(2)(3)</sup> (see Figure 5-15)

| NO. |                            | PARAMETER                                  | -50<br>-60<br>-73 | 00       | UNIT |
|-----|----------------------------|--------------------------------------------|-------------------|----------|------|
|     |                            |                                            | MIN               | MAX      |      |
| 1   | t <sub>w(EKO1H)</sub>      | Pulse duration, AECLKOUT1 high             | EH – 0.7          | EH + 0.7 | ns   |
| 2   | t <sub>w(EKO1L)</sub>      | Pulse duration, AECLKOUT1 low              | EL - 0.7          | EL + 0.7 | ns   |
| 3   | t <sub>t(EKO1)</sub>       | Transition time, AECLKOUT1                 |                   | 1        | ns   |
| 4   | t <sub>d(EKIH-EKO1H)</sub> | Delay time, AECLKIN high to AECLKOUT1 high | 1                 | 8        | ns   |
| 5   | t <sub>d(EKIL-EKO1L)</sub> | Delay time, AECLKIN low to AECLKOUT1 low   | 1                 | 8        | ns   |

- (1) E = the EMIF input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA.
- (2) The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN.
- (3) EH is the high period of E (EMIF input clock period) in ns and EL is the low period of E (EMIF input clock period) in ns for EMIFA.



Figure 5-15. AECLKOUT1 Timing for the EMIFA Module

Table 5-20. Switching Characteristics Over Recommended Operating Conditions for AECLKOUT2 for the EMIFA Module<sup>(1)(2)</sup> (see Figure 5-16)

| NO. |                            | PARAMETER                                  | -500<br>-600<br>-720 | )           | UNIT |
|-----|----------------------------|--------------------------------------------|----------------------|-------------|------|
|     |                            |                                            | MIN                  | MAX         |      |
| 1   | t <sub>w(EKO2H)</sub>      | Pulse duration, AECLKOUT2 high             | 0.5NE - 0.7          | 0.5NE + 0.7 | ns   |
| 2   | t <sub>w(EKO2L)</sub>      | Pulse duration, AECLKOUT2 low              | 0.5NE - 0.7          | 0.5NE + 0.7 | ns   |
| 3   | t <sub>t(EKO2)</sub>       | Transition time, AECLKOUT2                 |                      | 1           | ns   |
| 4   | t <sub>d(EKIH-EKO2H)</sub> | Delay time, AECLKIN high to AECLKOUT2 high | 1                    | 8           | ns   |
| 5   | t <sub>d(EKIL-EKO2L)</sub> | Delay time, AECLKIN low to AECLKOUT2 low   | 1                    | 8           | ns   |

- The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN.
- (2) E = the EMIF input clock (AECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA. N = the EMIF input clock divider; N = 1, 2, or 4.



Figure 5-16. AECLKOUT2 Timing for the EMIFA Module

SPRS200J-JULY 2002-REVISED AUGUST 2005



## 5.8 External Memory Interface (EMIF)

EMIF supports a glueless interface to a variety of external devices, including:

- Pipelined synchronous-burst SRAM (SBSRAM)
- Synchronous DRAM (SDRAM)
- Asynchronous devices, including SRAM, ROM, and FIFOs
- · An external shared-memory device

# 5.8.1 EMIF Device-Specific Information

#### **EMIF Device Speed**

The rated EMIF speed of these devices only applies to the SDRAM interface when in a system that meets the following requirements:

- 1 chip-enable (CE) space (maximum of 2 chips) of SDRAM connected to EMIF
- up to 1 CE space of buffers connected to EMIF
- EMIF trace lengths between 1 and 3 inches
- 166-MHz SDRAM for 133-MHz operation
- 143-MHz SDRAM for 100-MHz operation

Other configurations may be possible, but timing analysis must be done to verify all AC timings are met. Verification of AC timings is mandatory when using configurations other than those specified above. TI recommends utilizing I/O buffer information specification (IBIS) to analyze all AC timings.

To properly use IBIS models to attain accurate timing analysis for a given system, see the *Using IBIS Models for Timing Analysis* application report (literature number SPRA839).

To maintain signal integrity, serial termination resistors should be inserted into all EMIF output signal lines (see the Terminal Functions table for the EMIF output signals).

For more detailed information on the DM642 EMIF peripheral, see the *TMS320C6000 DSP External Memory Interface (EMIF) Reference Guide* (literature number SPRU266).



# 5.8.2 EMIF Peripheral Register Description(s)

Table 5-21. EMIFA Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                            | COMMENTS |
|-----------------------|---------|------------------------------------------|----------|
| 0180 0000             | GBLCTL  | EMIFA global control                     |          |
| 0180 0004             | CECTL1  | EMIFA CE1 space control                  |          |
| 0180 0008             | CECTL0  | EMIFA CE0 space control                  |          |
| 0180 000C             | _       | Reserved                                 |          |
| 0180 0010             | CECTL2  | EMIFA CE2 space control                  |          |
| 0180 0014             | CECTL3  | EMIFA CE3 space control                  |          |
| 0180 0018             | SDCTL   | EMIFA SDRAM control                      |          |
| 0180 001C             | SDTIM   | EMIFA SDRAM refresh control              |          |
| 0180 0020             | SDEXT   | EMIFA SDRAM extension                    |          |
| 0180 0024 - 0180 003C | _       | Reserved                                 |          |
| 0180 0040             | PDTCTL  | Peripheral device transfer (PDT) control |          |
| 0180 0044             | CESEC1  | EMIFA CE1 space secondary control        |          |
| 0180 0048             | CESEC0  | EMIFA CE0 space secondary control        |          |
| 0180 004C             | _       | Reserved                                 |          |
| 0180 0050             | CESEC2  | EMIFA CE2 space secondary control        |          |
| 0180 0054             | CESEC3  | EMIFA CE3 space secondary control        |          |
| 0180 0058 – 0183 FFFF | _       | Reserved                                 |          |

## 5.8.3 EMIF Electrical Data/Timing

#### 5.8.3.1 Asynchronous Memory Timing

Table 5-22. Timing Requirements for Asynchronous Memory Cycles for EMIFA Module<sup>(1)(2)</sup> (see Figure 5-17 and Figure 5-18)

| NO. |                             |                                               | -50<br>-60<br>-72 | 00  | UNIT |
|-----|-----------------------------|-----------------------------------------------|-------------------|-----|------|
|     |                             |                                               | MIN               | MAX |      |
| 3   | t <sub>su(EDV-AREH)</sub>   | Setup time, AEDx valid before AARE high       | 6.5               |     | ns   |
| 4   | t <sub>h(AREH-EDV)</sub>    | Hold time, AEDx valid after AARE high         | 1                 |     | ns   |
| 6   | t <sub>su(ARDY-EKO1H)</sub> | Setup time, AARDY valid before AECLKOUTx high | 3                 |     | ns   |
| 7   | t <sub>h(EKO1H-ARDY)</sub>  | Hold time, AARDY valid after AECLKOUTx high   | 2.5               |     | ns   |

<sup>(1)</sup> To ensure data setup time, simply program the strobe width wide enough. AARDY is internally synchronized. The AARDY signal is *only* recognized two cycles before the end of the programmed strobe time and while AARDY is low, the strobe time is extended cycle-by-cycle. When AARDY is recognized low, the end of the strobe time is two cycles after AARDY is recognized high. To use AARDY as an asynchronous input, the pulse width of the AARDY signal should be wide enough (e.g., pulse width = 2E) to ensure setup and hold time is met.

<sup>(2)</sup> RS = Read setup, RST = Read strobe, RH = Read hold, WS = Write setup, WST = Write strobe, WH = Write hold. These parameters are programmed via the EMIF CE space control registers.



Table 5-23. Switching Characteristics Over Recommended Operating Conditions for Asynchronous Memory Cycles for EMIFA Module<sup>(1)(2)(3)</sup> (see Figure 5-17 and Figure 5-18)

| NO. | D. PARAMETER                |                                                       | -500<br>-600<br>-720 | UNIT |    |
|-----|-----------------------------|-------------------------------------------------------|----------------------|------|----|
|     |                             |                                                       | MIN                  | MAX  |    |
| 1   | t <sub>osu(SELV-AREL)</sub> | Output setup time, select signals valid to AARE low   | RS * E – 1.8         |      | ns |
| 2   | t <sub>oh(AREH-SELIV)</sub> | Output hold time, AARE high to select signals invalid | RH * E – 1.9         |      | ns |
| 5   | t <sub>d(EKO1H-AREV)</sub>  | Delay time, AECLKOUTx high to AARE valid              | 1                    | 7    | ns |
| 8   | t <sub>osu(SELV-AWEL)</sub> | Output setup time, select signals valid to AAWE low   | WS * E - 2.0         |      | ns |
| 9   | t <sub>oh(AWEH-SELIV)</sub> | Output hold time, AAWE high to select signals invalid | WH * E – 2.5         |      | ns |
| 10  | t <sub>d(EKO1H-AWEV)</sub>  | Delay time, AECLKOUTx high to AAWE valid              | 1.3                  | 7.1  | ns |

<sup>(1)</sup> RS = Read setup, RST = Read strobe, RH = Read hold, WS = Write setup, WST = Write strobe, WH = Write hold. These parameters are programmed via the EMIF CE space control registers.

(2) E = AECLKOUT1 period in ns for EMIFA

<sup>(3)</sup> Select signals for EMIFA include: ACEX, ABE(7:0), AEA(22:3), AAOE; and for EMIFA writes, include AED(63:0).



A. AAOE/ASDRAS/ASOE, AARE/ASDCAS/ASADS/ASRE, and AAWE/ASDWE/ASWE operate as AAOE (identified under select signals), AARE, and AAWE, respectively, during asynchronous memory accesses.

Figure 5-17. Asynchronous Memory Read Timing for EMIFA





A. AAOE/ASDRAS/ASOE, AARE/ASDCAS/ASADS/ASRE, and AAWE/ASDWE/ASWE operate as AAOE (identified under select signals), AARE, and AAWE, respectively, during asynchronous memory accesses.

Figure 5-18. Asynchronous Memory Write Timing for EMIFA



# 5.8.3.2 Programmable Synchronous Interface Timing

Table 5-24. Timing Requirements for Programmable Synchronous Interface Cycles for EMIFA Module (see Figure 5-19)

| NO. |                            |                                                   | -500, A | –500, A-600 |     | -600<br>-720 |    |
|-----|----------------------------|---------------------------------------------------|---------|-------------|-----|--------------|----|
|     |                            |                                                   | MIN     | MAX         | MIN | MAX          |    |
| 6   | t <sub>su(EDV-EKOxH)</sub> | Setup time, read AEDx valid before AECLKOUTx high | 3.1     |             | 2   |              | ns |
| 7   | t <sub>h(EKOxH-EDV)</sub>  | Hold time, read AEDx valid after AECLKOUTx high   | 1.8     |             | 1.5 |              | ns |

Table 5-25. Switching Characteristics Over Recommended Operating Conditions for Programmable Synchronous Interface Cycles for EMIFA Module<sup>(1)</sup> (see Figure 5-19–Figure 5-21)

| NO. |                            | PARAMETER                                      | <b>–500</b> , <i>I</i> | A-600 | -60<br>-72 |     | UNIT |
|-----|----------------------------|------------------------------------------------|------------------------|-------|------------|-----|------|
|     |                            |                                                | MIN                    | MAX   | MIN        | MAX |      |
| 1   | t <sub>d(EKOxH-CEV)</sub>  | Delay time, AECLKOUTx high to ACEx valid       | 1.1                    | 6.4   | 1.1        | 4.9 | ns   |
| 2   | t <sub>d(EKOxH-BEV)</sub>  | Delay time, AECLKOUTx high to ABEx valid       |                        | 6.4   |            | 4.9 | ns   |
| 3   | t <sub>d(EKOxH-BEIV)</sub> | Delay time, AECLKOUTx high to ABEx invalid     | 1.1                    |       | 1.1        |     | ns   |
| 4   | t <sub>d(EKOxH-EAV)</sub>  | Delay time, AECLKOUTx high to AEAx valid       |                        | 6.4   |            | 4.9 | ns   |
| 5   | t <sub>d(EKOxH-EAIV)</sub> | Delay time, AECLKOUTx high to AEAx invalid     | 1.1                    |       | 1.1        |     | ns   |
| 8   | t <sub>d(EKOxH-ADSV)</sub> | Delay time, AECLKOUTx high to ASADS/ASRE valid | 1.1                    | 6.4   | 1.1        | 4.9 | ns   |
| 9   | t <sub>d(EKOxH-OEV)</sub>  | Delay time, AECLKOUTx high to ASOE valid       | 1.1                    | 6.4   | 1.1        | 4.9 | ns   |
| 10  | t <sub>d(EKOxH-EDV)</sub>  | Delay time, AECLKOUTx high to AEDx valid       |                        | 6.4   |            | 4.9 | ns   |
| 11  | t <sub>d(EKOxH-EDIV)</sub> | Delay time, AECLKOUTx high to AEDx invalid     | 1.1                    |       | 1.1        |     | ns   |
| 12  | t <sub>d(EKOxH-WEV)</sub>  | Delay time, AECLKOUTx high to ASWE valid       | 1.1                    | 6.4   | 1.1        | 4.9 | ns   |

<sup>(1)</sup> The following parameters are programmable via the EMIF CE Space Secondary Control register (CExSEC):

- Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
- Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
- ACEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, ACEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, ACEx is active when ASOE is active (CEEXT = 1).
- Function of ASADS/ASRE (RENEN): For standard SBSRAM or ZBT SRAM interface, ASADS/ASRE acts as ASADS with deselect cycles (RENEN = 0). For FIFO interface, ASADS/ASRE acts as ASRE with NO deselect cycles (RENEN = 1).
- Synchronization clock (SNCCLK): Synchronized to AECLKOUT1 or AECLKOUT2





- A. The read latency and the length of ACEx assertion are programmable via the SYNCRL and CEEXT fields, respectively, in the EMIFA CE Space Secondary Control register (CExSEC). In this figure, SYNCRL = 2 and CEEXT = 0.
- B. The following parameters are programmable via the EMIF CE Space Secondary Control register (CExSEC):
  - Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
  - Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
  - ACEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, ACEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, ACEx is active when ASOE is active (CEEXT = 1).
  - Function of ASADS/ASRE (RENEN): For standard SBSRAM or ZBT SRAM interface, ASADS/ASRE acts as
     ASADS with deselect cycles (RENEN = 0). For FIFO interface, ASADS/ASRE acts as ASRE with NO deselect
     cycles (RENEN = 1).
  - Synchronization clock (SNCCLK): Synchronized to AECLKOUT1 or AECLKOUT2
- C. AARE/ASDCAS/ASADS/ASRE, AAOE/ASDRAS/ASOE, and AAWE/ASDWE/ASWE operate as ASADS/ASRE, ASOE, and ASWE, respectively, during programmable synchronous interface accesses.

Figure 5-19. Programmable Synchronous Interface Read Timing for EMIFA (With Read Latency = 2) (A)(B)





- A. The write latency and the length of  $\overline{ACEx}$  assertion are programmable via the SYNCWL and CEEXT fields, respectively, in the EMIFA CE Space Secondary Control register (CExSEC). In this figure, SYNCWL = 0 and CEEXT = 0.
- B. The following parameters are programmable via the EMIF CE Space Secondary Control register (CEXSEC):
  - Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
  - Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
  - ACEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, ACEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, ACEx is active when ASOE is active (CEEXT = 1).
  - Function of ASADS/ASRE (RENEN): For standard SBSRAM or ZBT SRAM interface, ASADS/ASRE acts as
    ASADS with deselect cycles (RENEN = 0). For FIFO interface, ASADS/ASRE acts as ASRE with NO deselect
    cycles (RENEN = 1).
  - Synchronization clock (SNCCLK): Synchronized to AECLKOUT1 or AECLKOUT2
- C. AARE/ASDCAS/ASADS/ASRE, AAOE/ASDRAS/ASOE, and AAWE/ASDWE/ASWE operate as ASADS/ASRE, ASOE, and ASWE, respectively, during programmable synchronous interface accesses.

Figure 5-20. Programmable Synchronous Interface Write Timing for EMIFA (With Write Latency = 0)(A)(B)





- A. The write latency and the length of  $\overline{ACEx}$  assertion are programmable via the SYNCWL and CEEXT fields, respectively, in the EMIFA CE Space Secondary Control register (CExSEC). In this figure, SYNCWL = 1 and CEEXT = 0.
- B. The following parameters are programmable via the EMIF CE Space Secondary Control register (CEXSEC):
  - Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
  - Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
  - ACEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, ACEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, ACEx is active when ASOE is active (CEEXT = 1).
  - Function of ASADS/ASRE (RENEN): For standard SBSRAM or ZBT SRAM interface, ASADS/ASRE acts as ASADS with deselect cycles (RENEN = 0). For FIFO interface, ASADS/ASRE acts as ASRE with NO deselect cycles (RENEN = 1). Function of ASADS/ASRE (RENEN): For standard SBSRAM or ZBT SRAM interface, ASADS/ASRE acts as ASADS with deselect cycles (RENEN = 0). For FIFO interface, ASADS/ASRE acts as ASRE with NO deselect cycles (RENEN = 1).
  - Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2
- C. AARE/ASDCAS/ASADS/ASRE, AAOE/ASDRAS/ASOE, and AAWE/ASDWE/ASWE operate as ASADS/ASRE, ASOE, and ASWE, respectively, during programmable synchronous interface accesses.

Figure 5-21. Programmable Synchronous Interface Write Timing for EMIFA (With Write Latency = 1) (A)(B)

# 5.8.3.3 Synchronous DRAM Timing

# Table 5-26. Timing Requirements for Synchronous DRAM Cycles for EMIFA Module (see Figure 5-22)

| NO. |                            |                                                   | -500, | A-600 | -600<br>-720 |     | UNIT |
|-----|----------------------------|---------------------------------------------------|-------|-------|--------------|-----|------|
|     |                            |                                                   | MIN   | MAX   | MIN          | MAX |      |
| 6   | t <sub>su(EDV-EKO1H)</sub> | Setup time, read AEDx valid before AECLKOUTx high | 2.1   |       | 0.6          |     | ns   |
| 7   | t <sub>h(EKO1H-EDV)</sub>  | Hold time, read AEDx valid after AECLKOUTx high   | 2.8   |       | 2.1          |     | ns   |

Table 5-27. Switching Characteristics Over Recommended Operating Conditions for Synchronous DRAM

Cycles for EMIFA Module (see Figure 5-22–Figure 5-29)

| NO. |                             | PARAMETER                                  | <b>–500</b> , <i>i</i> | A-600 | -60<br>-72 | -   | UNIT                       |
|-----|-----------------------------|--------------------------------------------|------------------------|-------|------------|-----|----------------------------|
|     |                             |                                            | MIN                    | MAX   | MIN        | MAX | ns ns ns ns ns ns ns ns ns |
| 1   | t <sub>d(EKO1H-CEV)</sub>   | Delay time, AECLKOUTx high to ACEx valid   | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |
| 2   | t <sub>d(EKO1H-BEV)</sub>   | Delay time, AECLKOUTx high to ABEx valid   |                        | 6.4   |            | 4.9 | ns                         |
| 3   | t <sub>d(EKO1H-BEIV)</sub>  | Delay time, AECLKOUTx high to ABEx invalid | 1.3                    |       | 1.3        |     | ns                         |
| 4   | t <sub>d(EKO1H-EAV)</sub>   | Delay time, AECLKOUTx high to AEAx valid   |                        | 6.4   |            | 4.9 | ns                         |
| 5   | t <sub>d(EKO1H-EAIV)</sub>  | Delay time, AECLKOUTx high to AEAx invalid | 1.3                    |       | 1.3        |     | ns                         |
| 8   | t <sub>d(EKO1H-CASV)</sub>  | Delay time, AECLKOUTx high to ASDCAS valid | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |
| 9   | t <sub>d(EKO1H-EDV)</sub>   | Delay time, AECLKOUTx high to AEDx valid   |                        | 6.4   |            | 4.9 | ns                         |
| 10  | t <sub>d(EKO1H-EDIV)</sub>  | Delay time, AECLKOUTx high to AEDx invalid | 1.3                    |       | 1.3        |     | ns                         |
| 11  | t <sub>d(EKO1H-WEV)</sub>   | Delay time, AECLKOUTx high to ASDWE valid  | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |
| 12  | t <sub>d(EKO1H-RAS)</sub>   | Delay time, AECLKOUTx high to ASDRAS valid | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |
| 13  | t <sub>d(EKO1H-ACKEV)</sub> | Delay time, AECLKOUTx high to ASDCKE valid | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |
| 14  | t <sub>d(EKO1H-PDTV)</sub>  | Delay time, AECLKOUTx high to APDT valid   | 1.3                    | 6.4   | 1.3        | 4.9 | ns                         |





- A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.
- B. APDT signal is only asserted when the EDMA is in PDT mode (set the PDTS bit to 1 in the EDMA options parameter RAM). For APDT read, data is not latched into EMIF. The PDTRL field in the PDT control register (PDTCTL) configures the latency of the APDT signal with respect to the data phase of a read transaction. The latency of the APDT signal for a read can be programmed to 0, 1, 2, or 3 by setting PDTRL to 00, 01, 10, or 11, respectively. PDTRL equals 00 (zero latency) in Figure 5-22.

Figure 5-22. SDRAM Read Command (CAS Latency 3) for EMIFA





- A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.
- B. APDT signal is only asserted when the EDMA is in PDT mode (set the PDTD bit to 1 in the EDMA options parameter RAM). For APDT write, data is not driven (in High-Z). The PDTWL field in the PDT control register (PDTCTL) configures the latency of the APDT signal with respect to the data phase of a write transaction. The latency of the APDT signal for a write transaction can be programmed to 0, 1, 2, or 3 by setting PDTWL to 00, 01, 10, or 11, respectively. PDTWL equals 00 (zero latency) in Figure 5-23.

Figure 5-23. SDRAM Write Command for EMIFA





#### AAWE/ASDWE/ASWE(A)

AARE/ASDCAS/ASADS/ASRE(A)

AAWE/ASDWE/ASWE(A)

A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.



Figure 5-24. SDRAM ACTV Command for EMIFA

A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.

Figure 5-25. SDRAM DCAB Command for EMIFA

11





A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.

Figure 5-26. SDRAM DEAC Command for EMIFA

A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.

Figure 5-27. SDRAM REFR Command for EMIFA

AAWE/ASDWE/ASWE(A)





A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.



Figure 5-28. SDRAM MRS Command for EMIFA

A. AARE/ASDCAS/ASADS/ASRE, AAWE/ASDWE/ASWE, and AAOE/ASDRAS/ASOE operate as ASDCAS, ASDWE, and ASDRAS, respectively, during SDRAM accesses.

Figure 5-29. SDRAM Self-Refresh Timing for EMIFA



#### 5.8.3.4 HOLD/HOLDA Timing

Table 5-28. Timing Requirements for the HOLD/HOLDA Cycles for EMIFA Module<sup>(1)</sup> (see Figure 5-30)

| NO. |                                                                                     | -500, | –500, A-600 |     | -600<br>-720 |    |
|-----|-------------------------------------------------------------------------------------|-------|-------------|-----|--------------|----|
|     |                                                                                     | MIN   | MAX         | MIN | MAX          |    |
| 3   | $t_{h(HOLDAL-HOLDL)}$ Hold time, $\overline{HOLD}$ low after $\overline{HOLDA}$ low | Е     |             | Е   |              | ns |

<sup>(1)</sup> E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA.

Table 5-29. Switching Characteristics Over Recommended Operating Conditions for the HOLD/HOLDA Cycles for EMIFA Module<sup>(1)(2)(3)</sup> (see Figure 5-30)

| NO. |                             | PARAMETER                                         | -500, <i>i</i> | <b>A-600</b> | -60<br>-72 | -   | UNIT |
|-----|-----------------------------|---------------------------------------------------|----------------|--------------|------------|-----|------|
|     |                             |                                                   | MIN            | MAX          | MIN        | MAX |      |
| 1   | t <sub>d(HOLDL-EMHZ)</sub>  | Delay time, HOLD low to EMIFA Bus high impedance  | 2E             | (4)          | 2E         | (4) | ns   |
| 2   | t <sub>d(EMHZ-HOLDAL)</sub> | Delay time, EMIF Bus high impedance to HOLDA low  | 0              | 2E           | 0          | 2E  | ns   |
| 4   | t <sub>d(HOLDH-EMLZ)</sub>  | Delay time, HOLD high to EMIF Bus low impedance   | 2E             | 7E           | 2E         | 7E  | ns   |
| 5   | t <sub>d(EMLZ-HOLDAH)</sub> | Delay time, EMIFA Bus low impedance to HOLDA high | 0              | 2E           | 0          | 2E  | ns   |
| 6   | t <sub>d(HOLDL-EKOHZ)</sub> | Delay time, HOLD low to AECLKOUTx high impedance  | 2E             | (4)          | 2E         | (4) | ns   |
| 7   | t <sub>d(HOLDH-EKOLZ)</sub> | Delay time, HOLD high to AECLKOUTx low impedance  | 2E             | 7E           | 2E         | 7E  | ns   |

- (1) E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA.
- (2) EMIFA Bus consists of: ACE[3:0], ABE[7:0], AED[63:0], AEA[22:3], AARE/ASDCAS/ASADS/ASRE, AAOE/ASDRAS/ASOE, and AAWE/ASDWE/ASWE, ASDCKE, ASOE3, and APDT.
- (3) The EKxHZ bits in the EMIF Global Control register (GBLCTL) determine the state of the ECLKOUTx signals during HOLDA. If EKxHZ = 0, ECLKOUTx continues clocking during Hold mode. If EKxHZ = 1, ECLKOUTx goes to high impedance during Hold mode, as shown in Figure 5-30.
- (4) All pending EMIF transactions are allowed to complete before HOLDA is asserted. If no bus transactions are occurring, then the minimum delay time can be achieved. Also, bus hold can be indefinitely delayed by setting NOHOLD = 1.



- A. EMIFA Bus consists of: ACE[3:0], ABE[7:0], AED[63:0], AEA[22:3], AARE/ASDCAS/ASADS/ASRE, AAOE/ASDRAS/ASOE, and AAWE/ASDWE/ASWE, ASDCKE, ASOE3, and APDT.
- B. The EKxHZ bits in the EMIF Global Control register (GBLCTL) determine the state of the ECLKOUTx signals during HOLDA. If EKxHZ = 0, ECLKOUTx continues clocking during Hold mode. If EKxHZ = 1, ECLKOUTx goes to high impedance during Hold mode, as shown in Figure 5-30.

Figure 5-30. HOLD/HOLDA Timing for EMIFA



# 5.8.3.5 BUSREQ Timing

Table 5-30. Switching Characteristics Over Recommended Operating Conditions for the BUSREQ Cycles for EMIFA Module (see Figure 5-31)

| NO. | PARAMETER                                                                 | <b>–500</b> , | A-600 | -600<br>-720 |     | UNIT |
|-----|---------------------------------------------------------------------------|---------------|-------|--------------|-----|------|
|     |                                                                           | MIN           | MAX   | MIN          | MAX |      |
| 1   | t <sub>d(AEKO1H-ABUSRV)</sub> Delay time, AECLKOUTx high to ABUSREQ valid | 0.6           | 7.1   | 1            | 5.5 | ns   |



Figure 5-31. BUSREQ Timing for EMIFA

SPRS200J-JULY 2002-REVISED AUGUST 2005



#### 5.9 Multichannel Audio Serial Port (McASP0) Peripheral

The McASP functions as a general-purpose audio serial port optimized for the needs of multichannel audio applications. The McASP is useful for time-division multiplexed (TDM) stream, Inter-Integrated Sound (I2S) protocols, and intercomponent digital audio interface transmission (DIT).

#### 5.9.1 McASP0 Device-Specific Information

The TMS320DM642 device includes one multichannel audio serial port (McASP) interface peripheral (McASP0). The McASP is a serial port optimized for the needs of multichannel audio applications.

The McASP consists of a transmit and receive section. These sections can operate completely independently with different data formats, separate master clocks, bit clocks, and frame syncs or alternatively, the transmit and receive sections may be synchronized. The McASP module also includes a pool of 16 shift registers that may be configured to operate as either transmit data, receive data, or general-purpose I/O (GPIO).

The transmit section of the McASP can transmit data in either a time-division-multiplexed (TDM) synchronous serial format or in a digital audio interface (DIT) format where the bit stream is encoded for S/PDIF, AES-3, IEC-60958, CP-430 transmission. The receive section of the McASP supports the TDM synchronous serial format.

The McASP can support one transmit data format (either a TDM format or DIT format) and one receive format at a time. All transmit shift registers use the same format and all receive shift registers use the same format. However, the transmit and receive formats need not be the same.

Both the transmit and receive sections of the McASP also support burst mode which is useful for non-audio data (for example, passing control information between two DSPs).

The McASP peripheral has additional capability for flexible clock generation, and error detection/handling, as well as error management.

For more detailed information on and the functionality of the McASP peripheral, see the *TMS320C6000* DSP Multichannel Audio Serial Port (McASP) Reference Guide (literature number SPRU041).

#### 5.9.1.1 McASP Block Diagram

Figure 5-32 illustrates the major blocks along with external signals of the TMS320DM642 McASP0 peripheral; and shows the 8 serial data [AXR] pins. The McASP also includes full general-purpose I/O (GPIO) control, so any pins not needed for serial transfers can be used for general-purpose I/O.





Figure 5-32. McASP0 Configuration



# 5.9.2 McASP0 Peripheral Register Description(s)

Table 5-31. McASP0 Control Registers

| HEX ADDRESS RANGE     | ACRONYM    | REGISTER NAME                                                                                                   |
|-----------------------|------------|-----------------------------------------------------------------------------------------------------------------|
| 01B4 C000             | PID        | Peripheral Identification register [Register value: 0x0010 0101]                                                |
| 01B4 C004             | PWRDEMU    | Power down and emulation management register                                                                    |
| 01B4 C008             | -          | Reserved                                                                                                        |
| 01B4 C00C             | -          | Reserved                                                                                                        |
| 01B4 C010             | PFUNC      | Pin function register                                                                                           |
| 01B4 C014             | PDIR       | Pin direction register                                                                                          |
| 01B4 C018             | PDOUT      | Pin data out register                                                                                           |
| 01B4 C01C             | PDIN/PDSET | Pin data in / data set registerRead returns: PDINWrites affect: PDSET                                           |
| 01B4 C020             | PDCLR      | Pin data clear register                                                                                         |
| 01B4 C024 - 01B4 C040 | _          | Reserved                                                                                                        |
| 01B4 C044             | GBLCTL     | Global control register                                                                                         |
| 01B4 C048             | AMUTE      | Mute control register                                                                                           |
| 01B4 C04C             | DLBCTL     | Digital Loop-back control register                                                                              |
| 01B4 C050             | DITCTL     | DIT mode control register                                                                                       |
| 01B4 C054 - 01B4 C05C | _          | Reserved                                                                                                        |
| 01B4 C060             | RGBLCTL    | Alias of GBLCTL containing only Receiver Reset bits, allows transmit to be reset independently from receive.    |
| 01B4 C064             | RMASK      | Receiver format UNIT bit mask register                                                                          |
| 01B4 C068             | RFMT       | Receive bit stream format register                                                                              |
| 01B4 C06C             | AFSRCTL    | Receive frame sync control register                                                                             |
| 01B4 C070             | ACLKRCTL   | Receive clock control register                                                                                  |
| 01B4 C074             | AHCLKRCTL  | High-frequency receive clock control register                                                                   |
| 01B4 C078             | RTDM       | Receive TDM slot 0–31 register                                                                                  |
| 01B4 C07C             | RINTCTL    | Receiver interrupt control register                                                                             |
| 01B4 C080             | RSTAT      | Status register – Receiver                                                                                      |
| 01B4 C084             | RSLOT      | Current receive TDM slot register                                                                               |
| 01B4 C088             | RCLKCHK    | Receiver clock check control register                                                                           |
| 01B4 C08C - 01B4 C09C | _          | Reserved                                                                                                        |
| 01B4 C0A0             | XGBLCTL    | Alias of GBLCTL containing only Transmitter Reset bits, allows transmit to be reset independently from receive. |
| 01B4 C0A4             | XMASK      | Transmit format UNIT bit mask register                                                                          |
| 01B4 C0A8             | XFMT       | Transmit bit stream format register                                                                             |
| 01B4 C0AC             | AFSXCTL    | Transmit frame sync control register                                                                            |
| 01B4 C0B0             | ACLKXCTL   | Transmit clock control register                                                                                 |
| 01B4 C0B4             | AHCLKXCTL  | High-frequency Transmit clock control register                                                                  |
| 01B4 C0B8             | XTDM       | Transmit TDM slot 0–31 register                                                                                 |
| 01B4 C0BC             | XINTCTL    | Transmit interrupt control register                                                                             |
| 01B4 C0C0             | XSTAT      | Status register – Transmitter                                                                                   |
| 01B4 C0C4             | XSLOT      | Current transmit TDM slot                                                                                       |
| 01B4 C0C8             | XCLKCHK    | Transmit clock check control register                                                                           |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

# Table 5-31. McASP0 Control Registers (continued)

| HEX ADDRESS RANGE     | ACRONYM  | REGISTER NAME                                     |
|-----------------------|----------|---------------------------------------------------|
| 01B4 C0CC - 01B4 C0FC | _        | Reserved                                          |
| 01B4 C100             | DITCSRA0 | Left (even TDM slot) channel status register file |
| 01B4 C104             | DITCSRA1 | Left (even TDM slot) channel status register file |
| 01B4 C108             | DITCSRA2 | Left (even TDM slot) channel status register file |
| 01B4 C10C             | DITCSRA3 | Left (even TDM slot) channel status register file |
| 01B4 C110             | DITCSRA4 | Left (even TDM slot) channel status register file |
| 01B4 C114             | DITCSRA5 | Left (even TDM slot) channel status register file |
| 01B4 C118             | DITCSRB0 | Right (odd TDM slot) channel status register file |
| 01B4 C11C             | DITCSRB1 | Right (odd TDM slot) channel status register file |
| 01B4 C120             | DITCSRB2 | Right (odd TDM slot) channel status register file |
| 01B4 C124             | DITCSRB3 | Right (odd TDM slot) channel status register file |
| 01B4 C128             | DITCSRB4 | Right (odd TDM slot) channel status register file |
| 01B4 C12C             | DITCSRB5 | Right (odd TDM slot) channel status register file |
| 01B4 C130             | DITUDRA0 | Left (even TDM slot) user data register file      |
| 01B4 C134             | DITUDRA1 | Left (even TDM slot) user data register file      |
| 01B4 C138             | DITUDRA2 | Left (even TDM slot) user data register file      |
| 01B4 C13C             | DITUDRA3 | Left (even TDM slot) user data register file      |
| 01B4 C140             | DITUDRA4 | Left (even TDM slot) user data register file      |
| 01B4 C144             | DITUDRA5 | Left (even TDM slot) user data register file      |
| 01B4 C148             | DITUDRB0 | Right (odd TDM slot) user data register file      |
| 01B4 C14C             | DITUDRB1 | Right (odd TDM slot) user data register file      |
| 01B4 C150             | DITUDRB2 | Right (odd TDM slot) user data register file      |
| 01B4 C154             | DITUDRB3 | Right (odd TDM slot) user data register file      |
| 01B4 C158             | DITUDRB4 | Right (odd TDM slot) user data register file      |
| 01B4 C15C             | DITUDRB5 | Right (odd TDM slot) user data register file      |
| 01B4 C160 - 01B4 C17C | _        | Reserved                                          |
| 01B4 C180             | SRCTL0   | Serializer 0 control register                     |
| 01B4 C184             | SRCTL1   | Serializer 1 control register                     |
| 01B4 C188             | SRCTL2   | Serializer 2 control register                     |
| 01B4 C18C             | SRCTL3   | Serializer 3 control register                     |
| 01B4 C190             | SRCTL4   | Serializer 4 control register                     |
| 01B4 C194             | SRCTL5   | Serializer 5 control register                     |
| 01B4 C198             | SRCTL6   | Serializer 6 control register                     |
| 01B4 C19C             | SRCTL7   | Serializer 7 control register                     |
| 01B4 C1A0 - 01B4 C1FC | _        | Reserved                                          |
| 01B4 C200             | XBUF0    | Transmit Buffer for Serializer 0                  |
| 01B4 C204             | XBUF1    | Transmit Buffer for Serializer 1                  |
| 01B4 C208             | XBUF2    | Transmit Buffer for Serializer 2                  |
| 01B4 C20C             | XBUF3    | Transmit Buffer for Serializer 3                  |
| 01B4 C210             | XBUF4    | Transmit Buffer for Serializer 4                  |
| 01B4 C214             | XBUF5    | Transmit Buffer for Serializer 5                  |
| 01B4 C218             | XBUF6    | Transmit Buffer for Serializer 6                  |
| 01B4 C21C             | XBUF7    | Transmit Buffer for Serializer 7                  |
| 01B4 C220 - 01B4 C27C | _        | Reserved                                          |
| 01B4 C280             | RBUF0    | Receive Buffer for Serializer 0                   |
| 01B4 C284             | RBUF1    | Receive Buffer for Serializer 1                   |
| 01B4 C288             | RBUF2    | Receive Buffer for Serializer 2                   |



# Table 5-31. McASP0 Control Registers (continued)

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                   |
|-----------------------|---------|---------------------------------|
| 01B4 C28C             | RBUF3   | Receive Buffer for Serializer 3 |
| 01B4 C290             | RBUF4   | Receive Buffer for Serializer 4 |
| 01B4 C294             | RBUF5   | Receive Buffer for Serializer 5 |
| 01B4 C298             | RBUF6   | Receive Buffer for Serializer 6 |
| 01B4 C29C             | RBUF7   | Receive Buffer for Serializer 7 |
| 01B4 C2A0 - 01B4 FFFF | _       | Reserved                        |

## Table 5-32. McASP0 Data Registers

| HEX ADDRESS RANGE     | ACRONYM    | REGISTER NAME                                                                  | COMMENTS                                                                                                |
|-----------------------|------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| 3C00 0000 – 3C0F FFFF | RBUF/XBUFx | McASPx receive buffers or McASPx transmit buffers via the Peripheral Data Bus. | (Used when RSEL or XSEL bits = 0 [these bits are located in the RFMT or XFMT registers, respectively].) |

### 5.9.3 McASP0 Electrical Data/Timing

### 5.9.3.1 Multichannel Audio Serial Port (McASP) Timing

Table 5-33. Timing Requirements for McASP (see Figure 5-33 and Figure 5-34)<sup>(1)</sup>

| NO. |                                                             |                                                            |             | -    | 500<br>500<br>720 | UNIT |
|-----|-------------------------------------------------------------|------------------------------------------------------------|-------------|------|-------------------|------|
|     |                                                             |                                                            |             | MIN  | MAX               |      |
| 1   | t <sub>c(AHCKRX)</sub>                                      | Cycle time, AHCLKR/X                                       |             | 20   |                   | ns   |
| 2   | t <sub>w(AHCKRX)</sub> Pulse duration, AHCLKR/X high or low |                                                            |             |      |                   | ns   |
| 3   | t <sub>c(CKRX)</sub>                                        | Cycle time, ACLKR/X                                        | ACLKR/X ext | 33   |                   | ns   |
| 4   | t <sub>w(CKRX)</sub>                                        | Pulse duration, ACLKR/X high or low                        | ACLKR/X ext | 16.5 |                   | ns   |
| 5   | t <sub>su(FRX-CKRX)</sub>                                   | Setup time, AFSR/X input valid before ACLKR/X latches data | ACLKR/X int | 5    |                   | ns   |
| 5   |                                                             |                                                            | ACLKR/X ext | 5    |                   | ns   |
| 6   |                                                             | Lold time. AECD/V input valid after ACLVD/V latched data   | ACLKR/X int | 5    |                   | ns   |
| 0   | t <sub>h</sub> (CKRX-FRX)                                   | Hold time, AFSR/X input valid after ACLKR/X latches data   | ACLKR/X ext | 5    |                   | ns   |
| 7   |                                                             | Cation time. AVD insurtually before ACLIVE/V latebase data | ACLKR/X int | 5    |                   | ns   |
| 7   | t <sub>su(AXR-CKRX)</sub>                                   | Setup time, AXR input valid before ACLKR/X latches data    | ACLKR/X ext | 5    |                   | ns   |
| 0   |                                                             | Hold time. AVD input valid ofter ACLVD/V letches date      | ACLKR/X int | 5    |                   | ns   |
| 8   | t <sub>h</sub> (CKRX-AXR)                                   | Hold time, AXR input valid after ACLKR/X latches data      | ACLKR/X ext | 5    |                   | ns   |

<sup>(1)</sup> ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1

ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0

ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1

ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0

ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1

SPRS200J-JULY 2002-REVISED AUGUST 2005

# Table 5-34. Switching Characteristics Over Recommended Operating Conditions for McASP (see Figure 5-33 and Figure 5-34)<sup>(1)</sup>

| NO. |                              | -5<br>-6<br>-7                                                  | UNIT        |      |    |    |  |
|-----|------------------------------|-----------------------------------------------------------------|-------------|------|----|----|--|
|     |                              | MIN                                                             | MAX         |      |    |    |  |
| 9   | t <sub>c(AHCKRX)</sub>       | Cycle time, AHCLKR/X                                            |             |      |    |    |  |
| 10  | t <sub>w(AHCKRX)</sub>       | Pulse duration, AHCLKR/X high or low                            |             | 10   |    | ns |  |
| 11  | t <sub>c(CKRX)</sub>         | Cycle time, ACLKR/X                                             | ACLKR/X int | 33   |    | ns |  |
| 12  | t <sub>w(CKRX)</sub>         | Pulse duration, ACLKR/X high or low                             | ACLKR/X int | 16.5 |    | ns |  |
| 13  |                              | X-FRX) Delay time, ACLKR/X transmit edge to AFSX/R output valid | ACLKR/X int | -1   | 5  | ns |  |
| 13  | t <sub>d</sub> (CKRX-FRX)    |                                                                 | ACLKR/X ext | 0    | 10 | ns |  |
| 14  |                              | Delay time ACLIV transmit adap to AVD output valid              | ACLKX int   | -1   | 5  | ns |  |
| 14  | t <sub>d</sub> (CKX-AXRV)    | Delay time, ACLKX transmit edge to AXR output valid             | ACLKX ext   | 0    | 10 | ns |  |
| 15  |                              | Disable time, AXR high impedance following last data bit from   | ACLKR/X int | 0    | 10 | ns |  |
| 15  | <sup>t</sup> dis(CKRX-AXRHZ) | ACLKR/X transmit edge                                           | ACLKR/X ext | 0    | 10 | ns |  |

<sup>(1)</sup> ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1 ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0 ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1 ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1 ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0 ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1





<sup>†</sup> For CLKRP = CLKXP = 0, the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).

Figure 5-33. McASP Input Timings

For CLKRP = CLKXP = 1, the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).





<sup>†</sup> For CLKRP = CLKXP = 1, the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).

Figure 5-34. McASP Output Timings

<sup>‡</sup> For CLKRP = CLKXP = 0, the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).



#### 5.10 Inter-Integrated Circuit (I2C)

The inter-integrated circuit (I2C) module provides an interface between a TMS320C6000 $^{TM}$  DSP and other devices compliant with Philips Semiconductors Inter-IC bus (I<sup>2</sup>C bus) specification version 2.1 and connected by way of an I<sup>2</sup>C-bus. External components attached to this 2-wire serial bus can transmit/receive up to 8-bit data to/from the DSP through the I2C module.

#### 5.10.1 I2C Device-Specific Information

The I2C module on the TMS320DM642 may be used by the DSP to control local peripherals ICs (DACs, ADCs, etc.) while the other may be used to communicate with other controllers in a system or to implement a user interface.

The I2C port supports:

- Compatible with Philips I2C Specification Revision 2.1 (January 2000)
- Fast Mode up to 400 Kbps (no fail-safe I/O buffers)
- Noise Filter to Remove Noise 50 ns or less
- Seven- and Ten-Bit Device Addressing Modes
- Master (Transmit/Receive) and Slave (Transmit/Receive) Functionality
- · Events: DMA, Interrupt, or Polling
- Slew-Rate Limited Open-Drain Output Buffers

Figure 5-35 is a block diagram of the I2C0 module.





<sup>☐</sup> Shading denotes a peripheral module not available for this configuration.

Figure 5-35. I2C0 Module Block Diagram

For more detailed information on the I2C peripheral, see the *TMS320C6000 DSP Inter-Integrated Circuit* (I2C) Module Reference Guide (literature number SPRU175).



#### I2C Peripheral Register Description(s) 5.10.2

# Table 5-35. I2C0 Registers

| HEX ADDRESS RANGE     | ACRONYM  | REGISTER NAME                                                  |
|-----------------------|----------|----------------------------------------------------------------|
| 01B4 0000             | I2COAR0  | I2C0 own address register                                      |
| 01B4 0004             | I2CIER0  | I2C0 interrupt enable register                                 |
| 01B4 0008             | I2CSTR0  | I2C0 interrupt status register                                 |
| 01B4 000C             | I2CCLKL0 | I2C0 clock low-time divider register                           |
| 01B4 0010             | I2CCLKH0 | I2C0 clock high-time divider register                          |
| 01B4 0014             | I2CCNT0  | I2C0 data count register                                       |
| 01B4 0018             | I2CDRR0  | I2C0 data receive register                                     |
| 01B4 001C             | I2CSAR0  | I2C0 slave address register                                    |
| 01B4 0020             | I2CDXR0  | I2C0 data transmit register                                    |
| 01B4 0024             | I2CMDR0  | I2C0 mode register                                             |
| 01B4 0028             | I2CISRC0 | I2C0 interrupt source register                                 |
| 01B4 002C             | _        | Reserved                                                       |
| 01B4 0030             | I2CPSC0  | I2C0 prescaler register                                        |
| 01B4 0034             | I2CPID10 | I2C0 Peripheral Identification register 1 [Value: 0x0000 0101] |
| 01B4 0038             | I2CPID20 | I2C0 Peripheral Identification register 2 [Value: 0x0000 0005] |
| 01B4 003C - 01B4 3FFF | _        | Reserved                                                       |



#### 5.10.3 I2C Electrical Data/Timing

#### 5.10.3.1 Inter-Integrated Circuits (I2C) Timing

Table 5-36. Timing Requirements for I2C Timings<sup>(1)</sup> (see Figure 5-36)

|     |                            |                                                                               | -500<br>-600<br>-720 |      |                                       |             |      |
|-----|----------------------------|-------------------------------------------------------------------------------|----------------------|------|---------------------------------------|-------------|------|
| NO. |                            |                                                                               | STANDARD FAST MODE   |      |                                       | DE          | UNIT |
|     |                            |                                                                               | MIN                  | MAX  | MIN                                   | MAX         |      |
| 1   | t <sub>c(SCL)</sub>        | Cycle time, SCL                                                               | 10                   |      | 2.5                                   |             | μs   |
| 2   | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition)          | 4.7                  |      | 0.6                                   |             | μs   |
| 3   | t <sub>h(SCLL-SDAL)</sub>  | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4                    |      | 0.6                                   |             | μs   |
| 4   | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                       | 4.7                  |      | 1.3                                   |             | μs   |
| 5   | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                      | 4                    |      | 0.6                                   |             | μs   |
| 6   | t <sub>su(SDAV-SDLH)</sub> | Setup time, SDA valid before SCL high                                         | 250                  |      | 100 (2)                               |             | ns   |
| 7   | t <sub>h(SDA-SDLL)</sub>   | Hold time, SDA valid after SCL low (For I <sup>2</sup> C bus™ devices)        | 0(3)                 |      | 0(3)                                  | $0.9^{(4)}$ | μs   |
| 8   | t <sub>w(SDAH)</sub>       | Pulse duration, SDA high between STOP and START conditions                    | 4.7                  |      | 1.3                                   |             | μs   |
| 9   | t <sub>r(SDA)</sub>        | Rise time, SDA                                                                |                      | 1000 | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300         | ns   |
| 10  | t <sub>r(SCL)</sub>        | Rise time, SCL                                                                |                      | 1000 | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300         | ns   |
| 11  | t <sub>f(SDA)</sub>        | Fall time, SDA                                                                |                      | 300  | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300         | ns   |
| 12  | t <sub>f(SCL)</sub>        | Fall time, SCL                                                                |                      | 300  | 20 + 0.1C <sub>b</sub> <sup>(5)</sup> | 300         | ns   |
| 13  | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition)                     | 4                    |      | 0.6                                   |             | μs   |
| 14  | t <sub>w(SP)</sub>         | Pulse duration, spike (must be suppressed)                                    |                      |      | 0                                     | 50          | ns   |
| 15  | C <sub>b</sub> (5)         | Capacitive load for each bus line                                             |                      | 400  |                                       | 400         | pF   |

<sup>(1)</sup> The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered

A Fast-mode  $I^2C$ -bus<sup>TM</sup> device can be used in a Standard-mode  $I^2C$ -bus<sup>TM</sup> system, but the requirement  $t_{su(SDA-SCLH)} \ge 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_r$  max +  $t_{su(SDA-SCLH)}$  = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-Bus Specification) before the SCL line is released.

<sup>(3)</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

 <sup>(4)</sup> The maximum t<sub>h(SDA-SCLL)</sub> has only to be met if the device does not stretch the low period [t<sub>w(SCLL)</sub>] of the SCL signal.
 (5) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.





Figure 5-36. I2C Receive Timings

Table 5-37. Switching Characteristics for I2C Timings<sup>(1)</sup> (see Figure 5-37)

| NO. |                           | PARAMETER                                                                   | STANDARD<br>MODE |      | FAST MODE                             |     | UNIT |
|-----|---------------------------|-----------------------------------------------------------------------------|------------------|------|---------------------------------------|-----|------|
|     |                           |                                                                             | MIN              | MAX  | MIN                                   | MAX |      |
| 16  | t <sub>c(SCL)</sub>       | Cycle time, SCL                                                             | 10               |      | 2.5                                   |     | μs   |
| 17  | t <sub>d(SCLH-SDAL)</sub> | Delay time, SCL high to SDA low (for a repeated START condition)            | 4.7              |      | 0.6                                   |     | μs   |
| 18  | t <sub>d(SDAL-SCLL)</sub> | Delay time, SDA low to SCL low (for a START and a repeated START condition) | 4                |      | 0.6                                   |     | μs   |
| 19  | t <sub>w(SCLL)</sub>      | Pulse duration, SCL low                                                     | 4.7              |      | 1.3                                   |     | μs   |
| 20  | t <sub>w(SCLH)</sub>      | Pulse duration, SCL high                                                    | 4                |      | 0.6                                   |     | μs   |
| 21  | t <sub>d(SDAV-SDLH)</sub> | Delay time, SDA valid to SCL high                                           | 250              |      | 100                                   |     | ns   |
| 22  | t <sub>v(SDLL-SDAV)</sub> | Valid time, SDA valid after SCL low (For I <sup>2</sup> C bus™ devices)     | 0                |      | 0                                     | 0.9 | μs   |
| 23  | t <sub>w(SDAH)</sub>      | Pulse duration, SDA high between STOP and START conditions                  | 4.7              |      | 1.3                                   |     | μs   |
| 24  | t <sub>r(SDA)</sub>       | Rise time, SDA                                                              |                  | 1000 | $20 + 0.1C_b^{(1)}$                   | 300 | ns   |
| 25  | t <sub>r(SCL)</sub>       | Rise time, SCL                                                              |                  | 1000 | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns   |
| 26  | t <sub>f(SDA)</sub>       | Fall time, SDA                                                              |                  | 300  | $20 + 0.1C_b^{(1)}$                   | 300 | ns   |
| 27  | t <sub>f(SCL)</sub>       | Fall time, SCL                                                              |                  | 300  | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns   |
| 28  | t <sub>d(SCLH-SDAH)</sub> | Delay time, SCL high to SDA high (for STOP condition)                       | 4                |      | 0.6                                   |     | μs   |
| 29  | C <sub>p</sub>            | Capacitance for each I2C pin                                                |                  | 10   |                                       | 10  | pF   |

<sup>(1)</sup>  $C_b$  = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.





Figure 5-37. I2C Transmit Timings



#### 5.11 Host-Port Interface (HPI)

The HPI is a parallel port through which a host processor can directly access the CPU memory space. The host device functions as a master to the interface, which increases ease of access. The host and CPU can exchange information via internal or external memory. The host also has direct access to memory-mapped peripherals. Connectivity to the CPU memory space is provided through the enhanced DMA (EDMA) controller. Both the host and the CPU can access the HPI control register (HPIC) and the HPI address register (HPIA). The host can access the HPI data register (HPID) and the HPIC by using the external data and interface control signals.

For more detailed information on the HPI peripheral, see the *TMS320C6000 DSP Host Port Interface* (HPI) Reference Guide (literature number SPRU578).

### 5.11.1 HPI Peripheral Register Description(s)

Table 5-38. HPI Registers

| HEX ADDRESS RANGE     | ACRONYM                        | REGISTER NAME                         | COMMENTS                                 |
|-----------------------|--------------------------------|---------------------------------------|------------------------------------------|
| _                     | HPID                           | HPI data register                     | Host read/write access only              |
| 0188 0000             | HPIC                           | HPI control register                  | HPIC has both Host/CPU read/write access |
| 0188 0004             | HPIA<br>(HPIAW) <sup>(1)</sup> | HPI address register (Write)          | HPIA has both Host/CPU read/write access |
| 0188 0008             | HPIA<br>(HPIAR) <sup>(1)</sup> | HPI address register (Read)           | THA Has both hospero read/white access   |
| 0188 000C - 0189 FFFF | _                              | Reserved                              |                                          |
| 018A 0000             | HPI_TRCTL                      | HPI transfer request control register |                                          |
| 018A 0004 – 018B FFFF | _                              | Reserved                              |                                          |

Host access to the HPIA register updates both the HPIAW and HPIAR registers. The CPU can access HPIAW and HPIAR independently.



#### Host-Port Interface (HPI) Electrical Data/Timing 5.11.2

Table 5-39. Timing Requirements for Host-Port Interface Cycles (1)(2) (see Figure 5-38 through Figure 5-45)

| NO. |                             |                                                                                                                                                        | -500<br>-600<br>-720 |     | UNIT |
|-----|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|------|
|     |                             |                                                                                                                                                        | MIN                  | MAX |      |
| 1   | t <sub>su(SELV-HSTBL)</sub> | Setup time, select signals <sup>(3)</sup> valid before HSTROBE low                                                                                     | 5                    |     | ns   |
| 2   | t <sub>h(HSTBL-SELV)</sub>  | Hold time, select signals (3) valid after HSTROBE low                                                                                                  | 2.4                  |     | ns   |
| 3   | t <sub>w(HSTBL)</sub>       | Pulse duration, HSTROBE low                                                                                                                            | 4P <sup>(4)</sup>    |     | ns   |
| 4   | t <sub>w(HSTBH)</sub>       | Pulse duration, HSTROBE high between consecutive accesses                                                                                              | 4P                   |     | ns   |
| 10  | t <sub>su(SELV-HASL)</sub>  | Setup time, select signals (3) valid before HAS low                                                                                                    | 5                    |     | ns   |
| 11  | t <sub>h(HASL-SELV)</sub>   | Hold time, select signals (3) valid after HAS low                                                                                                      | 2                    |     | ns   |
| 12  | t <sub>su(HDV-HSTBH)</sub>  | Setup time, host data valid before HSTROBE high                                                                                                        | 5                    |     | ns   |
| 13  | t <sub>h(HSTBH-HDV)</sub>   | Hold time, host data valid after HSTROBE high                                                                                                          | 2.8                  |     | ns   |
| 14  | t <sub>h(HRDYL-HSTBL)</sub> | Hold time, HSTROBE low after HRDY low. HSTROBE should not be inactivated until HRDY is active (low); otherwise, HPI writes will not complete properly. | 2                    |     | ns   |
| 18  | t <sub>su(HASL-HSTBL)</sub> | Setup time, HAS low before HSTROBE low                                                                                                                 | 2                    |     | ns   |
| 19  | t <sub>h(HSTBL-HASL)</sub>  | Hold time, HAS low after HSTROBE low                                                                                                                   | 2.1                  |     | ns   |

- HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.
- P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns. Select signals include: HCNTL[1:0] and  $HR/\overline{W}$ . For HPI16 mode only, select signals also include HHWIL.

Select the parameter value of 4P or 12.5 ns, whichever is larger.

Table 5-40. Switching Characteristics Over Recommended Operating Conditions During Host-Port Interface Cycles<sup>(1)(2)</sup> (see Figure 5-38 through Figure 5-45)

| NO. | D. PARAMETER                |                                                                      | -   | -500<br>-600<br>-720 | UNIT |
|-----|-----------------------------|----------------------------------------------------------------------|-----|----------------------|------|
|     |                             |                                                                      | MIN | MAX                  |      |
| 6   | t <sub>d(HSTBL-HRDYH)</sub> | Delay time, HSTROBE low to HRDY high (3)                             | 1.3 | 4P + 8               | ns   |
| 7   | t <sub>d(HSTBL-HDLZ)</sub>  | Delay time, HSTROBE low to HD low impedance for an HPI read          | 2   |                      | ns   |
| 8   | t <sub>d(HDV-HRDYL)</sub>   | Delay time, HD valid to HRDY low                                     | -3  |                      | ns   |
| 9   | t <sub>oh(HSTBH-HDV)</sub>  | Output hold time, HD valid after HSTROBE high                        | 1.5 |                      | ns   |
| 15  | t <sub>d(HSTBH-HDHZ)</sub>  | Delay time, HSTROBE high to HD high impedance                        |     | 12                   | ns   |
| 16  | t <sub>d(HSTBL-HDV)</sub>   | Delay time, HSTROBE low to HD valid (HPI16 mode, 2nd half-word only) |     | 4P + 8               | ns   |

- HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.
- P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- This parameter is used during HPID reads and writes. For reads, at the beginning of a word transfer (HPI32) or the first half-word transfer (HPI16) on the falling edge of HSTROBE, the HPI sends the request to the EDMA internal address generation hardware, and HRDY remains high until the EDMA internal address generation hardware loads the requested data into HPID. For writes, HRDY goes high if the internal write buffer is full.





HAS(A) **4**19 19 10 10 -HCNTL[1:0] 11 10 → 10 HR/W 11 10 → 10 HHWIL HSTROBE (B) 18 HCS HD[15:0] (output) 1st half-word 2nd half-word HRDY

Figure 5-38. HPI16 Read Timing (HAS Not Used, Tied High)

- A. For correct operation, strobe the  $\overline{\text{HAS}}$  signal only once per  $\overline{\text{HSTROBE}}$  active cycle.
- B. HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 5-39. HPI16 Read Timing (HAS Used)





Figure 5-40. HPI16 Write Timing (HAS Not Used, Tied High)



- A. For correct operation, strobe the HAS signal only once per HSTROBE active cycle.
- B. HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 5-41. HPI16 Write Timing (HAS Used)

SPRS200J-JULY 2002-REVISED AUGUST 2005



Figure 5-42. HPI32 Read Timing (HAS Not Used, Tied High)



- A. For correct operation, strobe the HAS signal only once per HSTROBE active cycle.
- B. HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 5-43. HPI32 Read Timing (HAS Used)





Figure 5-44. HPI32 Write Timing (HAS Not Used, Tied High)



- A. For correct operation, strobe the HAS signal only once per HSTROBE active cycle.
- B. HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 5-45. HPI32 Write Timing (HAS Used)



## 5.12 Peripheral Component Interconnect (PCI)

The PCI port for the TMS320C600 supports connection of the DSP to a PCI host via the integrated PCI master/slave bus interface. For the C64x devices, like the DM642, the PCI port interfaces to the DSP via the EDMA internal address generation hardware. This architecture allows for both PCI Master and Slave transactions, while keeping the EDMA channel resources available for other applications.

#### 5.12.1 PCI Device-Specific Information

On the DM642 device, the PCI interface is multiplexed with the 32-bit Host Port Interface (HPI), or with a combination of 16-bit HPI and EMAC/MDIO. This provides the following flexibility options to the user:

- 32-bit 66 MHz PCI bus
- 32-bit HPI
- Combination of 16-bit HPI and EMAC/MDIO

For more detailed information on the PCI port peripheral module, see the *TMS320C6000 DSP Peripheral Component Interconnect (PCI) Reference Guide* (literature number SPRU581).

### 5.12.2 PCI Peripheral Register Description(s)

Table 5-41. PCI Peripheral Registers

| HEX ADDRESS RANGE     | ACRONYM   | REGISTER NAME                         |
|-----------------------|-----------|---------------------------------------|
| 01C0 0000             | RSTSRC    | DSP Reset source/status register      |
| 01C0 0004             | _         | Reserved                              |
| 01C0 0008             | PCIIS     | PCI interrupt source register         |
| 01C0 000C             | PCIIEN    | PCI interrupt enable register         |
| 01C0 0010             | DSPMA     | DSP master address register           |
| 01C0 0014             | PCIMA     | PCI master address register           |
| 01C0 0018             | PCIMC     | PCI master control register           |
| 01C0 001C             | CDSPA     | Current DSP address register          |
| 01C0 0020             | CPCIA     | Current PCI address register          |
| 01C0 0024             | CCNT      | Current byte count register           |
| 01C0 0028             | -         | Reserved                              |
| 01C0 002C - 01C1 FFEF | _         | Reserved                              |
| 0x01C1 FFF0           | HSR       | Host status register                  |
| 0x01C1 FFF4           | HDCR      | Host-to-DSP control register          |
| 0x01C1 FFF8           | DSPP      | DSP page register                     |
| 0x01C1 FFFC           | -         | Reserved                              |
| 01C2 0000             | EEADD     | EEPROM address register               |
| 01C2 0004             | EEDAT     | EEPROM data register                  |
| 01C2 0008             | EECTL     | EEPROM control register               |
| 01C2 000C - 01C2 FFFF | -         | Reserved                              |
| 01C3 0000             | PCI_TRCTL | PCI transfer request control register |
| 01C3 0004 - 01C3 FFFF |           | Reserved                              |



# 5.12.3 PCI Electrical Data/Timing

#### 5.12.3.1 Peripheral Component Interconnect (PCI) Timing

Table 5-42. Timing Requirements for PCLK<sup>(1)(2)</sup> (see Figure 5-46)

| NO. |                       |                           | –500, A-600<br>[33 MHz]    |     | –600, –720<br>[66 MHz]     |     | UNIT |
|-----|-----------------------|---------------------------|----------------------------|-----|----------------------------|-----|------|
|     |                       |                           | MIN                        | MAX | MIN                        | MAX |      |
| 1   | t <sub>c(PCLK)</sub>  | Cycle time, PCLK          | 30 (or 4P <sup>(3)</sup> ) |     | 15 (or 4P <sup>(3)</sup> ) |     | ns   |
| 2   | t <sub>w(PCLKH)</sub> | Pulse duration, PCLK high | 11                         |     | 6                          |     | ns   |
| 3   | t <sub>w(PCLKL)</sub> | Pulse duration, PCLK low  | 11                         |     | 6                          |     | ns   |
| 4   | t <sub>sr(PCLK)</sub> | Δv/Δt slew rate, PCLK     | 1                          | 4   | 1.5                        | 4   | V/ns |

- (1) For 3.3-V operation, the reference points for the rise and fall transitions are measured at V<sub>ILP</sub> MAX and V<sub>IHP</sub> MIN.
- (2) P = 1/CPU clock frequency in ns. For example when running parts at 720 MHz,use  $P = 1.\overline{39}$  ns.
- (3) Select the parameter value, whichever is larger.



Figure 5-46. PCLK Timing

Table 5-43. Timing Requirements for PCI Reset (see Figure 5-47)

| NO. |                              |                                          | -500<br>-600<br>-720 |     | UNIT |
|-----|------------------------------|------------------------------------------|----------------------|-----|------|
|     |                              |                                          | MIN                  | MAX |      |
| 1   | t <sub>w(PRST)</sub>         | Pulse duration, PRST                     | 1                    |     | ms   |
| 2   | t <sub>su(PCLKA-PRSTH)</sub> | Setup time, PCLK active before PRST high | 100                  |     | μs   |



Figure 5-47. PCI Reset (PRST) Timing



# Table 5-44. Timing Requirements for PCI Inputs (see Figure 5-48)

| NO. |                           |                                          | -500, <i>i</i> | <b>A-600</b> | -60<br>-72 |     | UNIT |
|-----|---------------------------|------------------------------------------|----------------|--------------|------------|-----|------|
|     |                           |                                          | 33 MHz 66 M    |              | 6 MHz      |     |      |
|     | M                         |                                          | MIN            | MAX          | MIN        | MAX |      |
| 4   | t <sub>su(IV-PCLKH)</sub> | Setup time, input valid before PCLK high | 7              |              | 3          |     | ns   |
| 5   | t <sub>h(IV-PCLKH)</sub>  | Hold time, input valid after PCLK high   | 0              |              | 0          |     | ns   |



Figure 5-48. PCI Input Timing (33-/66-MHz)

Table 5-45. Switching Characteristics Over Recommended Operating Conditions for PCI Outputs (see Figure 5-49)

| NO. parameter |                           | ,                                              | -500, | A-600 | -60<br>-72 |     |      |
|---------------|---------------------------|------------------------------------------------|-------|-------|------------|-----|------|
|               |                           | parameter                                      | 33 N  | 1Hz   | 66 M       | lHz | UNIT |
|               |                           | MIN                                            | MAX   | MIN   | MAX        |     |      |
| 1             | t <sub>d(PCLKH-OV)</sub>  | Delay time, PCLK high to output valid          | 2     | 11    | 2          | 6   | ns   |
| 2             | t <sub>d(PCLKH-OLZ)</sub> | Delay time, PCLK high to output low impedance  | 2     |       | 2          |     | ns   |
| 3             | t <sub>d(PCLKH-OHZ)</sub> | Delay time, PCLK high to output high impedance |       | 28    |            | 14  | ns   |



Figure 5-49. PCI Output Timing (33-/66-MHz)



# Table 5-46. Timing Requirements for Serial EEPROM Interface (see Figure 5-50)

| NO. |                           |                                              | -50<br>-60<br>-72 | 0   | UNIT |
|-----|---------------------------|----------------------------------------------|-------------------|-----|------|
|     |                           |                                              | MIN               | MAX |      |
| 8   | t <sub>su(DIV-CLKH)</sub> | Setup time, XSP_DI valid before XSP_CLK high | 50                |     | ns   |
| 9   | t <sub>h(CLKH-DIV)</sub>  | Hold time, XSP_DI valid after XSP_CLK high   | 0                 |     | ns   |

Table 5-47. Switching Characteristics Over Recommended Operating Conditions for Serial EEPROM Interface<sup>(1)</sup> (see Figure 5-50)

| NO. |                            |                                                     |     |       |  | UNIT |
|-----|----------------------------|-----------------------------------------------------|-----|-------|--|------|
|     |                            | MIN                                                 | TYP | MAX   |  |      |
| 1   | t <sub>w(CSL)</sub>        | Pulse duration, XSP_CS low                          |     | 4092P |  | ns   |
| 2   | t <sub>d(CLKL-CSL)</sub>   | Delay time, XSP_CLK low to XSP_CS low               |     | 0     |  | ns   |
| 3   | t <sub>d(CSH-CLKH)</sub>   | Delay time, XSP_CS high to XSP_CLK high             |     | 2046P |  | ns   |
| 4   | t <sub>w(CLKH)</sub>       | Pulse duration, XSP_CLK high                        |     | 2046P |  | ns   |
| 5   | t <sub>w(CLKL)</sub>       | Pulse duration, XSP_CLK low                         |     | 2046P |  | ns   |
| 6   | t <sub>osu(DOV-CLKH)</sub> | Output setup time, XSP_DO valid before XSP_CLK high |     | 2046P |  | ns   |
| 7   | t <sub>oh(CLKH-DOV)</sub>  | Output hold time, XSP_DO valid after XSP_CLK high   |     | 2046P |  | ns   |

(1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.



Figure 5-50. PCI Serial EEPROM Interface Timing



## 5.13 Multichannel Buffered Serial Port (McBSP)

The McBSP provides these functions:

- Full-duplex communication
- Double-buffered data registers, which allow a continuous data stream
- Independent framing and clocking for receive and transmit
- Direct interface to industry-standard codecs, analog interface chips (AICs), and other serially connected analog-to-digital (A/D) and digital-to-analog (D/A) devices
- External shift clock or an internal, programmable frequency shift clock for data transfer

For more detailed information on the McBSP peripheral, see the *TMS320C6000 DSP Multichannel Buffered Serial Port (McBSP) Reference Guide* (literature number SPRU580).

## 5.13.1 McBSP Peripheral Register Description(s)

Table 5-48. McBSP 0 Registers

| HEX ADDRESS RANGE         | ACRONYM | REGISTER NAME                                       | COMMENTS                                                                          |
|---------------------------|---------|-----------------------------------------------------|-----------------------------------------------------------------------------------|
| 018C 0000                 | DRR0    | McBSP0 data receive register via Configuration Bus  | The CPU and EDMA controller can only read this register; they cannot write to it. |
| 0x3000 0000 – 0x33FF FFFF | DRR0    | McBSP0 data receive register via Peripheral Bus     |                                                                                   |
| 018C 0004                 | DXR0    | McBSP0 data transmit register via Configuration Bus |                                                                                   |
| 0x3000 0000 – 0x33FF FFFF | DXR0    | McBSP0 data transmit register via Peripheral Bus    |                                                                                   |
| 018C 0008                 | SPCR0   | McBSP0 serial port control register                 |                                                                                   |
| 018C 000C                 | RCR0    | McBSP0 receive control register                     |                                                                                   |
| 018C 0010                 | XCR0    | McBSP0 transmit control register                    |                                                                                   |
| 018C 0014                 | SRGR0   | McBSP0 sample rate generator register               |                                                                                   |
| 018C 0018                 | MCR0    | McBSP0 multichannel control register                |                                                                                   |
| 018C 001C                 | RCERE00 | McBSP0 enhanced receive channel enable register 0   |                                                                                   |
| 018C 0020                 | XCERE00 | McBSP0 enhanced transmit channel enable register 0  |                                                                                   |
| 018C 0024                 | PCR0    | McBSP0 pin control register                         |                                                                                   |
| 018C 0028                 | RCERE10 | McBSP0 enhanced receive channel enable register 1   |                                                                                   |
| 018C 002C                 | XCERE10 | McBSP0 enhanced transmit channel enable register 1  |                                                                                   |
| 018C 0030                 | RCERE20 | McBSP0 enhanced receive channel enable register 2   |                                                                                   |
| 018C 0034                 | XCERE20 | McBSP0 enhanced transmit channel enable register 2  |                                                                                   |
| 018C 0038                 | RCERE30 | McBSP0 enhanced receive channel enable register 3   |                                                                                   |
| 018C 003C                 | XCERE30 | McBSP0 enhanced transmit channel enable register 3  |                                                                                   |
| 018C 0040 – 018F FFFF     | -       | Reserved                                            |                                                                                   |

# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

# Table 5-49. McBSP 1 Registers

| HEX ADDRESS RANGE         | ACRONYM | REGISTER NAME                                       | COMMENTS                                                                          |
|---------------------------|---------|-----------------------------------------------------|-----------------------------------------------------------------------------------|
| 0190 0000                 | DRR1    | McBSP1 data receive register via Configuration Bus  | The CPU and EDMA controller can only read this register; they cannot write to it. |
| 0x3400 0000 – 0x37FF FFFF | DRR1    | McBSP1 data receive register via peripheral bus     |                                                                                   |
| 0190 0004                 | DXR1    | McBSP1 data transmit register via configuration bus |                                                                                   |
| 0x3400 0000 – 0x37FF FFFF | DXR1    | McBSP1 data transmit register via peripheral bus    |                                                                                   |
| 0190 0008                 | SPCR1   | McBSP1 serial port control register                 |                                                                                   |
| 0190 000C                 | RCR1    | McBSP1 receive control register                     |                                                                                   |
| 0190 0010                 | XCR1    | McBSP1 transmit control register                    |                                                                                   |
| 0190 0014                 | SRGR1   | McBSP1 sample rate generator register               |                                                                                   |
| 0190 0018                 | MCR1    | McBSP1 multichannel control register                |                                                                                   |
| 0190 001C                 | RCERE01 | McBSP1 enhanced receive channel enable register 0   |                                                                                   |
| 0190 0020                 | XCERE01 | McBSP1 enhanced transmit channel enable register 0  |                                                                                   |
| 0190 0024                 | PCR1    | McBSP1 pin control register                         |                                                                                   |
| 0190 0028                 | RCERE11 | McBSP1 enhanced receive channel enable register 1   |                                                                                   |
| 0190 002C                 | XCERE11 | McBSP1 enhanced transmit channel enable register 1  |                                                                                   |
| 0190 0030                 | RCERE21 | McBSP1 enhanced receive channel enable register 2   |                                                                                   |
| 0190 0034                 | XCERE21 | McBSP1 enhanced transmit channel enable register 2  |                                                                                   |
| 0190 0038                 | RCERE31 | McBSP1 enhanced receive channel enable register 3   |                                                                                   |
| 0190 003C                 | XCERE31 | McBSP1 enhanced transmit channel enable register 3  |                                                                                   |
| 0190 0040 – 0193 FFFF     | _       | Reserved                                            |                                                                                   |



## 5.13.2 McBSP Electrical Data/Timing

#### 5.13.2.1 Multichannel Buffered Serial Port (McBSP) Timing

Table 5-50. Timing Requirements for McBSP<sup>(1)</sup> (see Figure 5-51)

| NO. |                              |                                                       |            | -500<br>-600<br>-720                       |     | UNIT |
|-----|------------------------------|-------------------------------------------------------|------------|--------------------------------------------|-----|------|
|     |                              |                                                       |            | MIN                                        | MAX |      |
| 2   | t <sub>c(CKRX)</sub>         | Cycle time, CLKR/X                                    | CLKR/X ext | 4P or 6.67 <sup>(2)(3)</sup>               |     | ns   |
| 3   | t <sub>w(CKRX)</sub>         | Pulse duration, CLKR/X high or CLKR/X low             | CLKR/X ext | 0.5t <sub>c(CKRX)</sub> - 1 <sup>(4)</sup> |     | ns   |
| -   | 5 t <sub>su(FRH-CKRL)</sub>  | H-CKRL) Setup time, external FSR high before CLKR low | CLKR int   | 9                                          |     |      |
| Э   |                              |                                                       | CLKR ext   | 1.3                                        |     | ns   |
|     |                              | Held time automal ECD high after CLVD law             | CLKR int   | 6                                          |     |      |
| 6   | t <sub>h(CKRL-FRH)</sub>     | Hold time, external FSR high after CLKR low           | CLKR ext   | 3                                          |     | ns   |
| 7   |                              | Out on the DD well-the form OH/D have                 | CLKR int   | 8                                          |     |      |
| 1   | t <sub>su(DRV-CKRL)</sub>    | Setup time, DR valid before CLKR low                  | CLKR ext   | 0.9                                        |     | ns   |
| 8   |                              | Hold time. DD valid ofter CLVD law                    | CLKR int   | 3                                          |     |      |
| 0   | t <sub>h</sub> (CKRL-DRV)    | Hold time, DR valid after CLKR low                    | CLKR ext   | 3.1                                        |     | ns   |
| 40  |                              | Cation time a sustained ECV high hafane CLVV law      | CLKX int   | 9                                          |     |      |
| 10  | 10 t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low         | CLKX ext   | 1.3                                        |     | ns   |
| 11  | 11 t <sub>h(CKXL-FXH)</sub>  | Hold time, external FSX high after CLKX low           | CLKX int   | 6                                          |     | no   |
| 11  |                              |                                                       | CLKX ext   | 3                                          |     | ns   |

<sup>(1)</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

<sup>(2)</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.

<sup>(3)</sup> Use whichever value is greater. Minimum CLKR/X cycle times *must* be met, even when CLKR/X is generated by an internal clock source. The minimum CLKR/X cycle times are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.

<sup>(4)</sup> This parameter applies to the maximum McBSP frequency. Operate serial clocks (CLKR/X) in the reasonable range of 40/60 duty cycle.



# Table 5-51. Switching Characteristics Over Recommended Operating Conditions for McBSP<sup>(1)(2)</sup> (see Figure 5-51)

| NO. |                             | PARAMETER                                                                      |            | -500<br>-600<br>-720            |                         | UNIT |  |
|-----|-----------------------------|--------------------------------------------------------------------------------|------------|---------------------------------|-------------------------|------|--|
|     |                             |                                                                                |            | MIN                             | MAX                     |      |  |
| 1   | t <sub>d(CKSH-CKRXH)</sub>  | Delay time, CLKS high to CLKR/X high for internal Cl generated from CLKS input | _KR/X      | 1.4                             | 10                      | ns   |  |
| 2   | t <sub>c(CKRX)</sub>        | Cycle time, CLKR/X                                                             | CLKR/X int | 4P or 6.67 <sup>(3)(4)(5)</sup> |                         | ns   |  |
| 3   | t <sub>w(CKRX)</sub>        | Pulse duration, CLKR/X high or CLKR/X low                                      | CLKR/X int | C – 1 <sup>(6)</sup>            | C + 1 <sup>(6)</sup>    | ns   |  |
| 4   | t <sub>d(CKRH-FRV)</sub>    | Delay time, CLKR high to internal FSR valid                                    | CLKR int   | -2.1                            | 3                       | ns   |  |
| 9   |                             | OCKYH EXVO Delay time. CLKX high to internal FSX valid                         | CLKX int   | -1.7                            | 3                       | 50   |  |
| 9   | <sup>l</sup> d(CKXH-FXV)    |                                                                                | CLKX ext   | 1.7                             | 9                       | ns   |  |
| 12  |                             | Disable time, DX high impedance following last data                            | CLKX int   | -3.9                            | 4                       | 50   |  |
| 12  | t <sub>dis(CKXH-DXHZ)</sub> | bit from CLKX high                                                             | CLKX ext   | -2.1                            | 9                       | ns   |  |
| 40  |                             | Dalay times OLKV high to DV walld                                              | CLKX int   | -3.9 + D1 <sup>(7)</sup>        | 4 + D2 <sup>(7)</sup>   |      |  |
| 13  | t <sub>d</sub> (CKXH-DXV)   | Delay time, CLKX high to DX valid                                              | CLKX ext   | -2.1 + D1 <sup>(7)</sup>        | 9 + D2 <sup>(7)</sup>   | ns   |  |
|     |                             | Delay time, FSX high to DX valid                                               | FSX int    | -2.3 + D1 <sup>(8)</sup>        | 5.6 + D2 <sup>(8)</sup> |      |  |
| 14  | t <sub>d(FXH-DXV)</sub>     | ONLY applies when in data delay 0 (XDATDLY = 00b) mode                         | FSX ext    | 1.9 + D1 <sup>(8)</sup>         | 9 + D2 <sup>(8)</sup>   | ns   |  |

- (1) CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.
- (2) Minimum delay times also represent minimum output hold times.
- (3) Minimum CLKR/X cycle times must be met, even when CLKR/X is generated by an internal clock source. Minimum CLKR/X cycle times are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.
- (4) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (5) Use whichever value is greater.
- 6) C = H or L
  - S = sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)
  - S = sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)
  - H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even
  - H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
  - L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even
  - L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
- CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the maximum limit (see (4) above).
- (7) Extra delay from CLKX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
  - if DXENA = 0, then D1 = D2 = 0
  - if DXENA = 1, then D1 = 4P, D2 = 8P
- (8) Extra delay from FSX high to DX valid **applies** only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
  - if DXENA = 0, then D1 = D2 = 0
  - if DXENA = 1, then D1 = 4P, D2 = 8P





A. Parameter No. 13 applies to the first data bit only when XDATDLY  $\neq$  0.

Figure 5-51. McBSP Timing

Table 5-52. Timing Requirements for FSR When GSYNC = 1 (see Figure 5-52)

| NO. |                           |                                       | -500<br>-600<br>-720 |     | UNIT |
|-----|---------------------------|---------------------------------------|----------------------|-----|------|
|     |                           |                                       | MIN                  | MAX |      |
| 1   | t <sub>su(FRH-CKSH)</sub> | Setup time, FSR high before CLKS high | 4                    |     | ns   |
| 2   | t <sub>h(CKSH-FRH)</sub>  | Hold time, FSR high after CLKS high   | 4                    |     | ns   |



Figure 5-52. FSR Timing When GSYNC = 1



# Table 5-53. Timing Requirements for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = $0^{(1)(2)}$ (see Figure 5-53)

| NO. |                           |                                      |     | -   | -500<br>-600<br>-720 |     | UNIT |
|-----|---------------------------|--------------------------------------|-----|-----|----------------------|-----|------|
|     |                           |                                      | MAS | ΓER | SLAV                 | E   |      |
|     |                           |                                      | MIN | MAX | MIN                  | MAX |      |
| 4   | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 12  |     | 2 – 12P              |     | ns   |
| 5   | t <sub>h(CKXL-DRV)</sub>  | Hold time, DR valid after CLKX low   | 4   |     | 5 + 24P              |     | ns   |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

Table 5-54. Switching Characteristics Over Recommended Operating Conditions for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP =  $0^{(1)(2)}$  (see Figure 5-53)

| NO.  |                             | PARAMETER                                                             |         |        | -500<br>-600<br>-720 |          | UNIT |
|------|-----------------------------|-----------------------------------------------------------------------|---------|--------|----------------------|----------|------|
| 140. | IONOMETER                   |                                                                       | MASTI   | ER (3) | SLA                  | Oldi     |      |
|      |                             |                                                                       | MIN     | MAX    | MIN                  | MAX      |      |
| 1    | t <sub>h(CKXL-FXL)</sub>    | Hold time, FSX low after CLKX low (4)                                 | T – 2   | T + 3  |                      |          | ns   |
| 2    | t <sub>d(FXL-CKXH)</sub>    | Delay time, FSX low to CLKX high (5)                                  | L – 2.5 | L + 3  |                      |          | ns   |
| 3    | t <sub>d(CKXH-DXV)</sub>    | Delay time, CLKX high to DX valid                                     | -2      | 4      | 12P + 2.8            | 20P + 17 | ns   |
| 6    | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | L – 2   | L + 3  |                      |          | ns   |
| 7    | t <sub>dis(FXH-DXHZ)</sub>  | Disable time, DX high impedance following last data bit from FSX high |         |        | 4P + 3               | 12P + 17 | ns   |
| 8    | t <sub>d(FXL-DXV)</sub>     | Delay time, FSX low to DX valid                                       |         |        | 8P + 1.8             | 16P + 17 | ns   |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.
  - S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)
    - S = Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)
    - T = CLKX period = (1 + CLKGDV) \* S
    - H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even
    - H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
    - L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even
    - L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
- (4) FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.
  - CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP
  - CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP
- (5) FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).



Figure 5-53. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0



Table 5-55. Timing Requirements for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP =  $0^{(1)(2)}$ (see Figure 5-54)

| NO. |                           |                                     |     | _       | 500<br>600<br>720 |     | UNIT |
|-----|---------------------------|-------------------------------------|-----|---------|-------------------|-----|------|
|     |                           |                                     | MAS | ΓER     | SLAV              | /E  |      |
|     |                           |                                     | MIN | MAX     | MIN               | MAX |      |
| 4   | t <sub>su(DRV-CKXH)</sub> | 12                                  |     | 2 – 12P |                   | ns  |      |
| 5   | t <sub>h(CKXH-DRV)</sub>  | Hold time, DR valid after CLKX high | 4   |         | 5 + 24P           |     | ns   |

- P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

Table 5-56. Switching Characteristics Over Recommended Operating Conditions for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP =  $0^{(1)(2)}$  (see Figure 5-54)

| NO.  |                             | PARAMETER                                                             |                      | -      | -500<br>-600<br>-720 |          | UNIT |
|------|-----------------------------|-----------------------------------------------------------------------|----------------------|--------|----------------------|----------|------|
| 110. |                             | I ANAMETER                                                            | MASTE                | ER (3) | SL                   | AVE      | O.U. |
|      |                             |                                                                       | MIN                  | MAX    | MIN                  | MAX      |      |
| 1    | t <sub>h(CKXL-FXL)</sub>    | Hold time, FSX low after CLKX low <sup>(4)</sup>                      | L – 2                | L + 3  |                      |          | ns   |
| 2    | t <sub>d(FXL-CKXH)</sub>    | Delay time, FSX low to CLKX high (5)                                  | T – 2.5              | T + 3  |                      |          | ns   |
| 3    | t <sub>d(CKXL-DXV)</sub>    | Delay time, CLKX low to DX valid                                      | -2                   | 4      | 12P + 3              | 20P + 17 | ns   |
| 6    | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | from -2 4 12P + 3 20 |        | 20P + 17             | ns       |      |
| 7    | t <sub>d(FXL-DXV)</sub>     | H – 2                                                                 | H + 4                | 8P + 2 | 16P + 17             | ns       |      |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.
- S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)
  - S = Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)
  - T = CLKX period = (1 + CLKGDV) \* S
  - H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even
  - H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
  - L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even
  - L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
- (4) FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP
  - CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP
- (5) FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).



Figure 5-54. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0



# Table 5-57. Timing Requirements for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = $1^{(1)(2)}$ (see Figure 5-55)

| NO. |                           |                                     |     | _       | 500<br>600<br>720 |     | UNIT |
|-----|---------------------------|-------------------------------------|-----|---------|-------------------|-----|------|
|     |                           |                                     | MAS | ΓER     | SLAV              | /E  |      |
|     |                           |                                     | MIN | MAX     | MIN               | MAX |      |
| 4   | t <sub>su(DRV-CKXH)</sub> | 12                                  |     | 2 – 12P |                   | ns  |      |
| 5   | t <sub>h(CKXH-DRV)</sub>  | Hold time, DR valid after CLKX high | 4   |         | 5 + 24P           |     | ns   |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

Table 5-58. Switching Characteristics Over Recommended Operating Conditions for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1<sup>(1)(2)</sup> (see Figure 5-55)

| NO.  |                             | PARAMETER                                                              |         | UNIT   |         |          |       |
|------|-----------------------------|------------------------------------------------------------------------|---------|--------|---------|----------|-------|
| 140. |                             | TANAMETER                                                              | MASTE   | ER (3) | SL      | AVE      | Oitii |
|      |                             |                                                                        | MIN     | MAX    | MIN     | MAX      |       |
| 1    | t <sub>h(CKXH-FXL)</sub>    | Hold time, FSX low after CLKX high (4)                                 | T – 2   | T + 3  |         |          | ns    |
| 2    | t <sub>d(FXL-CKXL)</sub>    | Delay time, FSX low to CLKX low <sup>(5)</sup>                         | H – 2.5 | H + 3  |         |          | ns    |
| 3    | t <sub>d(CKXL-DXV)</sub>    | Delay time, CLKX low to DX valid                                       | -2      | 4      | 12P + 3 | 20P + 17 | ns    |
| 6    | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | H – 2   | H + 3  |         |          | ns    |
| 7    | t <sub>dis(FXH-DXHZ)</sub>  | Disable time, DX high impedance following last data bit from FSX high  |         |        | 4P + 3  | 12P + 17 | ns    |
| 8    | t <sub>d(FXL-DXV)</sub>     | Delay time, FSX low to DX valid                                        |         |        | 8P + 2  | 16P + 17 | ns    |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.
- 3) S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)
  - S = Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)
  - T = CLKX period = (1 + CLKGDV) \* S
  - H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even
  - H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
  - L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even
  - L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
- (4) FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.
  - CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP
  - CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP
- (5) FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).



Figure 5-55. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1

SPRS200J-JULY 2002-REVISED AUGUST 2005

Table 5-59. Timing Requirements for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP =  $1^{(1)(2)}$ (see Figure 5-56)

| NO. |                           |                                       |     | _   | -500<br>-600<br>-720 |     | UNIT |
|-----|---------------------------|---------------------------------------|-----|-----|----------------------|-----|------|
|     |                           |                                       | MAS | ΓER | SLA                  | /E  |      |
|     |                           |                                       | MIN | MAX | MIN                  | MAX |      |
| 4   | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 12  |     | 2 – 12P              |     | ns   |
| 5   | t <sub>h(CKXH-DRV)</sub>  | Hold time, DR valid after CLKX high   | 4   |     | 5 + 24P              |     | ns   |

- P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

Table 5-60. Switching Characteristics Over Recommended Operating Conditions for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP =  $1^{(1)(2)}$  (see Figure 5-56)

| NO.  |                                                                                                                                | PARAMETER                              |         | -(      | 500<br>600<br>720 |          | UNIT |
|------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|---------|-------------------|----------|------|
| 110. |                                                                                                                                | MAST                                   | ER (3)  | SL      | O.U.I             |          |      |
|      |                                                                                                                                |                                        | MIN     | MAX     | MIN               | MAX      |      |
| 1    | t <sub>h(CKXH-FXL)</sub>                                                                                                       | Hold time, FSX low after CLKX high (4) | H – 2   | H + 3   |                   |          | ns   |
| 2    | t <sub>d(FXL-CKXL)</sub>                                                                                                       | Delay time, FSX low to CLKX low (5)    | T – 2.5 | T + 1.5 |                   |          | ns   |
| 3    | t <sub>d(CKXH-DXV)</sub>                                                                                                       | Delay time, CLKX high to DX valid      | -2      | 4       | 12P + 3           | 20P + 17 | ns   |
| 6    | $t_{\text{dis}(\text{CKXH-DXHZ})} \qquad \qquad \text{Disable time, DX high impedance following last data bit from CLKX high}$ |                                        | -2      | 4       | 12P + 3           | 20P + 17 | ns   |
| 7    | t <sub>d(FXL-DXV)</sub>                                                                                                        | Delay time, FSX low to DX valid        | L – 2   | L + 4   | 8P + 2            | 16P + 17 | ns   |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.
- S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)
  - S = Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)
  - T = CLKX period = (1 + CLKGDV) \* S
  - H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even
  - H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
  - L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even
  - L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero
- (4) FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP
  - CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP
- FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).



Figure 5-56. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1



#### 5.14 Video Port

Each Video Port is capable of sending and receiving digital video data. The Video Ports are also capable of capturing/displaying RAW data. The Video Port peripherals follow video standards such as BT.656 and SMPTE296.

#### 5.14.1 Video Port Device-Specific Information

The TMS320DM642 device has three video port peripherals.

The video port peripheral can operate as a video capture port, video display port, or as a transport stream interface (TSI) capture port.

The port consists of two channels: A and B. A 5120-byte capture/display buffer is splittable between the two channels. The entire port (both channels) is always configured for either video capture or display only. Separate data pipelines control the parsing and formatting of video capture or display data for each of the BT.656, Y/C, raw video, and TSI modes.

For video capture operation, the video port may operate as two 8/10-bit channels of BT.656 or raw video capture; or as a single channel of 8/10-bit BT.656, 8/10-bit raw video, 16/20-bit Y/C video, 16/20-bit raw video, or 8-bit TSI.

For video display operation, the video port may operate as a single channel of 8/10-bit BT.656; or as a single channel of 8/10-bit BT.656, 8/10-bit raw video, 16/20 bit Y/C video, or 16/20-bit raw video. It may also operate in a two channel 8/10-bit raw mode in which the two channels are locked to the same timing. Channel B is not used during single channel operation.

For more detailed information on the DM642 Video Port peripherals, see the *TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide* (literature number SPRU629).

# 5.14.2 Video Port Peripheral Register Description(s)

Table 5-61. Video Port 0, 1, and 2 (VP0, VP1, and VP2) Control Registers

| HE        | X ADDRESS RAN | GE        | ACDONIVA   | DESCRIPTION                                   |  |  |
|-----------|---------------|-----------|------------|-----------------------------------------------|--|--|
| VP0       | VP1           | VP2       | ACRONYM    | DESCRIPTION                                   |  |  |
| 01C4 0000 | 01C4 4000     | 01C4 8000 | VP_PIDx    | Video Port Peripheral Identification Register |  |  |
| 01C4 0004 | 01C4 4004     | 01C4 8004 | VP_PCRx    | Video Port Peripheral Control Register        |  |  |
| 01C4 0008 | 01C4 4008     | 01C4 8008 | _          | Reserved                                      |  |  |
| 01C4 000C | 01C4 400C     | 01C4 800C | -          | Reserved                                      |  |  |
| 01C4 0020 | 01C4 4020     | 01C4 8020 | VP_PFUNCx  | Video Port Pin Function Register              |  |  |
| 01C4 0024 | 01C4 4024     | 01C4 8024 | VP_PDIRx   | Video Port Pin Direction Register             |  |  |
| 01C4 0028 | 01C4 4028     | 01C4 8028 | VP_PDINx   | Video Port Pin Data Input Register            |  |  |
| 01C4 002C | 01C4 402C     | 01C4 802C | VP_PDOUTx  | Video Port Pin Data Output Register           |  |  |
| 01C4 0030 | 01C4 4030     | 01C4 8030 | VP_PDSETx  | Video Port Pin Data Set Register              |  |  |
| 01C4 0034 | 01C4 4034     | 01C4 8034 | VP_PDCLRx  | Video Port Pin Data Clear Register            |  |  |
| 01C4 0038 | 01C4 4038     | 01C4 8038 | VP_PIENx   | Video Port Pin Interrupt Enable Register      |  |  |
| 01C4 003C | 01C4 403C     | 01C4 803C | VP_PIPOx   | Video Port Pin Interrupt Polarity Register    |  |  |
| 01C4 0040 | 01C4 4040     | 01C4 8040 | VP_PISTATx | Video Port Pin Interrupt Status Register      |  |  |
| 01C4 0044 | 01C4 4044     | 01C4 8044 | VP_PICLRx  | Video Port Pin Interrupt Clear Register       |  |  |
| 01C4 00C0 | 01C4 40C0     | 01C4 80C0 | VP_CTLx    | Video Port Control Register                   |  |  |
| 01C4 00C4 | 01C4 40C4     | 01C4 80C4 | VP_STATx   | Video Port Status Register                    |  |  |
| 01C4 00C8 | 01C4 40C8     | 01C4 80C8 | VP_IEx     | Video Port Interrupt Enable Register          |  |  |
| 01C4 00CC | 01C4 40CC     | 01C4 80CC | VP_ISx     | Video Port interrupt Status Register          |  |  |
| 01C4 0100 | 01C4 4100     | 01C4 8100 | VC_STATx   | Video Capture Channel A Status Register       |  |  |



# Table 5-61. Video Port 0, 1, and 2 (VP0, VP1, and VP2) Control Registers (continued)

| HEX ADDRESS RANGE |           |           | 40000044      | DESCRIPTION                                                   |
|-------------------|-----------|-----------|---------------|---------------------------------------------------------------|
| VP0               | VP1       | VP2       | ACRONYM       | DESCRIPTION                                                   |
| 01C4 0104         | 01C4 4104 | 01C4 8104 | VC_CTLx       | Video Capture Channel A Control Register                      |
| 01C4 0108         | 01C4 4108 | 01C4 8108 | VC_ASTRTx     | Video Capture Channel A Field 1 Start Register                |
| 01C4 010C         | 01C4 410C | 01C4 810C | VC_ASTOPx     | Video Capture Channel A Field 1 Stop Register                 |
| 01C4 0110         | 01C4 4110 | 01C4 8110 | VC_ASTRTx     | Video Capture Channel A Field 2 Start Register                |
| 01C4 0114         | 01C4 4114 | 01C4 8114 | VC_ASTOPx     | Video Capture Channel A Field 2 Stop Register                 |
| 01C4 0118         | 01C4 4118 | 01C4 8118 | VC_AVINTx     | Video Capture Channel A Vertical Interrupt Register           |
| 01C4 011C         | 01C4 411C | 01C4 811C | VC_ATHRLDx    | Video Capture Channel A Threshold Register                    |
| 01C4 0120         | 01C4 4120 | 01C4 8120 | VC_AEVTCTx    | Video Capture Channel A Event Count Register                  |
| 01C4 0140         | 01C4 4140 | 01C4 8140 | VC_BSTATx     | Video Capture Channel B Status Register                       |
| 01C4 0144         | 01C4 4144 | 01C4 8144 | VC_BCTLx      | Video Capture Channel B Control Register                      |
| 01C4 0148         | 01C4 4148 | 01C4 8148 | VC_BSTRTx     | Video Capture Channel B Field 1 Start Register                |
| 01C4 014C         | 01C4 414C | 01C4 814C | VC_BSTOPx     | Video Capture Channel B Field 1 Stop Register                 |
| 01C4 0150         | 01C4 4150 | 01C4 8150 | VC_BSTRTx     | Video Capture Channel B Field 2 Start Register                |
| 01C4 0154         | 01C4 4154 | 01C4 8154 | VC_BSTOPx     | Video Capture Channel B Field 2 Stop Register                 |
| 01C4 0158         | 01C4 4158 | 01C4 8158 | VC_BVINTx     | Video Capture Channel B Vertical Interrupt Register           |
| 01C4 015C         | 01C4 415C | 01C4 815C | VC_BTHRLDx    | Video Capture Channel B Threshold Register                    |
| 01C4 0160         | 01C4 4160 | 01C4 8160 | VC_BEVTCTx    | Video Capture Channel B Event Count Register                  |
| 01C4 0180         | 01C4 4180 | 01C4 8180 | TSI_CTLx      | TCI Capture Control Register                                  |
| 01C4 0184         | 01C4 4184 | 01C4 8184 | TSI_CLKINITLx | TCI Clock Initialization LSB Register                         |
| 01C4 0188         | 01C4 4188 | 01C4 8188 | TSI_CLKINITMx | TCI Clock Initialization MSB Register                         |
| 01C4 018C         | 01C4 418C | 01C4 818C | TSI_STCLKLx   | TCI System Time Clock LSB Register                            |
| 01C4 0190         | 01C4 4190 | 01C4 8190 | TSI_STCLKMx   | TCI System Time Clock MSB Register                            |
| 01C4 0194         | 01C4 4194 | 01C4 8194 | TSI_STCMPLx   | TCI System Time Clock Compare LSB Register                    |
| 01C4 0198         | 01C4 4198 | 01C4 8198 | TSI_STCMPMx   | TCI System Time Clock Compare MSB Register                    |
| 01C4 019C         | 01C4 419C | 01C4 819C | TSI_STMSKLx   | TCI System Time Clock Compare Mask LSB Register               |
| 01C4 01A0         | 01C4 41A0 | 01C4 81A0 | TSI_STMSKMx   | TCI System Time Clock Compare Mask MSB Register               |
| 01C4 01A4         | 01C4 41A4 | 01C4 81A4 | TSI_TICKSx    | TCI System Time Clock Ticks Interrupt Register                |
| 01C4 0200         | 01C4 4200 | 01C4 8200 | VD_STATx      | Video Display Status Register                                 |
| 01C4 0204         | 01C4 4204 | 01C4 8204 | VD_CTLx       | Video Display Control Register                                |
| 01C4 0208         | 01C4 4208 | 01C4 8208 | VD_FRMSZx     | Video Display Frame Size Register                             |
| 01C4 020C         | 01C4 420C | 01C4 820C | VD_HBLNKx     | Video Display Horizontal Blanking Register                    |
| 01C4 0210         | 01C4 4210 | 01C4 8210 | VD_VBLKS1x    | Video Display Field 1 Vertical Blanking Start Register        |
| 01C4 0214         | 01C4 4214 | 01C4 8214 | VD_VBLKE1x    | Video Display Field 1 Vertical Blanking End Register          |
| 01C4 0218         | 01C4 4218 | 01C4 8218 | VD_VBLKS2x    | Video Display Field 2 Vertical Blanking Start Register        |
| 01C4 021C         | 01C4 421C | 01C4 821C | VD_VBLKE2x    | Video Display Field 2 Vertical Blanking End Register          |
| 01C4 0220         | 01C4 4220 | 01C4 8220 | VD_IMGOFF1x   | Video Display Field 1 Image Offset Register                   |
| 01C4 0224         | 01C4 4224 | 01C4 8224 | VD_IMGSZ1x    | Video Display Field 1 Image Size Register                     |
| 01C4 0228         | 01C4 4228 | 01C4 8228 | VD_IMGOFF2x   | Video Display Field 2 Image Offset Register                   |
| 01C4 022C         | 01C4 422C | 01C4 822C | VD_IMGSZ2x    | Video Display Field 2 Image Size Register                     |
| 01C4 0230         | 01C4 4230 | 01C4 8230 | VD_FLDT1x     | Video Display Field 1 Timing Register                         |
| 01C4 0234         | 01C4 4234 | 01C4 8234 | VD_FLDT2x     | Video Display Field 2 Timing Register                         |
| 01C4 0238         | 01C4 4238 | 01C4 8238 | VD_THRLDx     | Video Display Threshold Register                              |
| 01C4 023C         | 01C4 423C | 01C4 823C | VD_HSYNCx     | Video Display Horizontal Synchronization Register             |
| 01C4 0240         | 01C4 4240 | 01C4 8240 | VD_VSYNS1x    | Video Display Field 1 Vertical Synchronization Start Register |
| 01C4 0244         | 01C4 4244 | 01C4 8244 | VD_VSYNE1x    | Video Display Field 1 Vertical Synchronization End Register   |
| 01C4 0248         | 01C4 4248 | 01C4 8248 | VD_VSYNS2x    | Video Display Field 2 Vertical Synchronization Start Register |

## TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor

SPRS200J-JULY 2002-REVISED AUGUST 2005

#### Table 5-61. Video Port 0, 1, and 2 (VP0, VP1, and VP2) Control Registers (continued)

| HE        | HEX ADDRESS RANGE |           | ACRONYM     | DESCRIPTION                                                 |
|-----------|-------------------|-----------|-------------|-------------------------------------------------------------|
| VP0       | VP1               | VP2       | ACRONTIN    | DESCRIPTION                                                 |
| 01C4 024C | 01C4 424C         | 01C4 824C | VD_VSYNE2x  | Video Display Field 2 Vertical Synchronization End Register |
| 01C4 0250 | 01C4 4250         | 01C4 8250 | VD_RELOADx  | Video Display Counter Reload Register                       |
| 01C4 0254 | 01C4 4254         | 01C4 8254 | VD_DISPEVTx | Video Display Display Event Register                        |
| 01C4 0258 | 01C4 4258         | 01C4 8258 | VD_CLIPx    | Video Display Clipping Register                             |
| 01C4 025C | 01C4 425C         | 01C4 825C | VD_DEFVALx  | Video Display Default Display Value Register                |
| 01C4 0260 | 01C4 4260         | 01C4 8260 | VD_VINTx    | Video Display Vertical Interrupt Register                   |
| 01C4 0264 | 01C4 4264         | 01C4 8264 | VD_FBITx    | Video Display Field Bit Register                            |
| 01C4 0268 | 01C4 4268         | 01C4 8268 | VD_VBIT1x   | Video Display Field 1Vertical Blanking Bit Register         |
| 01C4 026C | 01C4 426C         | 01C4 826C | VD_VBIT2x   | Video Display Field 2Vertical Blanking Bit Register         |
| 7400 000  | 7800 0000         | 7C00 0000 | Y_RSCA      | Y FIFO Source Register A                                    |
| 7400 0008 | 7800 0008         | 7C00 0008 | CB_SRCA     | CB FIFO Source Register A                                   |
| 7400 0010 | 7800 0010         | 7C00 0010 | CR_SRCA     | CR FIFO Source Register A                                   |
| 7400 0020 | 7800 0020         | 7C00 0020 | Y_DSTA      | Y FIFO Destination Register A                               |
| 7400 0028 | 7800 0028         | 7C00 0028 | CB_DST      | CB FIFO Destination Register                                |
| 7400 0030 | 7800 0030         | 7C00 0030 | CR_DST      | CR FIFO Destination Register                                |
| 7600 0000 | 7A00 0000         | 7E00 0000 | Y_SRCB      | Y FIFO Source Register B                                    |
| 7600 0008 | 7A00 0008         | 7E00 0008 | CB_SRCB     | CB FIFO Source Register b                                   |
| 7600 0010 | 7A00 0010         | 7E00 0010 | CR_SRCB     | CR FIFO Source Register B                                   |
| 7600 0020 | 7A00 0020         | 7E00 0020 | Y_DSTB      | Y FIFO Destination Register B                               |



#### 5.14.3 Video Port (VP0, VP1, VP2) Electrical Data/Timing

#### 5.14.3.1 VCLKIN Timing (Video Capture Mode)

Table 5-62. Timing Requirements for Video Capture Mode for VPxCLKINx<sup>(1)</sup> (see Figure 5-57)

| NO. |                      |                                | -50<br>-60<br>-72 | 0   | UNIT |
|-----|----------------------|--------------------------------|-------------------|-----|------|
|     |                      |                                | MIN               | MAX |      |
| 1   | t <sub>c(VKI)</sub>  | Cycle time, VPxCLKINx          | 12.5              |     | ns   |
| 2   | t <sub>w(VKIH)</sub> | Pulse duration, VPxCLKINx high | 5.4               |     | ns   |
| 3   | t <sub>w(VKIL)</sub> | Pulse duration, VPxCLKINx low  | 5.4               |     | ns   |
| 4   | $t_{t(VKI)}$         | Transition time, VPxCLKINx     |                   | 3   | ns   |

(1) The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.



Figure 5-57. Video Port Capture VPxCLKINx TIming



#### 5.14.3.2 Video Data and Control Timing (Video Capture Mode)

Table 5-63. Timing Requirements in Video Capture Mode for Video Data and Control Inputs (see Figure 5-58)

| NO. |                             |                                                 | -50<br>-60<br>-72 | 0   | UNIT |
|-----|-----------------------------|-------------------------------------------------|-------------------|-----|------|
|     |                             |                                                 | MIN               | MAX |      |
| 1   | t <sub>su(VDATV-VKIH)</sub> | Setup time, VPxDx valid before VPxCLKINx high   | 2.9               |     | ns   |
| 2   | t <sub>h(VDATV-VKIH)</sub>  | Hold time, VPxDx valid after VPxCLKINx high     | 0.5               |     | ns   |
| 3   | t <sub>su(VCTLV-VKIH)</sub> | Setup time, VPxCTLx valid before VPxCLKINx high | 2.9               |     | ns   |
| 4   | t <sub>h(VCTLV-VKIH)</sub>  | Hold time, VPxCTLx valid after VPxCLKINx high   | 0.5               |     | ns   |



Figure 5-58. Video Port Capture Data and Control Input Timing



#### 5.14.3.3 VCLKIN Timing (Video Display Mode)

Table 5-64. Timing Requirements for Video Display Mode for VPxCLKINx<sup>(1)</sup> (see Figure 5-59)

| NO. |                                                     | -50<br>-60<br>-72 | 0   | UNIT |
|-----|-----------------------------------------------------|-------------------|-----|------|
|     |                                                     | MIN               | MAX |      |
| 1   | t <sub>c(VKI)</sub> Cycle time, VPxCLKINx           | 9                 |     | ns   |
| 2   | t <sub>w(VKIH)</sub> Pulse duration, VPxCLKINx high | 4.1               |     | ns   |
| 3   | t <sub>w(VKIL)</sub> Pulse duration, VPxCLKINx low  | 4.1               |     | ns   |
| 4   | t <sub>t(VKI)</sub> Transition time, VPxCLKINx      |                   | 3   | ns   |

(1) The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.



Figure 5-59. Video Port Display VPxCLKINx Timing

## 5.14.3.4 Video Control Input/Output and Video Display Data Output Timing With Respect to VPxCLKINx and VPxCLKOUTx (Video Display Mode)

Table 5-65. Timing Requirements in Video Display Mode for Video Control Input Shown With Respect to VPxCLKINx and VPxCLKOUTx (see Figure 5-60)

| NO. |                             |                                                                 | -500<br>-600<br>-720 |     | UNIT |
|-----|-----------------------------|-----------------------------------------------------------------|----------------------|-----|------|
|     |                             |                                                                 | MIN                  | MAX |      |
| 13  | t <sub>su(VCTLV-VKIH)</sub> | Setup time, VPxCTLx valid before VPxCLKINx high                 | 2.9                  |     | ns   |
| 14  | t <sub>h(VCTLV-VKIH)</sub>  | Hold time, VPxCTLx valid after VPxCLKINx high                   | 0.5                  |     | ns   |
| 15  | t <sub>su(VCTLV-VKOH)</sub> | Setup time, VPxCTLx valid before VPxCLKOUTx high <sup>(1)</sup> | 7.4                  |     | ns   |
| 16  | t <sub>h(VCTLV-VKOH)</sub>  | Hold time, VPxCTLx valid after VPxCLKOUTx high <sup>(1)</sup>   | -0.9                 |     | ns   |

<sup>(1)</sup> Assuming non-inverted VPxCLKOUTx signal.



# Table 5-66. Switching Characteristics Over Recommended Operating Conditions in Video Display Mode for Video Data and Control Output Shown With Respect to VPxCLKINx and VPxCLKOUTx<sup>(1)(2)</sup> (see Figure 5-60)

| NO. |                              | PARAMETER                                                       |          | -500<br>-600<br>-720 |    |
|-----|------------------------------|-----------------------------------------------------------------|----------|----------------------|----|
|     |                              |                                                                 | MIN      | MAX                  |    |
| 1   | t <sub>c(VKO)</sub>          | Cycle time, VPxCLKOUTx                                          | V - 0.7  | V + 0.7              | ns |
| 2   | t <sub>w(VKOH)</sub>         | Pulse duration, VPxCLKOUTx high                                 | VH - 0.7 | VH + 0.7             | ns |
| 3   | $t_{w(VKOL)}$                | Pulse duration, VPxCLKOUTx low                                  | VL - 0.7 | VL + 0.7             | ns |
| 4   | t <sub>t(VKO)</sub>          | Transition time, VPxCLKOUTx                                     |          | 1.8                  | ns |
| 5   | t <sub>d(VKIH-VKOH)</sub>    | Delay time, VPxCLKINx high to VPxCLKOUTx high (3)               | 1.1      | 5.7                  | ns |
| 6   | t <sub>d(VKIL-VKOL)</sub>    | Delay time, VPxCLKINx low to VPxCLKOUTx low(3)                  | 1.1      | 5.7                  | ns |
| 7   | t <sub>d(VKIH-VKOL)</sub>    | Delay time, VPxCLKINx high to VPxCLKOUTx low                    | 1.1      | 5.7                  | ns |
| 8   | t <sub>d(VKIL-VKOH)</sub>    | Delay time, VPxCLKINx low to VPxCLKOUTx high                    | 1.1      | 5.7                  | ns |
| 9   | t <sub>d(VKIH-VPOUTV)</sub>  | Delay time, VPxCLKINx high to VPxOUT valid <sup>(4)</sup>       |          | 9                    | ns |
| 10  | t <sub>d(VKIH-VPOUTIV)</sub> | Delay time, VPxCLKINx high to VPxOUT invalid (4)                | 1.7      |                      | ns |
| 11  | t <sub>d(VKOH-VPOUTV)</sub>  | Delay time, VPxCLKOUTx high to VPxOUT valid (1)(4)              |          | 4.3                  | ns |
| 12  | t <sub>d(VKOH-VPOUTIV)</sub> | Delay time, VPxCLKOUTx high to VPxOUT invalid <sup>(1)(4)</sup> | -0.2     |                      | ns |

- (1) V = the video input clock (VPxCLKINx) period in ns.
- (2) VH is the high period of V (video input clock period) in ns and VL is the low period of V (video input clock period) in ns.
- (3) Assuming non-inverted VPxCLKOUTx signal.
- (4) VPxOUT consists of VPxCTLx and VPxD[19:0]



Figure 5-60. Video Port Display Data Output Timing and Control Input/Output Timing With Respect to VPxCLKINx and VPxCLKOUTx



#### Video Dual-Display Sync Mode Timing (With Respect to VPxCLKINx) 5.14.3.5

#### Table 5-67. Timing Requirements for Dual-Display Sync Mode for VPxCLKINx (see Figure 5-61)





Figure 5-61. Video Port Dual-Display Sync Timing



#### 5.15 VCXO Interpolated Control (VIC)

The VIC can be used in conjunction with the Video Ports (VPs) to maintain synchronization of a video stream. The VIC can also be used to control a VCXO to adjust the pixel clock rate to a video port.

#### 5.15.1 VIC Device-Specific Information

The VCXO interpolated control (VIC) port provides digital-to-analog conversation with resolution from 9-bits to up to 16-bits. The output of the VIC is a single bit interpolated D/A output (VDAC pin).

Typical D/A converters provide a discrete output level for every value of the digital word that is being converted. This is a problem for digital words that are long. This is avoided in a Sigma Delta type D/A converter by choosing a few widely spaced output levels and interpolating values between them. The interpolating mechanism causes the output to oscillate rapidly between the levels in such a manner that the average output represents the value of input code.

In the VIC, two output levels are chosen (0 and 1), and Sigma Delta interpolation scheme is implemented to interpolate between these levels with a rapidly changing signal. The frequency of interpolation is dependent on the resolution needed.

When the video port is used in transport stream interface (TSI) mode, the VIC port is used to control the system clock, VCXO, for MPEG transport stream.

The VIC supports the following features:

- Single interpolation for D/A conversion
- Programmable precision from 9-to-16 bits
- · Interface for register accesses

For more detailed information on the DM642 VCXO interpolated control (VIC) peripheral, see the TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).

#### 5.15.2 VIC Peripheral Register Description(s)

Table 5-68. VCXO Interpolated Control (VIC) Port Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME              |
|-----------------------|---------|----------------------------|
| 01C4 C000             | VICCTL  | VIC control register       |
| 01C4 C004             | VICIN   | VIC input register         |
| 01C4 C008             | VPDIV   | VIC clock divider register |
| 01C4 C00C - 01C4 FFFF | _       | Reserved                   |



#### 5.15.3 VIC Electrical Data/Timing

#### 5.15.3.1 STCLK Timing

Table 5-69. Timing Requirments for STCLK<sup>(1)</sup> (see Figure 5-62)

| NO. |                        |                            | -50<br>-60<br>-72 | 0   | UNIT |
|-----|------------------------|----------------------------|-------------------|-----|------|
|     |                        |                            | MIN               | MAX |      |
| 1   | t <sub>c(STCLK)</sub>  | Cycle time, STCLK          | 33.3              |     | ns   |
| 2   | t <sub>w(STCLKH)</sub> | Pulse duration, STCLK high | 16                |     | ns   |
| 3   | t <sub>w(STCLKL)</sub> | Pulse duration, STCLK low  | 16                |     | ns   |
| 4   | t <sub>t(STCLK)</sub>  | Transition time, STCLK     |                   | 3   | ns   |

(1) The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.



Figure 5-62. STCLK Timing



#### 5.16 Ethernet Media Access Controller (EMAC)

The EMAC controls the flow of packet data from the DSP to the PHY.

#### 5.16.1 EMAC Device-Specific Information

The ethernet media access controller (EMAC) provides an efficient interface between the DM642 DSP core processor and the network. The DM642 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex, with hardware flow control and quality of service (QOS) support. The DM642 EMAC makes use of a custom interface to the DSP core that allows efficient data transmission and reception.

The EMAC controls the flow of packet data from the DSP to the PHY. The MDIO module controls PHY configuration and status monitoring.

Both the EMAC and the MDIO modules interface to the DSP through a custom interface that allows efficient data transmission and reception. This custom interface is referred to as the EMAC control module, and is considered integral to the EMAC/MDIO peripheral. The control module is also used to control device reset, interrupts, and system priority.

The TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628) describes the DM642 EMAC peripheral in detail. Some of the features documented in this peripheral reference guide are not supported on the DM642 at this time. The DM642 supports one receive channel and does not support receive quality of service (QOS). For a list of supported registers and register fields, see Table 5-70 [Ethernet MAC (EMAC) Control Registers] and Table 5-71 [EMAC Statistics Registers] in this data manual.

#### 5.16.2 EMAC Peripheral Register Description(s)

Table 5-70. Ethernet MAC (EMAC) Control Registers

| HEX ADDRESS RANGE                                                                         | ACRONYM           | REGISTER NAME                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01C8 0000                                                                                 | TXIDVER           | Transmit Identification and Version Register                                                                                                                                                        |
| 01C8 0004                                                                                 | TXCONTROL         | Transmit Control Register                                                                                                                                                                           |
| 01C8 0008                                                                                 | TXTEARDOWN        | Transmit Teardown Register                                                                                                                                                                          |
| 01C8 000C                                                                                 | _                 | Reserved                                                                                                                                                                                            |
| 01C8 0010                                                                                 | RXIDVER           | Receive Identification and Version Register                                                                                                                                                         |
| 01C8 0014                                                                                 | RXCONTROL         | Receive Control Register                                                                                                                                                                            |
| 01C8 0018 RXTEARDOWN Receive Teardown Register (RXTDNCH field only supports writes of 0.) |                   |                                                                                                                                                                                                     |
| 01C8 001C - 01C8 00FF -                                                                   |                   | Reserved                                                                                                                                                                                            |
| 01C8 0100 RXMBPENABLE                                                                     |                   | Receive Multicast/Broadcast/Promiscuous Channel Enable Register (The RXQOSEN field is reserved and only supports writes of 0. The PROMCH, BROADCH, and MUCTCH bit fields only support writes of 0.) |
| 01C8 0104                                                                                 | RXUNICASTSET      | Receive Unicast Set Register (Bits 7–1 are reserved and only support writes of 0.)                                                                                                                  |
| 01C8 0108                                                                                 | RXUNICASTCLEAR    | Receive Unicast Clear Register (Bits 7–1 are reserved and only support writes of 0.)                                                                                                                |
| 01C8 010C                                                                                 | RXMAXLEN          | Receive Maximum Length Register                                                                                                                                                                     |
| 01C8 0110                                                                                 | RXBUFFEROFFSET    | Receive Buffer Offset Register                                                                                                                                                                      |
| 01C8 0114                                                                                 | RXFILTERLOWTHRESH | Receive Filter Low Priority Packets Threshold Register                                                                                                                                              |
| 01C8 0118 – 01C8 011F –                                                                   |                   | Reserved                                                                                                                                                                                            |
| 01C8 0120                                                                                 | RX0FLOWTHRESH     | Receive Channel 0 Flow Control Threshold Register                                                                                                                                                   |



#### Table 5-70. Ethernet MAC (EMAC) Control Registers (continued)

| HEX ADDRESS RANGE     | ACRONYM          | REGISTER NAME                                                                               |  |
|-----------------------|------------------|---------------------------------------------------------------------------------------------|--|
| 01C8 0124             | RX1FLOWTHRESH    |                                                                                             |  |
| 01C8 0128             | RX2FLOWTHRESH    |                                                                                             |  |
| 01C8 012C             | RX3FLOWTHRESH    |                                                                                             |  |
| 01C8 0130             | RX4FLOWTHRESH    | Reserved. Do not write.                                                                     |  |
| 01C8 0134             | RX5FLOWTHRESH    |                                                                                             |  |
| 01C8 0138             | RX6FLOWTHRESH    |                                                                                             |  |
| 01C8 013C             | RX7FLOWTHRESH    |                                                                                             |  |
| 01C8 0140             | RX0FREEBUFFER    | Receive Channel 0 Free Buffer Count Register                                                |  |
| 01C8 0144             | RX1FREEBUFFER    |                                                                                             |  |
| 01C8 0148             | RX2FREEBUFFER    |                                                                                             |  |
| 01C8 014C             | RX3FREEBUFFER    |                                                                                             |  |
| 01C8 0150             | RX4FREEBUFFER    | Reserved. Do not write.                                                                     |  |
| 01C8 0154             | RX5FREEBUFFER    |                                                                                             |  |
| 01C8 0158             | RX6FREEBUFFER    |                                                                                             |  |
| 01C8 015C             | RX7FREEBUFFER    |                                                                                             |  |
| 01C8 0160             | MACCONTROL       | MAC Control Register                                                                        |  |
| 01C8 0164             | MACSTATUS        | MAC Status Register (RXQOSACT field is reserved.)                                           |  |
| 01C8 0168 - 01C8 016C | _                | Reserved                                                                                    |  |
| 01C8 0170             | TXINTSTATRAW     | Transmit Interrupt Status (Unmasked) Register                                               |  |
| 01C8 0174             | TXINTSTATMASKED  | Transmit Interrupt Status (Masked) Register                                                 |  |
| 01C8 0178             | TXINTMASKSET     | Transmit Interrupt Mask Set Register                                                        |  |
| 01C8 017C             | TXINTMASKCLEAR   | R Transmit Interrupt Mask Clear Register                                                    |  |
| 01C8 0180             | MACINVECTOR      | MAC Input Vector Register                                                                   |  |
| 01C8 0184 - 01C8 018F | _                | Reserved                                                                                    |  |
| 01C8 0190             | RXINTSTATRAW     | Receive Interrupt Status (Unmasked) Register (Bits 7–1 are reserved.)                       |  |
| 01C8 0194             | RXINTSTATMASKED  | Receive Interrupt Status (Masked) Register (Bits 7–1 are reserved.)                         |  |
| 01C8 0198             | RXINTMASKSET     | Receive Interrupt Mask Set Register (Bits 7–1 are reserved and only support writes of 0.)   |  |
| 01C8 019C             | RXINTMASKCLEAR   | Receive Interrupt Mask Clear Register (Bits 7–1 are reserved and only support writes of 0.) |  |
| 01C8 01A0             | MACINTSTATRAW    | MAC Interrupt Status (Unmasked) Register                                                    |  |
| 01C8 01A4             | MACINTSTATMASKED | MAC Interrupt Status (Masked) Register                                                      |  |
| 01C8 01A8             | MACINTMASKSET    | MAC Interrupt Mask Set Register                                                             |  |
| 01C8 01AC             | MACINTMASKCLEAR  | MAC Interrupt Mask Clear Register                                                           |  |
| 01C8 01B0             | MACADDRL0        | MAC Address Channel 0 Lower Byte Register                                                   |  |
| 01C8 01B4             | MACADDRL1        |                                                                                             |  |
| 01C8 01B8             | MACADDRL2        |                                                                                             |  |
| 01C8 01BC             | MACADDRL3        |                                                                                             |  |
| 01C8 01C0             | MACADDRL4        | Reserved. Do not write.                                                                     |  |
| 01C8 01C4             | MACADDRL5        |                                                                                             |  |
| 01C8 01C8             | MACADDRL6        |                                                                                             |  |
| 01C8 01CC             | MACADDRL7        |                                                                                             |  |
| 01C8 01D0             | MACADDRM         | MAC Address Middle Byte Register                                                            |  |
| 01C8 01D4             | MACADDRH         | MAC Address High Bytes Register                                                             |  |
| 01C8 01D8             | MACHASH1         | MAC Address Hash 1 Register                                                                 |  |
| 01C8 01DC             | MACHASH2         | MAC Address Hash 2 Register                                                                 |  |

## TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

#### Table 5-70. Ethernet MAC (EMAC) Control Registers (continued)

| HEX ADDRESS RANGE     | ACRONYM          | REGISTER NAME                                           |  |
|-----------------------|------------------|---------------------------------------------------------|--|
| 01C8 01E0             | BOFFTEST         | Backoff Test Register                                   |  |
| 01C8 01E4             | TPACETEST        | Transmit Pacing Test Register                           |  |
| 01C8 01E8             | RXPAUSE          | Receive Pause Timer Register                            |  |
| 01C8 01EC             | TXPAUSE          | Transmit Pause Timer Register                           |  |
| 01C8 01F0 - 01C8 01FF | -                | Reserved                                                |  |
| 01C8 0200 - 01C8 05FF | (see Table 5-71) | EMAC Statistics Registers                               |  |
| 01C8 0600             | TX0HDP           | Transmit Channel 0 DMA Head Descriptor Pointer Register |  |
| 01C8 0604             | TX1HDP           | Transmit Channel 1 DMA Head Descriptor Pointer Register |  |
| 01C8 0608             | TX2HDP           | Transmit Channel 2 DMA Head Descriptor Pointer Register |  |
| 01C8 060C             | TX3HDP           | Transmit Channel 3 DMA Head Descriptor Pointer Register |  |
| 01C8 0610             | TX4HDP           | Transmit Channel 4 DMA Head Descriptor Pointer Register |  |
| 01C8 0614             | TX5HDP           | Transmit Channel 5 DMA Head Descriptor Pointer Register |  |
| 01C8 0618             | TX6HDP           | Transmit Channel 6 DMA Head Descriptor Pointer Register |  |
| 01C8 061C             | TX7HDP           | Transmit Channel 7 DMA Head Descriptor Pointer Register |  |
| 01C8 0620             | RX0HDP           | Receive Channel 0 DMA Head Descriptor Pointer Register  |  |
| 01C8 0624             | RX1HDP           |                                                         |  |
| 01C8 0628             | RX2HDP           |                                                         |  |
| 01C8 062C             | RX3HDP           |                                                         |  |
| 01C8 0630             | RX4HDP           | Reserved. Do not write.                                 |  |
| 01C8 0634             | RX5HDP           |                                                         |  |
| 01C8 0638             | RX6HDP           |                                                         |  |
| 01C8 063C             | RX7HDP           |                                                         |  |
| 01C8 0640             | TX0INTACK        | Transmit Channel 0 Interrupt Acknowledge Register       |  |
| 01C8 0644             | TX1INTACK        | Transmit Channel 1 Interrupt Acknowledge Register       |  |
| 01C8 0648             | TX2INTACK        | Transmit Channel 2 Interrupt Acknowledge Register       |  |
| 01C8 064C             | TX3INTACK        | Transmit Channel 3 Interrupt Acknowledge Register       |  |
| 01C8 0650             | TX4INTACK        | Transmit Channel 4 Interrupt Acknowledge Register       |  |
| 01C8 0654             | TX5INTACK        | Transmit Channel 5 Interrupt Acknowledge Register       |  |
| 01C8 0658             | TX6INTACK        | Transmit Channel 6 Interrupt Acknowledge Register       |  |
| 01C8 065C             | TX7INTACK        | Transmit Channel 7 Interrupt Acknowledge Register       |  |
| 01C8 0660             | RX0INTACK        | Receive Channel 0 Interrupt Acknowledge Register        |  |
| 01C8 0664             | RX1INTACK        |                                                         |  |
| 01C8 0668             | RX2INTACK        |                                                         |  |
| 01C8 066C             | RX3INTACK        |                                                         |  |
| 01C8 0670             | RX4INTACK        | Reserved. Do not write.                                 |  |
| 01C8 0674             | RX5INTACK        |                                                         |  |
| 01C8 0678             | RX6INTACK        |                                                         |  |
| 01C8 067C             | RX7INTACK        |                                                         |  |
| 01C8 0680 - 01C8 0FFF | -                | Reserved                                                |  |



#### **Table 5-71. EMAC Statistics Registers**

| HEX ADDRESS RANGE     | ACRONYM           | REGISTER NAME                                            |
|-----------------------|-------------------|----------------------------------------------------------|
| 01C8 0200             | RXGOODFRAMES      | Good Receive Frames Register                             |
| 01C8 0204             | RXBCASTFRAMES     | Broadcast Receive Frames Register                        |
| 01C8 0208             | RXMCASTFRAMES     | Multicast Receive Frames Register                        |
| 01C8 020C             | RXPAUSEFRAMES     | Pause Receive Frames Register                            |
| 01C8 0210             | RXCRCERRORS       | Receive CRC Errors Register                              |
| 01C8 0214             | RXALIGNCODEERRORS | Receive Alignment/Code Errors Register                   |
| 01C8 0218             | RXOVERSIZED       | Receive Oversized Frames Register                        |
| 01C8 021C             | RXJABBER          | Receive Jabber Frames Register                           |
| 01C8 0220             | RXUNDERSIZED      | Receive Undersized Frames Register                       |
| 01C8 0224             | RXFRAGMENTS       | Receive Frame Fragments Register                         |
| 01C8 0228             | RXFILTERED        | Filtered Receive Frames Register                         |
| 01C8 022C             | RXQOSFILTERED     | Reserved                                                 |
| 01C8 0230             | RXOCTETS          | Receive Octet Frames Register                            |
| 01C8 0234             | TXGOODFRAMES      | Good Transmit Frames Register                            |
| 01C8 0238             | TXBCASTFRAMES     | Broadcast Transmit Frames Register                       |
| 01C8 023C             | TXMCASTFRAMES     | Multicast Transmit Frames Register                       |
| 01C8 0240             | TXPAUSEFRAMES     | Pause Transmit Frames Register                           |
| 01C8 0244             | TXDEFERRED        | Deferred Transmit Frames Register                        |
| 01C8 0248             | TXCOLLISION       | Collision Register                                       |
| 01C8 024C             | TXSINGLECOLL      | Single Collision Transmit Frames Register                |
| 01C8 0250             | TXMULTICOLL       | Multiple Collision Transmit Frames Register              |
| 01C8 0254             | TXEXCESSIVECOLL   | Excessive Collisions Register                            |
| 01C8 0258             | TXLATECOLL        | Late Collisions Register                                 |
| 01C8 025C             | TXUNDERRUN        | Transmit Underrun Register                               |
| 01C8 0260             | TXCARRIERSLOSS    | Transmit Carrier Sense Errors Register                   |
| 01C8 0264             | TXOCTETS          | Transmit Octet Frames Register                           |
| 01C8 0268             | FRAME64           | Transmit and Receive 64 Octet Frames Register            |
| 01C8 026C             | FRAME65T127       | Transmit and Receive 65 to 127 Octet Frames Register     |
| 01C8 0270             | FRAME128T255      | Transmit and Receive 128 to 255 Octet Frames Register    |
| 01C8 0274             | FRAME256T511      | Transmit and Receive 256 to 511 Octet Frames Register    |
| 01C8 0278             | FRAME512T1023     | Transmit and Receive 512 to 1023 Octet Frames Register   |
| 01C8 027C             | FRAME1024TUP      | Transmit and Receive 1024 or Above Octet Frames Register |
| 01C8 0280             | NETOCTETS         | Network Octet Frames Register                            |
| 01C8 0284             | RXSOFOVERRUNS     | Receive Start of Frame Overruns Register                 |
| 01C8 0288             | RXMOFOVERRUNS     | Receive Middle of Frame Overruns Register                |
| 01C8 028C             | RXDMAOVERRUNS     | Receive DMA Overruns Register                            |
| 01C8 0290 - 01C8 05FF | _                 | Reserved                                                 |

#### **Table 5-72. EMAC Wrapper**

| HEX ADDRESS RANGE ACRONYM |  | REGISTER NAME                         |  |
|---------------------------|--|---------------------------------------|--|
| 01C8 1000 - 01C8 1FFF     |  | EMAC Control Module Descriptor Memory |  |
| 01C8 2000 – 01C8 2FFF –   |  | Reserved                              |  |



| Table | 5-73. | <b>EWRAP</b> | Registers |
|-------|-------|--------------|-----------|
|-------|-------|--------------|-----------|

| HEX ADDRESS RANGE     | ACRONYM   | REGISTER NAME              |
|-----------------------|-----------|----------------------------|
| 01C8 3000             | EWTRCTRL  | TR control                 |
| 01C8 3004             | EWCTL     | Interrupt control register |
| 01C8 3008             | EWINTTCNT | Interrupt timer count      |
| 01C8 300C - 01C8 37FF | _         | Reserved                   |

#### 5.16.3 EMAC Electrical Data/Timing

Table 5-74. Timing Requirements for MRCLK (see Figure 5-63)

| NO. |                        |                            | -50<br>-60<br>-72 | 0   | UNIT |
|-----|------------------------|----------------------------|-------------------|-----|------|
|     |                        |                            | MIN               | MAX |      |
| 1   | t <sub>c(MRCLK)</sub>  | Cycle time, MRCLK          | 40                |     | ns   |
| 2   | t <sub>w(MRCLKH)</sub> | Pulse duration, MRCLK high | 14                |     | ns   |
| 3   | t <sub>w(MRCLKL)</sub> | Pulse duration, MRCLK low  | 14                |     | ns   |



Figure 5-63. MRCLK Timing (EMAC - Receive)

Table 5-75. Timing Requirements for MTCLK (see Figure 5-63)

| NO. |                        |                            | -50<br>-60<br>-72 | 0   | UNIT |
|-----|------------------------|----------------------------|-------------------|-----|------|
|     |                        |                            | MIN               | MAX |      |
| 1   | t <sub>c(MTCLK)</sub>  | Cycle time, MTCLK          | 40                |     | ns   |
| 2   | t <sub>w(MTCLKH)</sub> | Pulse duration, MTCLK high | 14                |     | ns   |
| 3   | t <sub>w(MTCLKL)</sub> | Pulse duration, MTCLK low  | 14                |     | ns   |



Figure 5-64. MTCLK Timing (EMAC - Transmit)



#### Table 5-76. Timing Requirements for EMAC MII Receive 10/100 Mbit/s<sup>(1)</sup> (see Figure 5-65)

| NO. |                              |                                                              | -50<br>-60<br>-72 | 00  | UNIT |
|-----|------------------------------|--------------------------------------------------------------|-------------------|-----|------|
|     |                              |                                                              | MIN               | MAX |      |
| 1   | t <sub>su(MRXD-MRCLKH)</sub> | Setup time, receive selected signals valid before MRCLK high | 8                 |     | ns   |
| 2   | t <sub>h(MRCLKH-MRXD)</sub>  | Hold time, receive selected signals valid after MRCLK high   | 8                 |     | ns   |

(1) Receive selected signals include: MRXD3-MRXD0, MRXDV, and MRXER.



Figure 5-65. EMAC Receive Interface Timing

Table 5-77. Switching Characteristics Over Recommended Operating Conditions for EMAC MII Transmit 10/100 Mbit/s<sup>(1)</sup> (see Figure 5-66)

| NO. |                                                       | -50<br>-60<br>-72                 | 00  | UNIT |
|-----|-------------------------------------------------------|-----------------------------------|-----|------|
|     |                                                       | MIN                               | MAX |      |
| 1   | t <sub>d(MTCLKH-MTXD)</sub> Delay time, MTCLK high to | transmit selected signals valid 5 | 25  | ns   |

(1) Transmit selected signals include: MTXD3-MTXD0, and MTXEN.



Figure 5-66. EMAC Transmit Interface Timing



#### 5.17 Management Data Input/Output (MDIO)

The MDIO module controls PHY configuration and status monitoring.

#### 5.17.1 Device-Specific Information

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The management data input/output (MDIO) module implements the 802.3 serial management interface to interrogate and control Ethernet PHY(s) using a shared two-wire bus. Host software uses the MDIO module to configure the auto-negotiation parameters of each PHY attached to the EMAC, retrieve the negotiation results, and configure required parameters in the EMAC module for correct operation. The module is designed to allow almost transparent operation of the MDIO interface, with very little maintenance from the core processor.

The TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628) describes the DM642 MDIO peripheral in detail. Some of the features documented in this peripheral reference guide are not supported on the DM642 at this time. The DM642 only supports one EMAC module. For a list of supported registers and register fields, see Table 5-78 [MDIO Registers] in this data manual.

#### 5.17.2 Peripheral Register Description(s)

Table 5-78. MDIO Registers

| HEX ADDRESS RANGE     | ACRONYM          | REGISTER NAME                                                                                                    |  |  |
|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| 01C8 3800             | VERSION          | MDIO Version Register                                                                                            |  |  |
| 01C8 3804             | CONTROL          | MDIO Control Register                                                                                            |  |  |
| 01C8 3808             | ALIVE            | MDIO PHY Alive Indication Register                                                                               |  |  |
| 01C8 380C             | LINK             | MDIO PHY Link Status Register                                                                                    |  |  |
| 01C8 3810             | LINKINTRAW       | MDIO Link Status Change Interrupt Register (MAC1 field is reserved and only supports writes of 0.)               |  |  |
| 01C8 3814             | LINKINTMASKED    | MDIO Link Status Change Interrupt (Masked) Register (MAC1 field is reserved and only supports writes of 0.)      |  |  |
| 01C8 3818             | USERINTRAW       | MDIO User Command Complete Interrupt Register (MAC1 field is reserved and only supports writes of 0.)            |  |  |
| 01C8 381C             | USERINTMASKED    | MDIO User Command Complete Interrupt (Masked) Register (MAC1 field is reserved and only supports writes of 0.)   |  |  |
| 01C8 3820             | USERINTMASKSET   | MDIO User Command Complete Interrupt Mask Set Register (MAC1 field is reserved and only supports writes of 0.)   |  |  |
| 01C8 3824             | USERINTMASKCLEAR | MDIO User Command Complete Interrupt Mask Clear Register (MAC1 field is reserved and only supports writes of 0.) |  |  |
| 01C8 3828             | USERACCESS0      | MDIO User Access Register 0                                                                                      |  |  |
| 01C8 382C             | USERACCESS1      | Reserved. Do not write.                                                                                          |  |  |
| 01C8 3830             | USERPHYSEL0      | MDIO User PHY Select Register 0                                                                                  |  |  |
| 01C8 3834             | USERPHYSEL1      | Reserved. Do not write.                                                                                          |  |  |
| 01C8 3838 - 01C8 3FFF | _                | Reserved                                                                                                         |  |  |



#### 5.17.3 Management Data Input/Output (MDIO) Electrical Data/Timing

Table 5-79. Timing Requirements for MDIO Input (see Figure 5-67)

| NO. |                              |                                                     | -50<br>-60<br>-72 | 0   | UNIT |
|-----|------------------------------|-----------------------------------------------------|-------------------|-----|------|
|     |                              |                                                     | MIN               | MAX |      |
| 1   | t <sub>c(MDCLK)</sub>        | Cycle time, MDCLK                                   | 400               |     | ns   |
| 2   | t <sub>w(MDCLK)</sub>        | Pulse duration, MDCLK high/low                      | 180               |     | ns   |
| 3   | t <sub>su(MDIO-MDCLKH)</sub> | Setup time, MDIO data input valid before MDCLK high | 10                |     | ns   |
| 4   | t <sub>h(MDCLKH-MDIO)</sub>  | Hold time, MDIO data input valid after MDCLK high   | 0                 |     | ns   |



Figure 5-67. MDIO Input Timing

Table 5-80. Switching Characteristics Over Recommended Operating Conditions for MDIO Output (see Figure 5-68)

| N | D.                          |                                                 | -5<br>-6<br>-7 | 00  | UNIT |  |
|---|-----------------------------|-------------------------------------------------|----------------|-----|------|--|
|   |                             |                                                 | MIN            | MAX |      |  |
| 7 | t <sub>d(MDCLKL-MDIO)</sub> | Delay time, MDCLK low to MDIO data output valid | -10            | 100 | ns   |  |



Figure 5-68. MDIO Output Timing



#### **5.18 Timer**

The C6000™ DSP device has 32-bit general-purpose timers that can be used to:

- · Time events
- Count events
- Generate pulses
- Interrupt the CPU
- Send synchronization events to the DMA

The timers have two signaling modes and can be clocked by an internal or an external source. The timers have an input pin and an output pin. The input and output pins (TINP and TOUT) can function as timer clock input and clock output. They can also be respectively configured for general-purpose input and output.

With an internal clock, for example, the timer can signal an external A/D converter to start a conversion, or it can trigger the DMA controller to begin a data transfer. With an external clock, the timer can count external events and interrupt the CPU after a specified number of events.

#### 5.18.1 Timer Device-Specific Information

The DM642 device has a total of three 32-bit general-purpose timers (Timer0, Timer1, and Timer2). Timer2 is **not** externally pinned out.

For more detailed information, see the *TMS320C6000 DSP 32-Bit Timer Reference Guide* (literature number SPRU582).

#### 5.18.2 Timer Peripheral Register Description(s)

Table 5-81. Timer 0 Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME            | COMMENTS                                                                                                          |
|-----------------------|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 0194 0000             | CTL0    | Timer 0 control register | Determines the operating mode of the timer, monitors the timer status, and controls the function of the TOUT pin. |
| 0194 0004             | PRD0    | Timer 0 period register  | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency.        |
| 0194 0008             | CNT0    | Timer 0 counter register | Contains the current value of the incrementing counter.                                                           |
| 0194 000C – 0197 FFFF | _       | Reserved                 |                                                                                                                   |

Table 5-82. Timer 1 Registers

| HEX ADDRESS RANGE     | ACRONYM            | REGISTER NAME            | COMMENTS                                                                                                          |
|-----------------------|--------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 0198 0000             | 0198 0000 CTL1 Tim |                          | Determines the operating mode of the timer, monitors the timer status, and controls the function of the TOUT pin. |
| 0198 0004             | PRD1               | Timer 1 period register  | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency.        |
| 0198 0008             | CNT1               | Timer 1 counter register | Contains the current value of the incrementing counter.                                                           |
| 0198 000C - 019B FFFF | _                  | Reserved                 |                                                                                                                   |



#### Table 5-83. Timer 2 Registers

| HEX ADDRESS RANGE                                                                          | ACRONYM | REGISTER NAME                                                          | COMMENTS                                                                                                   |
|--------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| 01AC 0000 CTL2 Timer 2 control register Determines the operating mode of the timer status. |         | Determines the operating mode of the timer, monitors the timer status. |                                                                                                            |
| 01AC 0004                                                                                  | PRD2    | Timer 2 period register                                                | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency. |
| 01AC 0008                                                                                  | CNT2    | Timer 2 counter register                                               | Contains the current value of the incrementing counter.                                                    |
| 01AC 000C - 01AF FFFF                                                                      | _       | Reserved                                                               |                                                                                                            |

#### 5.18.3 Timer Electrical Data/Timing

Table 5-84. Timing Requirements for Timer Inputs<sup>(1)</sup> (see Figure 5-69)

| NO. |                                                 | -50<br>-60<br>-72 | 0   | UNIT |
|-----|-------------------------------------------------|-------------------|-----|------|
|     |                                                 | MIN               | MAX |      |
| 1   | t <sub>w(TINPH)</sub> Pulse duration, TINP high | 8P                |     | ns   |
| 2   | t <sub>w(TINPL)</sub> Pulse duration, TINP low  | 8P                |     | ns   |

<sup>(1)</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.

Table 5-85. Switching Characteristics Over Recommended Operating Conditions for Timer Outputs<sup>(1)</sup> (see Figure 5-69)

| NO. | PARAMETER                                       |        | -500<br>-600<br>-720 |    |  |
|-----|-------------------------------------------------|--------|----------------------|----|--|
|     |                                                 | MIN    | MAX                  |    |  |
| 3   | t <sub>w(TOUTH)</sub> Pulse duration, TOUT high | 8P – 3 |                      | ns |  |
| 4   | $t_{w(TOUTL)}$ Pulse duration, TOUT low         | 8P – 3 |                      | ns |  |

(1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.



Figure 5-69. Timer Timing



#### 5.19 General-Purpose Input/Output (GPIO)

The GPIO peripheral provides dedicated general-purpose pins that can be configured as either inputs or outputs. When configured as an output, you can write to an internal register to control the state driven on the output pin. When configured as an input, you can detect the state of the input by reading the state of an internal register.

In addition, the GPIO peripheral can produce CPU interrupts and EDMA events in different interrupt/event generation modes.

#### 5.19.1 GPIO Device-Specific Information

To use the GP[15:0] software-configurable GPIO pins, the GPxEN bits in the GP Enable (GPEN) Register and the GPxDIR bits in the GP Direction (GPDIR) Register must be properly configured.

GPxEN = 1 GP[x] pin is enabled GPxDIR = 0 GP[x] pin is an input GPxDIR = 1 GP[x] pin is an output

where "x" represents one of the 15 through 0 GPIO pins

Figure 5-70 shows the GPIO enable bits in the GPEN register for the DM642 device. To use any of the GPx pins as general-purpose input/output functions, the corresponding GPxEN bit must be set to "1" (enabled). Default values are device-specific, so refer to Figure 5-70 for the DM642 default configuration.



Figure 5-70. GPIO Enable Register (GPEN) [Hex Address: 01B0 0000]

Figure 5-71 shows the GPIO direction bits in the GPDIR register. This register determines if a given GPIO pin is an input or an output providing the corresponding GPxEN bit is enabled (set to "1") in the GPEN register. By default, all the GPIO pins are configured as input pins.



| 31          |                                                                                                       |             |             |             |             |            |            |            |            |            |            |            |            |            | 16         |
|-------------|-------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
|             |                                                                                                       |             |             |             |             |            | Rese       | erved      |            |            |            |            |            |            |            |
|             |                                                                                                       |             |             |             |             |            | R          | -0         |            |            |            |            |            |            |            |
| 15          | 14                                                                                                    | 13          | 12          | 11          | 10          | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| GP15<br>DIR | GP14<br>DIR                                                                                           | GP13<br>DIR | GP12<br>DIR | GP11<br>DIR | GP10<br>DIR | GP9<br>DIR | GP8<br>DIR | GP7<br>DIR | GP6<br>DIR | GP5<br>DIR | GP4<br>DIR | GP3<br>DIR | GP2<br>DIR | GP1<br>DIR | GP0<br>DIR |
| R/W-0       | R/W-0                                                                                                 | R/W-0       | R/W-0       | R/W-0       | R/W-0       | R/W-0      | R/W-0      | R/W-1      | R/W-1      | R/W-1      | R/W-1      | R/W-1      | R/W-0      | R/W-0      | R/W-1      |
| Legend      | <b>_egend</b> : R/W = Readable/Writable, $-n$ = value after reset, $-x$ = undefined value after reset |             |             |             |             |            |            |            |            |            |            |            |            |            |            |

Figure 5-71. GPIO Direction Register (GPDIR) [Hex Address: 01B0 0004]

For more detailed information on general-purpose inputs/outputs (GPIOs), see the *TMS320C6000 DSP General-Purpose Input/Output (GPIO) Reference Guide* (literature number SPRU584).

#### 5.19.2 GPIO Peripheral Register Description(s)

Table 5-86. GP0 Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                   |
|-----------------------|---------|---------------------------------|
| 01B0 0000             | GPEN    | GP0 enable register             |
| 01B0 0004             | GPDIR   | GP0 direction register          |
| 01B0 0008             | GPVAL   | GP0 value register              |
| 01B0 000C             | _       | Reserved                        |
| 01B0 0010             | GPDH    | GP0 delta high register         |
| 01B0 0014             | GPHM    | GP0 high mask register          |
| 01B0 0018             | GPDL    | GP0 delta low register          |
| 01B0 001C             | GPLM    | GP0 low mask register           |
| 01B0 0020             | GPGC    | GP0 global control register     |
| 01B0 0024             | GPPOL   | GP0 interrupt polarity register |
| 01B0 0028 - 01B3 EFFF | _       | Reserved                        |



#### 5.19.3 General-Purpose Input/Output (GPIO) Electrical Data/Timing

Table 5-87. Timing Requirements for GPIO Inputs (1)(2) (see Figure 5-72)

| NO. |                                                |     | -500<br>-600<br>-720 |    |
|-----|------------------------------------------------|-----|----------------------|----|
|     |                                                | MIN | MAX                  |    |
| 1   | t <sub>w(GPIH)</sub> Pulse duration, GPIx high | 8P  |                      | ns |
| 2   | t <sub>w(GPIL)</sub> Pulse duration, GPIx low  | 8P  |                      | ns |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) The pulse width given is sufficient to generate a CPU interrupt or an EDMA event. However, if a user wants to have the DSP recognize the GPIx changes through software polling of the GPIO register, the GPIx duration must be extended to at least 12P to allow the DSP enough time to access the GPIO register through the CFGBUS.

Table 5-88. Switching Characteristics Over Recommended Operating Conditions for GPIO Outputs<sup>(1)</sup> (see Figure 5-72)

| NO. | PARAMETER                                     | -500<br>-600<br>-720   | UNIT |    |
|-----|-----------------------------------------------|------------------------|------|----|
|     |                                               | MIN                    | MAX  |    |
| 3   | $t_{w(GPOH)}$ Pulse duration, GPOx high       | 24P - 8 <sup>(2)</sup> |      | ns |
| 4   | t <sub>w(GPOL)</sub> Pulse duration, GPOx low | 24P - 8 <sup>(2)</sup> |      | ns |

- (1) P = 1/CPU clock frequency in ns. For example, when running parts at 720 MHz, use P = 1.39 ns.
- (2) This parameter value should not be used as a maximum performance specification. Actual performance of back-to-back accesses of the GPIO is dependent upon internal bus activity.



Figure 5-72. GPIO Port Timing

#### 5.20 JTAG

The JTAG interface is used for BSDL testing and emulation of the DM642 device.

Note: IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.

#### 5.20.1 JTAG Device-Specific Information

#### 5.20.1.1 IEEE 1149.1 JTAG Compatibility Statement

The TMS320DM642 DSP requires that both TRST and RESET be asserted upon power up to be properly initialized. While RESET initializes the DSP core, TRST initializes the DSP's emulation logic. Both resets are required for proper operation.

**Note:** TRST is synchronous and *must* be clocked by TCLK; otherwise, BSCAN may not respond as expected after TRST is asserted.

While both TRST and RESET need to be asserted upon power up, only RESET needs to be released for the DSP to boot properly. TRST may be asserted indefinitely for normal operation, keeping the JTAG port interface and DSP's emulation logic in the reset state. TRST only needs to be released when it is necessary to use a JTAG controller to debug the DSP or exercise the DSP's boundary scan functionality. RESET must be released only in order for boundary-scan JTAG to read the variant field of IDCODE correctly. Other boundary-scan instructions work correctly independent of current state of RESET.

For maximum reliability, the TMS320DM642 DSP includes an internal pulldown (IPD) on the TRST pin to ensure that TRST will always be asserted upon power up and the DSP's internal emulation logic will always be properly initialized. JTAG controllers from Texas Instruments actively drive TRST high. However, some third-party JTAG controllers may not drive TRST high but expect the use of a pullup resistor on TRST. When using this type of JTAG controller, assert TRST to initialize the DSP after powerup and externally drive TRST high before attempting any emulation or boundary scan operations.

Following the release of RESET, the low-to-high transition of TRST must be "seen" to latch the state of EMU1 and EMU0. The EMU[1:0] pins configure the device for either Boundary Scan mode or Emulation mode. For more detailed information, see the terminal functions section of this data sheet.

**Note:** The DESIGN\_WARNING section of the TMS320DM642 BSDL file contains information and constraints regarding proper device operation while in Boundary Scan Mode.

#### 5.20.1.2 JTAG ID Register Description

The JTAG ID register is a read-only register that identifies to the customer the JTAG/Device ID. For the DM642 device, the JTAG ID register resides at address location 0x01B3 F008. The register hex value for the DM642 device is: 0x0007 902F. For the actual register bit names and their associated bit field descriptions, see Figure 5-73 and Table 5-89.



**Legend**: R = Read only, -n = value after reset

Figure 5-73. JTAG ID Register Description – TMS320DM642 Register Value – 0x0007 902F



#### Table 5-89. JTAG ID Register Selection Bit Descriptions

| BIT   | NAME         | DESCRIPTION                                                   |
|-------|--------------|---------------------------------------------------------------|
| 31:28 | VARIANT      | Variant (4-Bit) value. DM642 value: 0000.                     |
| 27:12 | PART NUMBER  | Part Number (16-Bit) value. DM642 value: 0000 0000 0111 1001. |
| 11–1  | MANUFACTURER | Manufacturer (11-Bit) value. DM642 value: 0000 0010 111.      |
| 0     | LSB          | LSB. This bit is read as a "1" for DM642.                     |

#### 5.20.2 JTAG Peripheral Register Description(s)

#### Table 5-90. JTAG ID Register

| HEX ADDRESS RANGE | ACRONYM | REGISTER NAME                | COMMENTS                                          |
|-------------------|---------|------------------------------|---------------------------------------------------|
| 01B3 F008         | JTAGID  | JTAG Identification Register | Read-only. Provides 32-bit JTAG ID of the device. |

#### 5.20.3 JTAG Test-Port Electrical Data/Timing

Table 5-91. Timing Requirements for JTAG Test Port (see Figure 5-74)

| NO. |                            |                                                | -50<br>-60<br>-72 | 0   | UNIT |
|-----|----------------------------|------------------------------------------------|-------------------|-----|------|
|     |                            |                                                | MIN               | MAX |      |
| 1   | t <sub>c(TCK)</sub>        | Cycle time, TCK                                | 35                |     | ns   |
| 3   | t <sub>su(TDIV-TCKH)</sub> | Setup time, TDI/TMS/TRST valid before TCK high | 10                |     | ns   |
| 4   | t <sub>h(TCKH-TDIV)</sub>  | Hold time, TDI/TMS/TRST valid after TCK high   | 9                 |     | ns   |

Table 5-92. Switching Characteristics Over Recommended Operating Conditions for JTAG Test Port (see Figure 5-74)

| NO. | PARAMETER                                                  | -50<br>-60<br>-72 | 0   | UNIT |
|-----|------------------------------------------------------------|-------------------|-----|------|
|     |                                                            | MIN               | MAX |      |
| 2   | t <sub>d(TCKL-TDOV)</sub> Delay time, TCK low to TDO valid | 0                 | 18  | ns   |



Figure 5-74. JTAG Test-Port Timing



#### **Revision History**

This data sheet revision history highlights the technical changes made to the SPRS200H device-specific data sheet to make it an SPRS200I revision. It also highlights technical changes made to SPRS200I to generate SPRS200J; these changes are marked by "[Revision J]" in the Revision History table below.

**Scope:** Applicable updates to the C64x device family, specifically relating to the TMS320DM642 device, have been incorporated.

Added device-specific information for 600 extended temperature device (A-600).

8-bit TSI Video Port mode now supported.

Added the device-specific information supporting the **TMS**320DM642 silicon revision 2.0 device, which is now in the production data (**PD**) stage of development (see **ADDS/CHANGES/DELETES**).

Continued incorporation of **new** format/outline structure. Updated/corrected device-specific information for clarity.

| SEE           | ADDS/CHANGES/DELETES                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Global Update | Clarified PCI66 signal as active low (PCI66) [Revision J]                                                                                                                                                                                                                                                                                                                                                                                               |
|               | Device Overview, Terminal Functions table, Reset, Interrupts, and General-Purpose Input/Outputs section: Updated Description for NMI signal name Deleted the note in the GP03 pin description CLKOUT6/[GPO/2] - Changed IPD to IPU [Revision J] CLKOUT4/[GPO/1] - Changed IPD to IPU [Revision J]                                                                                                                                                       |
|               | Device Overview, Terminal Functions table, Host-Port Interface (HPI) or Peripheral Component Interconnect (PCI) or EMAC section:  Deleted the note in the GP03 pin description                                                                                                                                                                                                                                                                          |
|               | Device Overview, Terminal Functions table, Reserved for Test section: Updated Description for RSV0-RSV6 signal names                                                                                                                                                                                                                                                                                                                                    |
|               | Device Support, Device and Development-Support Tool Nomenclature, TMS320DM64x DSP Device Nomenclature (Including the TMS320DM642 Device) figure:  Updated figure                                                                                                                                                                                                                                                                                        |
|               | Device Configurations, Device Configuration at Device Reset section: DM642 Device Configuration Pins (TOUT1/LENDIAN, AEA [22:19], GP0[3]/PCIEEAI, VDAC/GP0[8]/PCI66, HD5/AD5, PCI_EN, AND MAC-EN) table: Deleted the note in the GP03/PCIEEAI pin description                                                                                                                                                                                           |
|               | Device Configurations, Multiplexed Pin Configurations section: DM642 Device Multiplexed Pin Configurations table: Updated the Default Function <i>from</i> "PCI66" <i>to</i> "VDAC" for VDAC/GPO[8] Multiplexed Pins Name                                                                                                                                                                                                                               |
|               | DM642 Peripheral Information and Electrical Specifications, Clock PLL Electrical Data/Timing (Input and Output Clocks) section: Switching Characteristics Over Recommended Operating Conditions for AECLKOUT2 for the EMIFA Module table: Updated Parameter No. 5, from t <sub>d(EKIH-EK02L)</sub> to t <sub>d(EKIL-EK02L)</sub> Updated Parameter No. 5 from "Delay time, AECLKIN high to AECLKOUT2 low" to "Delay time, AECLKIN low to AECLKOUT2 low" |
|               | DM642 Peripheral Information and Electrical Specifications, EMIF Electrical Data/Timing, Asynchronous Memory Timing section: Timing Requirements for Asynchronous Memory Cycles for EMIFA Module table: Updated Parameter No. 7, t <sub>h(EKO1H-ARDY)</sub> MIN <i>from</i> "2.0" <i>to</i> "2.5"                                                                                                                                                       |
|               | DM642 Peripheral Information and Electrical Specifications, EMIF Electrical Data/Timing, Asynchronous Memory Timing section: Switching Characteristics Over Recommended Operating Conditions for Asynchronous Memory Cycles for EMIFA Module table: Updated Parameter No. 1, tosu(SELV-AREL) MIN from "RS*E - 1.5" to "RS*E - 1.8" Updated Parameter No. 8, tosu(SELV-AWEL) MIN from "WS*E - 1.7" to "WS*E - 2.0"                                       |
|               | DM642 Peripheral Information and Electrical Specifications, EMIF Electrical Data/Timing, Programmable Synchronous Interface Timing section: Timing Requirements for Programmable Synchronous Interface Cycles for EMIFA Module table: Updated Parameter No. 7, t <sub>h(ELOxH-EDV)</sub> MIN <i>from</i> "1.5" <i>to</i> "1.8" for -500 device speed                                                                                                    |



# TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor SPRS200J-JULY 2002-REVISED AUGUST 2005

#### (continued)

| SEE | ADDS/CHANGES/DELETES                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|     | DM642 Peripheral Information and Electrical Specifications, EMIF Electrical Data/Timing, Programmable Synchronous Interface Timing section: Switching Characteristics Over Recommended Operating Conditions for Programmable Synchronous Interface Cycles for EMIFA Module table: Updated all delay times MIN for 500, 600 and 720 device speeds <i>from</i> "1.3"" <i>to</i> "1.1"                                                                                        |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, EMIF Electrical Data/Timing, Synchronous DRAM Timing section: Timing Requirements for Synchronous DRAM Cycles for EMIFA Module table: Updated Parameter No. 7, th(EKO1H-EDV) MIN from "2.5" to "2.8" for 500 device speed Updated Parameter No. 7 th(EKO1H-EDV) MIN from "1.8" to "2.1" for -600 and -720 device speeds                                                                                        |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, McASP0 Electrical Data/Timing, Multichannel Audio Serial Port (McASP) Timing section: Timing Requirements for McASP table: Added footnote                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, McASP0 Electrical Data/Timing, Multichannel Audio Serial Port (McASP) Timing section: Switching Characteristics Over Recommended Operating Conditions for McASP table: Added footnote                                                                                                                                                                                                                          |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, McASP0 Electrical Data/Timing, Multichannel Audio Serial Port (McASP) Timing section: Updated Input Timings drawing Updated Output Timings drawing                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, Host-Port Interface (HPI), Host-Port Interface (HPI) Electrical Data/Timing section: Switching Characteristics Over Recommended Operating Conditions During Host-Port Interface Cycles table: Updated Parameter No. 8, t <sub>d(HDV-HRDYL)</sub> - MIN <i>from</i> "3" <i>to</i> "-3"                                                                                                                          |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, Multichannel Buffered Serial Port (McBSP), McBSP Electrical/Timing, Multichannel Buffered Serial Port (McBSP) Timing section: Switching Characteristics Over Recommended Operating Conditions for McBSP table: Updated Parameter No. 12, t <sub>dis(CKXH-DXHZ)</sub> MIN <i>from</i> "2.0" <i>to</i> "-2.1" Updated Parameter No. 13 t <sub>d(CKXH-DXV)</sub> MIN <i>from</i> "2.0 + D1" <i>to</i> "-2.1 + D1" |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, Ethernet Media Access Controller, EMAC Electrical Data/Timing section: Timing Requirements for EMAC MII Receive 10/100 Mbit/s table: Deleted paragraph                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|     | DM642 Peripheral Information and Electrical Specifications, Ethernet Media Access Controller, EMAC Electrical Data/Timing section: Switching Characteristics Over Recommended Operating Conditions for EMAC MII Transmit 10/100 Mbit/s table: Deleted paragraph                                                                                                                                                                                                            |  |  |  |  |  |  |



#### 6 Mechanical Data

The following table(s) show the thermal resistance characteristics for the PBGA – GDK, GNZ, ZDK, and ZNZ mechanical packages.

#### 6.1 Thermal Data

Table 6-1. Thermal Resistance Characteristics (S-PBGA Package) [GDK]

| NO. |                   |                         | °C/W | AIR FLOW (m/s)(1) |
|-----|-------------------|-------------------------|------|-------------------|
| 1   | $R\Theta_{JC}$    | Junction-to-case        | 3.3  | N/A               |
| 2   | $R\Theta_{JB}$    | Junction-to-board       | 7.92 | N/A               |
| 3   |                   |                         | 18.2 | 0.00              |
| 4   | BO                | Junction-to-free air    | 15.3 | 0.5               |
| 5   | $-R\Theta_{JA}$   |                         | 13.7 | 1.0               |
| 6   |                   |                         | 12.2 | 2.00              |
| 7   |                   |                         | 0.37 | 0.00              |
| 8   | Doi               | Junction-to-package top | 0.47 | 0.5               |
| 9   | Psi <sub>JT</sub> |                         | 0.57 | 1.0               |
| 10  |                   |                         | 0.7  | 2.00              |
| 11  |                   | Doi Junation to board   | 11.4 | 0.00              |
| 12  | Psi IB            |                         | 11   | 0.5               |
| 13  |                   | Junction-to-board       | 10.7 | 1.0               |
| 14  |                   |                         | 10.2 | 2.00              |

<sup>(1)</sup> m/s = meters per second

Table 6-2. Thermal Resistance Characteristics (S-PBGA Package) [GNZ]

| NO. |                   |                                     | °C/W | AIR FLOW (m/s)(1) |
|-----|-------------------|-------------------------------------|------|-------------------|
| 1   | $R\Theta_{JC}$    | Junction-to-case                    | 3.3  | N/A               |
| 2   | $R\Theta_{JB}$    | Junction-to-board                   | 7.46 | N/A               |
| 3   |                   | Junction-to-free air                | 17.4 | 0.00              |
| 4   | BO.               |                                     | 14.0 | 0.5               |
| 5   | $R\Theta_{JA}$    |                                     | 12.3 | 1.0               |
| 6   |                   |                                     | 10.8 | 2.00              |
| 7   |                   |                                     | 0.37 | 0.00              |
| 8   | Psi <sub>JT</sub> | Junction-to-package top             | 0.47 | 0.5               |
| 9   |                   |                                     | 0.57 | 1.0               |
| 10  |                   |                                     | 0.7  | 2.00              |
| 11  |                   | Psi <sub>IB</sub> Junction-to-board | 11.4 | 0.00              |
| 12  | Doi               |                                     | 11   | 0.5               |
| 13  | Psi <sub>JB</sub> | Junction-to-board                   | 10.7 | 1.0               |
| 14  |                   |                                     |      | 2.00              |

<sup>(1)</sup> m/s = meters per second



Table 6-3. Thermal Resistance Characteristics (S-PBGA Package) [ZDK]

| NO. |                     |                         | °C/W | AIR FLOW (m/s) <sup>(1)</sup> |
|-----|---------------------|-------------------------|------|-------------------------------|
| 1   | $R\Theta_{JC}$      | Junction-to-case        | 3.3  | N/A                           |
| 2   | $R\Theta_{JB}$      | Junction-to-board       | 7.92 | N/A                           |
| 3   |                     |                         | 18.2 | 0.00                          |
| 4   | DO.                 | Junction-to-free air    | 15.3 | 0.5                           |
| 5   |                     | Junction-to-free all    | 13.7 | 1.0                           |
| 6   |                     |                         | 12.2 | 2.00                          |
| 7   | - Psi <sub>JT</sub> | Junction-to-package top | 0.37 | 0.00                          |
| 8   |                     |                         | 0.47 | 0.5                           |
| 9   |                     |                         | 0.57 | 1.0                           |
| 10  |                     |                         | 0.7  | 2.00                          |
| 11  |                     |                         | 11.4 | 0.00                          |
| 12  | Doi                 | lunation to hoord       | 11   | 0.5                           |
| 13  | Psi <sub>JB</sub>   | Junction-to-board       | 10.7 | 1.0                           |
| 14  |                     |                         | 10.2 | 2.00                          |

<sup>(1)</sup> m/s = meters per second

Table 6-4. Thermal Resistance Characteristics (S-PBGA Package) [ZNZ]

| NO. |                   |                                     | °C/W | AIR FLOW (m/s) <sup>(1)</sup> |
|-----|-------------------|-------------------------------------|------|-------------------------------|
| 1   | $R\Theta_{JC}$    | Junction-to-case                    | 3.3  | N/A                           |
| 2   | $R\Theta_{JB}$    | Junction-to-board                   | 7.46 | N/A                           |
| 3   |                   |                                     | 17.4 | 0.00                          |
| 4   | $R\Theta_JA$      | Junction-to-free air                | 14.0 | 0.5                           |
| 5   |                   |                                     | 12.3 | 1.0                           |
| 6   |                   |                                     | 10.8 | 2.00                          |
| 7   |                   |                                     | 0.37 | 0.00                          |
| 8   | D                 | Junction-to-package top             | 0.47 | 0.5                           |
| 9   | Psi <sub>JT</sub> |                                     | 0.57 | 1.0                           |
| 10  |                   |                                     | 0.7  | 2.00                          |
| 11  |                   | Psi <sub>JB</sub> Junction-to-board | 11.4 | 0.00                          |
| 12  | Doi               |                                     | 11   | 0.5                           |
| 13  | PSIJB             |                                     | 10.7 | 1.0                           |
| 14  | 1                 |                                     | 10.2 | 2.00                          |

<sup>(1)</sup> m/s = meters per second

#### 6.2 Packaging Information

The following packaging information and addendum reflect the most current released data available for the designated device(s). This data is subject to change without notice and without revision of this document.







#### **PACKAGING INFORMATION**

| Orderable Device   | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|--------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| TMS320DM642AGDK5   | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGDK6   | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGDK7   | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGDKA5  | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGNZ5   | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGNZ6   | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGNZ7   | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGNZA5  | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AGNZA6  | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642AZDK5   | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZDK6   | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZDK7   | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZDKA5  | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZNZ5   | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZNZ6   | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642AZNZ7   | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642GDK500  | ACTIVE                | FCBGA           | GDK                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642GDK600  | ACTIVE                | FCBGA           | GDK                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642GDK720  | ACTIVE                | FCBGA           | GDK                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642GDKA500 | ACTIVE                | FCBGA           | GDK                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642GNZ500  | ACTIVE                | FCBGA           | GNZ                | 548  |                | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642GNZ600  | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642GNZ720  | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320DM642GNZA500 | ACTIVE                | FCBGA           | GNZ                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642ZDK500  | ACTIVE                | FCBGA           | ZDK                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642ZDK600  | ACTIVE                | FCBGA           | ZDK                | 548  |                | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320DM642ZNZ500  | ACTIVE                | FCBGA           | ZNZ                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320DM642ZNZ600  | ACTIVE                | FCBGA           | ZNZ                | 548  |                | TBD                     | Call TI          | Call TI                      |
| TMS320M642AGDK5    | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AGDK6    | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AGDK7    | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AGNZ5    | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AGNZ6    | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AGNZ7    | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320M642AZDK5    | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320M642AZDK6    | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320M642AZNZ5    | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320M642AZNZ6    | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320M642AZNZ7    | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD                     | SNAGCU           | Level-4-260C-72HR            |
| TMS320V642AGDK5    | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320V642AGDK6    | ACTIVE                | FCBGA           | GDK                | 548  | 60             | TBD                     | SNPB             | Level-4-220C-72HR            |
| TMS320V642AGNZ6    | ACTIVE                | FCBGA           | GNZ                | 548  | 40             | TBD                     | SNPB             | Level-4-220C-72HR            |



#### PACKAGE OPTION ADDENDUM

5-Dec-2005

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp (3) |
|------------------|-----------------------|-----------------|--------------------|------|----------------|--------------|------------------|-------------------|
| TMS320V642AZDK5  | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD          | SNAGCU           | Level-4-260C-72HR |
| TMS320V642AZDK6  | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD          | SNAGCU           | Level-4-260C-72HR |
| TMS320V642AZDK7  | ACTIVE                | FCBGA           | ZDK                | 548  | 60             | TBD          | SNAGCU           | Level-4-260C-72HR |
| TMS320V642AZNZ5  | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD          | SNAGCU           | Level-4-260C-72HR |
| TMS320V642AZNZ6  | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD          | SNAGCU           | Level-4-260C-72HR |
| TMS320V642AZNZ7  | ACTIVE                | FCBGA           | ZNZ                | 548  | 40             | TBD          | SNAGCU           | Level-4-260C-72HR |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### GDK (S-PBGA-N548)

#### **PLASTIC BALL GRID ARRAY**



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Flip chip application only.



#### GNZ (S-PBGA-N548)

#### **PLASTIC BALL GRID ARRAY**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Flip chip application only.

D. Substrate color may vary.

## ZDK (S-PBGA-N548)

#### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Flip chip application only.
- D. This package is lead-free.



## ZNZ (S-PBGA-N548)

#### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Flip chip application only.
- D. Substrate color may vary.
- E. This package is lead-free.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated