



SBOS237B - MARCH 2002 - REVISED OCTOBER 2002

## Triple, Wideband, Voltage-Feedback **OPERATIONAL AMPLIFIER With Disable**

### **FEATURES**

FLEXIBLE SUPPLY RANGE: +5V to +12V Single Supply ±2.5V to ±6V Dual Supply

● WIDEBAND +5V OPERATION: 220MHz (G = +2)

HIGH OUTPUT CURRENT: 190mA OUTPUT VOLTAGE SWING: ±4.0V ● HIGH SLEW RATE: 1800V/µs LOW SUPPLY CURRENT: 5.5mA/ch

● LOW DISABLED CURRENT: 100µA/ch

### **APPLICATIONS**

- VIDEO LINE DRIVING
- HIGH-SPEED IMAGING CHANNELS
- ADC BUFFERS
- PORTABLE INSTRUMENTS
- TRANSIMPEDANCE AMPLIFIERS
- ACTIVE FILTERS

### DESCRIPTION

The OPA3690 represents a major step forward in unity-gain stable, voltage-feedback op amps. A new internal architecture provides slew rate and full-power bandwidth previously found only in wideband current-feedback op amps. A new output stage architecture delivers high currents with a minimal headroom requirement. These give exceptional singlesupply operation. Using a single +5V supply, the OPA3690 can deliver a 1V to 4V output swing with over 120mA drive current and 150MHz bandwidth. This combination of features makes the OPA3690 an ideal RGB line driver or singlesupply Analog-to-Digital Converter (ADC) input driver.

The OPA3690's low 5.5mA/ch supply current is precisely trimmed at +25°C. This trim, along with low temperature drift, ensures lower maximum supply current than competing products. System power may be reduced further using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, will operate the OPA3690 normal. If pulled LOW, the OPA3690 supply current drops to less than 100µA/ch while the output goes into a high impedance state. This feature may be used for power savings.

### OPA3690 RELATED PRODUCTS

|                  | SINGLES | DUALS   | TRIPLES |
|------------------|---------|---------|---------|
| Voltage-Feedback | OPA690  | OPA2690 | —       |
| Current-Feedback | OPA691  | OPA2691 | OPA3691 |
| Fixed Gain       | OPA692  | —       | OPA3692 |



**Buffered Analog Delay Line** 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### **ABSOLUTE MAXIMUM RATINGS(1)**

| Power Supply                           | ±6.5V <sub>DC</sub>     |
|----------------------------------------|-------------------------|
| Internal Power Dissipation             | See Thermal Information |
| Differential Input Voltage             | ±1.2V                   |
| Input Voltage Range                    | ±V <sub>S</sub>         |
| Storage Temperature Range: D, DBQ      | 40°C to +125°C          |
| Lead Temperature (soldering, 10s)      | +300°C                  |
| Junction Temperature (T <sub>J</sub> ) | +175°C                  |
| ESD Resistance: HBM                    | 2000V                   |
| MM                                     | 200V                    |
| CDM                                    | 1500V                   |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **PACKAGE/ORDERING INFORMATION**

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|--------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| OPA3690 | SO-16        | D                                    | -40°C to +85°C                    | OPA3690            | OPA3690ID          | Rails, 48                    |
| "       | "            | "                                    | "                                 | II .               | OPA3690IDR         | Tape and Reel, 2500          |
| OPA3690 | SSOP-16      | DBQ                                  | -40°C to +85°C                    | OPA3690            | OPA3690IDBQT       | Tape and Reel, 250           |
| "       | "            | "                                    | "                                 | "                  | OPA3690IDBQR       | Tape and Reel, 2500          |

NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com.

### **PIN CONFIGURATION**



## ELECTRICAL CHARACTERISTICS: $V_s = \pm 5V$

Boldface limits are tested at +25°C.

 $R_F = 402\Omega$ ,  $R_L = 100\Omega$ , G = +2, (see Figure 1 for AC performance only), and  $R_F = 25\Omega$  for G = +1, unless otherwise noted.

|                                           |                                              | OPA3690ID, IDBQ |                      |                   |                 |          |      |                 |
|-------------------------------------------|----------------------------------------------|-----------------|----------------------|-------------------|-----------------|----------|------|-----------------|
|                                           |                                              | TYP             | M                    | IIN/MAX O\        | /ER TEMPE       | RATURE   |      | 1               |
| DADAMETED                                 | CONDITIONS                                   | . 25°C          | . 25°C(1)            | 0°C to<br>70°C(2) | -40°C to        | LIMITE   | MIN/ | TEST<br>LEVEL(3 |
| PARAMETER                                 | CONDITIONS                                   | +25°C           | +25°C <sup>(1)</sup> | 70 (-)            | +85°C(2)        | UNITS    | WAX  | LEVEL           |
| AC PERFORMANCE (see Figure 1)             | 0 .4 \/ 0.5\/5 5 D 050                       | 500             |                      |                   |                 |          | 4    |                 |
| Small-Signal Bandwidth                    | $G = +1, V_O = 0.5Vp-p, R_F = 25\Omega$      | 500             | 405                  | 400               | 450             | MHz      | typ  | С               |
|                                           | $G = +2, V_O = 0.5Vp-p$                      | 220             | 165                  | 160               | 150             | MHz      | min  | С               |
| Onin Danaduidate Danadurat                | $G = +10, V_O = 0.5Vp-p$                     | 30              | 20                   | 19                | 18              | MHz      | min  | С               |
| Gain Bandwidth Product                    | G ≥ 10                                       | 300             | 200                  | 190               | 180             | MHz      | min  | С               |
| Bandwidth for 0.1dB Gain Flatness         | $G = +2, V_O < 0.5Vp-p$                      | 30              |                      |                   |                 | MHz      | typ  | С               |
| Peaking at a Gain of +1                   | $V_0 < 0.5Vp-p$                              | 4               |                      |                   |                 | dB       | typ  | С               |
| Large-Signal Bandwidth                    | $G = +2, V_O = 5Vp-p$                        | 200             | 4.400                | 4000              | 500             | MHz      | typ  | С               |
| Slew Rate                                 | G = +2, 4V Step                              | 1800            | 1400                 | 1200              | 500             | V/μs     | min  | С               |
| Rise-and-Fall Time                        | $G = +2, V_O = 0.5V \text{ Step}$            | 1.4             |                      |                   |                 | ns       | max  | С               |
| 0 411 71 4 9 9 9 9 4                      | $G = +2$ , $V_O = 4V$ Step                   | 2.8             |                      |                   |                 | ns       | max  | С               |
| Settling Time to 0.02%                    | $G = +2$ , $V_O = 2V$ Step                   | 12              |                      |                   |                 | ns       | typ  | С               |
| 0.1%                                      | $G = +2$ , $V_O = 2V$ Step                   | 8               |                      |                   |                 | ns       | typ  | С               |
| Harmonic Distortion                       | $G = +2$ , $f = 5MHz$ , $V_O = 2Vp-p$        |                 |                      |                   |                 |          |      | _               |
| 2nd-Harmonic                              | $R_L = 100\Omega$                            | -68             | -64                  | -62               | -60             | dBc      | typ  | С               |
|                                           | $R_L \ge 500\Omega$                          | -77             | -70                  | -68               | -66             | dBc      | typ  | С               |
| 3rd-Harmonic                              | $R_L = 100\Omega$                            | -70             | -68                  | -66               | -64             | dBc      | typ  | С               |
|                                           | $R_L \ge 500\Omega$                          | -81             | -78                  | -76               | <del>-</del> 75 | dBc      | typ  | С               |
| Crosstalk                                 | Input Referred, f = 5MHz, All Hostile        | -64             |                      |                   |                 | dBc      | typ  | С               |
| Input Voltage Noise                       | f > 1MHz                                     | 5.5             |                      |                   |                 | nV/√Hz   | typ  | С               |
| Input Current Noise                       | f > 1MHz                                     | 3.1             |                      |                   |                 | pA/√Hz   | typ  | С               |
| Differential Gain                         | $G = +2$ , NTSC, $V_O = 1.4Vp$ , $R_L = 150$ | 0.06            |                      |                   |                 | %        | typ  | С               |
| Differential Phase                        | $G = +2$ , NTSC, $V_O = 1.4Vp$ , $R_L = 150$ | 0.01            |                      |                   |                 | deg      | typ  | С               |
| DC PERFORMANCE <sup>(4)</sup>             |                                              |                 |                      |                   |                 |          |      |                 |
| Open-Loop Voltage Gain (A <sub>OL</sub> ) | $V_{OL} = 0V, R_L = 100\Omega$               | 69              | 58                   | 56                | 54              | dB       | min  | Α               |
| Input Offset Voltage                      | V <sub>CM</sub> = 0V                         | ±1.0            | ±4.5                 | ±5                | ±5.2            | mV       | max  | Α               |
| Average Offset Voltage Drift              | $V_{CM} = 0V$                                |                 |                      | ±12               | ±12             | μV/°C    | max  | В               |
| Input Bias Current                        | $V_{CM} = 0V$                                | +5              | ±10                  | ±11               | ±12             | μΑ       | max  | Α               |
| Average Bias Current Drift (magnitude)    | $V_{CM} = 0V$                                |                 |                      | ±20               | ±40             | nA/°C    | max  | В               |
| Input Offset Current                      | $V_{CM} = 0V$                                | ±0.1            | ±1.0                 | ±1.4              | ±1.6            | μΑ       | max  | Α               |
| Average Offset Current Drift              | $V_{CM} = 0V$                                |                 |                      | ±7                | ±9              | nA°C     | max  | В               |
| INPUT                                     |                                              |                 |                      |                   |                 |          |      |                 |
| Common-Mode Input Range (CMIR)(5)         |                                              | ±3.5            | ±3.4                 | ±3.3              | ±3.2            | V        | min  | Α               |
| Common-Mode Rejection Ratio (CMRR)        | V <sub>CM</sub> = ±1.0V                      | 65              | 60                   | 57                | 56              | dB       | min  | Α               |
| Input Impedance                           | CIVI                                         |                 |                      |                   |                 |          |      |                 |
| Differential Mode                         |                                              | 190    0.6      |                      |                   |                 | kΩ    pF | typ  | С               |
| Common-Mode                               |                                              | 3.2    0.9      |                      |                   |                 | MΩ    pF | typ  | С               |
| OUTPUT                                    |                                              | 11 3.0          |                      |                   |                 | 11 15 1  | -71- |                 |
| Voltage Output Swing                      | No Load                                      | ±4.0            | ±3.8                 | ±3.7              | ±3.6            | V        | min  | А               |
| voltage Output Owing                      |                                              |                 |                      |                   |                 | V        |      |                 |
| Current Output, Sourcing                  | 100Ω Load                                    | ±3.9            | ±3.7                 | ±3.6              | ±3.3            |          | min  | A               |
| 1 /                                       | $V_0 = 0$                                    | +190            | +160                 | +140              | +100            | mA<br>mA | min  | A               |
| Sinking                                   | $V_0 = 0$                                    | -190<br>+250    | -160                 | -140              | -100            | mA<br>mA | min  | A               |
| Short-Circuit Current                     | $V_0 = 0$                                    | ±250            |                      |                   |                 | mA       | typ  | С               |
| Closed-Loop Output Impedance              | G = +2, f = 100kHz                           | 0.04            |                      | 1                 |                 |          | typ  | С               |

NOTES: (1) Junction temperature = ambient for 25°C specifications. (2) Junction temperature = ambient at low temperature limit: junction temperature = Ambient +20°C at high temperature limit for over temperature specifications. (3) Test Levels: (A) 100% tested at 25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive out-of-node. V<sub>CM</sub> is the input common-mode voltage. (5) Tested < 3dB below minimum CMRR specification at ±CMIR limits.

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5V (Cont.)

Boldface limits are tested at +25°C.

 $R_F = 402\Omega$ ,  $R_L = 100\Omega$ , G = +2, (see Figure 1 for AC performance only), and  $R_F = 25\Omega$  for G = +1, unless otherwise noted.

|                                              |                                             |            |                      | OPA3690I          | D, IDBQ                          |        |             |                              |
|----------------------------------------------|---------------------------------------------|------------|----------------------|-------------------|----------------------------------|--------|-------------|------------------------------|
|                                              |                                             | TYP        | M                    | IIN/MAX O         | /ER TEMPE                        | RATURE |             | 1                            |
| PARAMETER                                    | CONDITIONS                                  | +25°C      | +25°C <sup>(1)</sup> | 0°C to<br>70°C(2) | -40°C to<br>+85°C <sup>(2)</sup> | UNITS  | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| DISABLE                                      | Disable Low                                 |            |                      |                   |                                  |        |             |                              |
| Power-Down Supply Current (+V <sub>S</sub> ) | $V_{\overline{DIS}} = 0V$ , All Channels    | -300       | -600                 | -720              | -780                             | μΑ     | max         | Α                            |
| Disable Time                                 | $V_{IN} = 1V_{DC}$                          | 200        |                      |                   |                                  | ns     | typ         | С                            |
| Enable Time                                  | $V_{IN} = 1V_{DC}$                          | 25         |                      |                   |                                  | ns     | typ         | С                            |
| Off Isolation                                | G = +2, 5MHz                                | 70         |                      |                   |                                  | dB     | typ         | С                            |
| Output Capacitance in Disable                |                                             | 4          |                      |                   |                                  | pF     | typ         | С                            |
| Turn-On Glitch                               | $G = +2, R_L = 150\Omega, V_{IN} = 0$       | ±50        |                      |                   |                                  | mV     | typ         | С                            |
| Turn-Off Glitch                              | $G = +2$ , $R_L = 150\Omega$ , $V_{IN} = 0$ | ±20        |                      |                   |                                  | mV     | typ         | С                            |
| Enable Voltage                               |                                             | 3.3        | 3.5                  | 3.6               | 3.7                              | V      | min         | Α                            |
| Disable Voltage                              |                                             | 1.8        | 1.7                  | 1.6               | 1.5                              | V      | max         | Α                            |
| Control Pin Input Bias Current               | V <sub>DIS</sub> = 0V, Each Channel         | 75         | 130                  | 150               | 160                              | μΑ     | max         | Α                            |
| POWER SUPPLY                                 |                                             |            |                      |                   |                                  |        |             |                              |
| Specified Operating Voltage                  |                                             | ±5         |                      |                   |                                  | V      | typ         | С                            |
| Maximum Operating Voltage Range              |                                             |            | <u>±</u> 6           | ±6                | ±6                               | V      | max         | Α                            |
| Max Quiescent Current (3 Channels)           | V <sub>S</sub> = ±5V                        | 16.5       | 17.4                 | 18                | 18.6                             | mA     | max         | Α                            |
| Min Quiescent Current (3 Channels)           | $V_S = \pm 5V$                              | 16.5       | 15.9                 | 15.3              | 14.1                             | mA     | min         | Α                            |
| Power-Supply Rejection Ratio (+PSRR)         | Input Referred                              | 75         | 68                   | 66                | 64                               | dB     | min         | Α                            |
| TEMPERATURE RANGE                            |                                             |            |                      |                   |                                  |        |             |                              |
| Specification: D, DB                         |                                             | -40 to +85 |                      |                   |                                  | °C     | typ         | С                            |
| Thermal Resistance, $\theta_{JA}$            |                                             |            |                      |                   |                                  |        |             |                              |
| D SO-16                                      |                                             | 100        |                      |                   |                                  | °C/W   | typ         | С                            |
| DBQ SSOP-16                                  |                                             | 100        |                      |                   |                                  | °C/W   | typ         | С                            |

NOTES: (1) Junction temperature = ambient for +25°C specifications. (2) Junction temperature = ambient at low temperature limit: junction temperature = Ambient +20°C at high temperature limit for over temperature specifications. (3) Test Levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive out-of-node. V<sub>CM</sub> is the input common-mode voltage. (5) Tested < 3dB below minimum CMRR specification at ± CMIR limits.

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +5V

Boldface limits are tested at +25°C.

 $R_F = 402\Omega$ ,  $R_L = 100\Omega$  to  $V_S/2$ , G = +2, (see Figure 2 for AC performance only), and  $R_F = 25\Omega$  for G = +1, unless otherwise noted.

|                                             |                                                                | OPA3690ID, IDBQ                      |                      |                               |                                  |          |             |                 |
|---------------------------------------------|----------------------------------------------------------------|--------------------------------------|----------------------|-------------------------------|----------------------------------|----------|-------------|-----------------|
|                                             |                                                                | TYP                                  | M                    | IIN/MAX O\                    | /ER TEMPE                        | RATURE   |             | 1               |
| PARAMETER                                   | CONDITIONS                                                     | +25°C                                | +25°C <sup>(1)</sup> | 0°C to<br>70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS    | MIN/<br>MAX | TEST<br>LEVEL(3 |
| AC PERFORMANCE (see Figure 2)               |                                                                |                                      |                      |                               |                                  |          |             |                 |
| Small-Signal Bandwidth                      | $G = +1, V_O < 0.5Vp-p$                                        | 400                                  |                      |                               |                                  | MHz      | typ         | С               |
| Small Dandwidth                             | $G = +2, V_0 < 0.5Vp-p$                                        | 190                                  | 150                  | 145                           | 140                              | MHz      | min         | C               |
|                                             | $G = +10, V_O < 0.5Vp-p$                                       | 25                                   | 18                   | 17                            | 16                               | MHz      | min         | c               |
| Gain Bandwidth Product                      | G ≥ 10                                                         | 250                                  | 180                  | 170                           | 160                              | MHz      | min         | c               |
| Bandwidth for 0.1dB Gain Flatness           | $G = +2, V_O < 0.5Vp-p$                                        | 20                                   | 100                  | 170                           | 100                              | MHz      | typ         | c               |
| Peaking at a Gain of +1                     | V <sub>O</sub> < 0.5Vp-p                                       | 5                                    |                      |                               |                                  | dB       | typ         | С               |
| Large-Signal Bandwidth                      | $G = +2, V_{O} = 2Vp-p$                                        | 220                                  |                      |                               |                                  | MHz      | typ         | С               |
| Slew Rate                                   | G = +2, 2V Step                                                | 1000                                 | 700                  | 670                           | 550                              | V/μs     | min         | С               |
| Rise Time                                   | $G = +2, V_O = 0.5V \text{ Step}$                              | 1.6                                  |                      |                               |                                  | ns       | typ         | С               |
| Fall Time                                   | $G = +2$ , $V_O = 2V$ Step                                     | 2.0                                  |                      |                               |                                  | ns       | typ         | С               |
| Settling Time to 0.02%                      | $G = +2$ , $V_O = 2V$ Step                                     | 12                                   |                      |                               |                                  | ns       | typ         | С               |
| 0.1%                                        | $G = +2$ , $V_O = 2V$ Step                                     | 8                                    |                      |                               |                                  | ns       | typ         | С               |
| Harmonic Distortion                         | $G = +2$ , $f = 5MHz$ , $V_O = 2Vp-p$                          |                                      |                      |                               |                                  |          |             |                 |
| 2nd-Harmonic                                | $R_1 = 100\Omega$                                              | -65                                  | -60                  | -59                           | -56                              | dBc      | typ         | С               |
|                                             | $R_L \ge 500\Omega$                                            | -75                                  | -70                  | -68                           | -66                              | dBc      | typ         | С               |
| 3rd-Harmonic                                | $R_L = 100\Omega$                                              | -68                                  | -64                  | -62                           | -60                              | dBc      | typ         | С               |
|                                             | $R_L \ge 500\Omega$                                            | -77                                  | -73                  | <b>-71</b>                    | -70                              | dBc      | typ         | С               |
| Input Voltage Noise                         | f > 1MHz                                                       | 5.6                                  |                      |                               |                                  | nV/√Hz   | typ         | С               |
| Input Current Noise                         | f > 1MHz                                                       | 3.2                                  |                      |                               |                                  | pA/√Hz   | typ         | С               |
| Differential Gain                           | $G = +2$ , NTSC, $V_O = 1.4Vp$ , $R_L = 150 \text{ to } V_S/2$ | 0.06                                 |                      |                               |                                  | %        | typ         | С               |
| Differential Phase                          | G = +2, NTSC, $V_0 = 1.4Vp$ , $R_L = 150 \text{ to } V_S/2$    | 0.02                                 |                      |                               |                                  | deg      | typ         | С               |
| DC PERFORMANCE <sup>(4)</sup>               |                                                                |                                      |                      |                               |                                  |          |             |                 |
| Open-Loop Voltage Gain (A <sub>OL</sub> )   | $V_{O} = 0V, R_{L} = 100\Omega$                                | 63                                   | 56                   | 54                            | 52                               | dB       | min         | А               |
| Input Offset Voltage                        | $V_{CM} = 2.5V$                                                | ±1.0                                 | ±4.5                 | ±4.8                          | ±5.2                             | mV       | max         | Α               |
| Average Offset Voltage Drift                | $V_{CM} = 2.5V$                                                |                                      |                      | ±10                           | ±10                              | μV/°C    | max         | В               |
| Input Bias Current                          | $V_{CM} = 2.5V$                                                | +5                                   | ±10                  | ±11                           | ±12                              | μΑ       | max         | A               |
| Average Bias Current Drift (magnitude)      | $V_{CM} = 2.5V$                                                |                                      |                      | ±20                           | ±40                              | nA/°C    | max         | В               |
| Input Offset Current                        | $V_{CM} = 2.5V$                                                | ±0.3                                 | ±1                   | ±1.4                          | ±1.6                             | μΑ       | max         | А               |
| Average Offset Current Drift                | $V_{CM} = 2.5V$                                                |                                      |                      | ±7                            | ±9                               | nA/°C    | max         | В               |
| INPUT                                       | GIVI -                                                         |                                      |                      |                               |                                  |          |             |                 |
| Least Positive Input Voltage <sup>(5)</sup> |                                                                | 1.5                                  | 1.6                  | 1.7                           | 1.8                              | V        | min         | А               |
| Most Positive Input Voltage <sup>(5)</sup>  |                                                                | 3.5                                  | 3.4                  | 3.3                           | 3.2                              | v        | max         | A               |
| Common-Mode Rejection Ratio (CMRR)          | $V_{CM} = 2.5V$                                                | 63                                   | 58                   | 56                            | 54                               | dB       | min         | A               |
| Input Impedance                             | VCM = 2.5 V                                                    | 00                                   | 30                   | 00                            | 04                               | u u u    |             | ^`              |
| Differential Mode                           |                                                                | 92    1.4                            |                      |                               |                                  | kΩ    pF | typ         | С               |
| Common-Mode                                 |                                                                | 2.2    1.5                           |                      |                               |                                  | MΩ    pF | typ         | c               |
| OUTPUT                                      |                                                                | 2.2    1.0                           |                      |                               |                                  |          | 1717        | <u> </u>        |
| Most Positive Output Voltage                | No Load                                                        | 4                                    | 20                   | 2.6                           | 2.5                              | V        | min         | _               |
| wost rositive Output voltage                | $R_{L} = 100\Omega, 2.5V$                                      | 4 3.8 3.6 3.5 3.9 3.9 3.7 3.5 3.4    |                      | V                             | min<br>min                       | A<br>A   |             |                 |
| Least Positive Output Voltage               | No Load                                                        |                                      |                      |                               | min                              | A        |             |                 |
| 20dot i Oshivo Odiput voltage               | $R_1 = 100\Omega$ , 2.5V                                       | 1 1.2 1.4 1.5 V<br>1.1 1.3 1.5 1.7 V |                      | V                             | min                              | A        |             |                 |
| Current Output, Sourcing                    | NL - 10032, 2.3V                                               | +160                                 | +120                 | +100                          | +80                              | mA       | min         | A               |
| Sinking                                     |                                                                | -160                                 | -120<br>-120         | -100<br>-100                  | <del>-80</del>                   | mA       | min         | A               |
| Short-Circuit Current                       | $V_{O} = V_{S}/2$                                              | ±250                                 | 120                  | 100                           |                                  | mA       | typ         | c               |
| Closed-Loop Output Impedance                | $v_0 = v_{S}/2$<br>G = +2, f = 100kHz                          | 0.04                                 |                      |                               |                                  | Ω        |             | C               |
| Oloseu-Loop Output Impedance                | G = +2, I = 100KM2                                             | 0.04                                 |                      |                               |                                  | 32       | typ         |                 |

NOTES: (1) Junction temperature = ambient for 25°C specifications. (2) Junction temperature = ambient at low temperature limit: junction temperature = Ambient +20°C at high temperature limit for over temperature specifications. (3) Test Levels: (A) 100% tested at 25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive out-of-node. V<sub>CM</sub> is the input common-mode voltage. (5) Tested < 3dB below minimum CMRR specification at ±CMIR limits.

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +5V (Cont.)

Boldface limits are tested at +25°C.

 $R_F = 402\Omega$ ,  $R_L = 100\Omega$  to  $V_S/2$ , G = +2, (see Figure 2 for AC performance only), and  $R_F = 25\Omega$  for G = +1, unless otherwise noted.

|                                              |                                                      | OPA3690ID, IDBQ |                              |                               |                                  |       |             |                              |
|----------------------------------------------|------------------------------------------------------|-----------------|------------------------------|-------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                              |                                                      | TYP             | TYP MIN/MAX OVER TEMPERATURE |                               |                                  |       |             |                              |
| PARAMETER                                    | CONDITIONS                                           | +25°C           | +25°C <sup>(1)</sup>         | 0°C to<br>70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| DISABLE                                      | Disable Low                                          |                 |                              |                               |                                  |       |             |                              |
| Power-Down Supply Current (+V <sub>S</sub> ) | $V_{\overline{DIS}} = 0V$ , All Channels             | -300            | -600                         | -720                          | -780                             | μΑ    | max         | Α                            |
| Off Isolation                                | G = +2, 5MHz                                         | 65              |                              |                               |                                  | dB    | typ         | С                            |
| Output Capacitance in Disable                |                                                      | 4               |                              |                               |                                  | pF    | typ         | С                            |
| Turn-On Glitch                               | $G = +2$ , $R_L = 150\Omega$ , $V_{IN} = V_S/2$      | ±50             |                              |                               |                                  | mV    | typ         | С                            |
| Turn-Off Glitch                              | $G = +2$ , $R_{LP} = 150\Omega$ , $V_{IN} = V_{S}/2$ | ±20             |                              |                               |                                  | mV    | typ         | С                            |
| Enable Voltage                               |                                                      | 3.3             | 3.5                          | 3.6                           | 3.7                              | V     | min         | Α                            |
| Disable Voltage                              |                                                      | 1.8             | 1.7                          | 1.6                           | 1.5                              | V     | max         | Α                            |
| Control Pin Input Bias Current               | $V_{\overline{DIS}} = 0V$ , Each Channel             | 75              | 130                          | 150                           | 160                              | μΑ    | typ         | С                            |
| POWER SUPPLY                                 |                                                      |                 |                              |                               |                                  |       |             |                              |
| Specified Single-Supply Operating Volta      | ge                                                   | 5               |                              |                               |                                  | V     | typ         | С                            |
| Maximum Single-Supply Operating Volta        | age                                                  |                 | 12                           | 12                            | 12                               | V     | max         | Α                            |
| Max Quiescent Current (3 Channels)           | $V_S = +5V$                                          | 14.7            | 15.6                         | 16.2                          | 16.8                             | mA    | max         | Α                            |
| Min Quiescent Current (3 Channels)           | $V_S = +5V$                                          | 14.7            | 14.1                         | 13.2                          | 12.0                             | mA    | min         | Α                            |
| Power-Supply Rejection Ratio (+PSRR)         | Input Referred                                       | 72              |                              |                               |                                  | dB    | typ         | С                            |
| TEMPERATURE RANGE                            |                                                      |                 |                              |                               |                                  |       |             |                              |
| Specification: D, DBQ                        |                                                      | -40 to +85      |                              |                               |                                  | °C    | typ         | С                            |
| Thermal Resistance, $\theta_{JA}$            |                                                      |                 |                              |                               |                                  |       |             |                              |
| D SO-16                                      |                                                      | 100             |                              |                               |                                  | °C/W  | typ         | С                            |
| DBQ SSOP-16                                  |                                                      | 100             |                              |                               |                                  | °C/W  | typ         | С                            |

NOTES: (1) Junction temperature = ambient for +25°C specifications. (2) Junction temperature = ambient at low temperature limit: junction temperature = Ambient +20°C at high temperature limit for over temperature specifications. (3) Test Levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive out-of-node. V<sub>CM</sub> is the input common-mode voltage. (5) Tested < 3dB below minimum CMRR specification at ± CMIR limits.

## TYPICAL CHARACTERISTICS: $V_S = \pm 5V$













## TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)













## TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)













## TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)













## TYPICAL CHARACTERISTICS: V<sub>S</sub> = +5V













## TYPICAL CHARACTERISTICS: V<sub>S</sub> = +5V (Cont.)









### APPLICATIONS INFORMATION

### WIDEBAND VOLTAGE-FEEDBACK OPERATION

The OPA3690 provides an exceptional combination of high output power capability with a wideband, unity-gain stable, voltage-feedback op amp using a new high slew rate input stage. Typical differential input stages used for voltagefeedback op amps are designed to steer a fixed-bias current to the compensation capacitor, setting a limit to the achievable slew rate. The OPA3690 uses a new input stage which places the transconductance element between two input buffers, using their output currents as the forward signal. As the error voltage increases across the two inputs, an increasing current is delivered to the compensation capacitor. This provides very high slew rate (1800V/µs) while consuming relatively low quiescent current (5.5mA). This exceptional full-power performance comes at the price of a slightly higher input noise voltage than alternative architectures. The 5.5nV/VHz input voltage noise for the OPA3690 is exceptionally low for this type of input stage.

Figure 1 shows the DC-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the  $\pm 5V$  Electrical and Typical Characteristics. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground and the output impedance is set to  $50\Omega$  with a series output resistor. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins, while output powers (dBm) are at the matched  $50\Omega$  load. For the circuit of Figure 1, the total effective load will be  $100\Omega\,||\,804\Omega.$  The disable control line is typically left open to ensure normal amplifier operation. Two optional components are included in Figure 1. An additional resistor ( $100\Omega$ ) is included in series with the noninverting input. Combined with the  $25\Omega$  DC source resistance looking back towards the signal generator, this gives an input bias current cancelling resistance that

matches the  $125\Omega$  source resistance seen at the inverting input (see the DC Accuracy and Offset Control section). In addition to the usual power-supply decoupling capacitors to ground, a  $0.1\mu\text{F}$  capacitor is included between the two power-supply pins. In practical PC board layouts, this optional-added capacitor will typically improve the 2nd-harmonic distortion performance by 3dB to 6dB.

Figure 2 shows the AC-coupled, gain of +2, single-supply circuit configuration which is the basis of the +5V Electrical and Typical Characteristics. Though not a "rail-to-rail" design, the OPA3690 requires minimal input and output voltage headroom compared to other very wideband voltage- feedback op amps. It will deliver a 3Vp-p output swing on a single +5V supply with > 150MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the useable voltage ranges at both the input and the output. The circuit of Figure 2 establishes an input midpoint bias using a simple resistive divider from the +5V supply (two  $698\Omega$  resistors). The input signal is then AC-coupled into the midpoint voltage bias. The input voltage can swing to within 1.5V of either supply pin, giving a 2Vp-p input signal range centered between the supply pins. The input impedance matching resistor (59 $\Omega$ ) used for testing is adjusted to give a  $50\Omega$  input load when the parallel combination of the biasing divider network is included. Again, an additional resistor (50 $\Omega$  in this case) is included directly in series with the noninverting input. This minimum recommended value provides part of the DC source resistance matching for the noninverting input bias current. It is also used to form a simple parasitic pole to roll off the frequency response at very high frequencies (> 500MHz) using the input parasitic capacitance to form a bandlimiting pole. The gain resistor (R<sub>G</sub>) is AC-coupled, giving the circuit a DC gain of +1, which puts the input DC bias voltage (2.5V) at the output as well. The output voltage can swing to within 1V of either



FIGURE 1. DC-Coupled, G = +2, Bipolar Supply, Specification and Test Circuit.



FIGURE 2. AC-Coupled, G = +2, Single-Supply, Specification and Test Circuit.



supply pin while delivering > 100mA output current. A demanding  $100\Omega$  load to a midpoint bias is used in this characterization circuit. The new output stage circuit used in the OPA3690 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown in the  $\pm 5V$  supply "Harmonic Distortion vs Supply Voltage" plot.

### SINGLE-SUPPLY ADC INTERFACE

Most modern, high-performance ADCs (such as the ADS8xx and ADS9xx series from Texas Instruments) operate on a single +5V (or lower) power supply. It has been a considerable challenge for single-supply op amps to deliver a low distortion input signal at the ADC input for signal frequencies exceeding 5MHz. The high slew rate, exceptional output swing, and high linearity of the OPA3690 make it an ideal single-supply ADC driver. The circuit on the front page shows one possible interface particularly suited to differential I/O, AC-coupled requirements. Figure 3 shows the AC-coupled test circuit of Figure 2 modified for a capacitive (ADC) load and with an optional output pull-down resistor (R<sub>B</sub>). This circuit would be suitable to dual-channel ADC driving with a single-ended I/O.

The OPA3690 in the circuit of Figure 3 provides > 200MHz bandwidth for a 2Vp-p output swing. Minimal 3rd-harmonic distortion or 2-tone, 3rd-order intermodulation distortion will be observed due to the very low crossover distortion in the OPA3690 output stage. The limit of output Spurious-Free Dynamic Range (SFDR) will be set by the 2nd-harmonic distortion. Without  $R_{\rm B}$ , the circuit of Figure 3 measured at 10MHz shows an SFDR of 57dBc. This may be improved by pulling additional DC bias current ( $I_{\rm B}$ ) out of the output stage through the optional  $R_{\rm B}$  resistor to ground (the output midpoint is at 2.5V for Figure 3). Adjusting  $I_{\rm B}$  gives the improvement in SFDR shown in Figure 4. SFDR improvement is achieved for  $I_{\rm B}$  values up to 5mA, with worse performance for higher values. Using the dual OPA3690 in an I/Q receiver channel will give matched AC performance through high frequencies.

### **ANALOG DELAY LINE**

The diagram on the front page of this data sheet shows an analog delay line using the OPA3690. The first op amp



FIGURE 4. SFDR vs I<sub>B</sub>.

buffers the delay line from the source, and can be used to establish the DC operating point if single +5V supply operation is desired. The last two sections provide an analog delay function given by Equation 1:

Delay = 
$$\frac{2\tau}{1 + (2\pi f \tau)^2}$$
, for each section (1)  
 $\tau = RC$ 

where, f represents the frequency components of interest in the input signal. For input frequencies below  $0.39/2\pi\tau=2.5$ MHz, the delay will be within 15% of the desired value (2 $\tau$ ). The circuit on the front page gives a delay of 50ns per stage for a total delay of 100ns. Excellent pulse fidelity will be retained as long as the first 5 harmonics are delayed equally. For the circuit shown on the front page, the 5th-harmonic should be  $\leq 2.5$ MHz/5, which will support a square wave up to 500kHz, with good pulse response. The input rise-and-fall times also need to be  $\geq 0.30/2.5$ MHz = 120ns in order to keep the spectral energy within this 2.5MHz limit. Quicker rise or fall times will cause propagation delay errors and excessive preshoot.



FIGURE 3. Single-Supply ADC Input Driver. One of three channels.



Shorter delays may be implemented at higher frequencies by adjusting R and C. To maintain bias current cancellation, it is best to simply reduce C without changing R. The analog delay line's pulse response is shown in Figure 5.

The 1pF capacitors limit the noise, while maintaining good pulse response. If desired, these two capacitors may be removed for circuits that produce less delay.



FIGURE 5. Analog Delay Line's Pulse Response.

### **INSTRUMENTATION DIFFERENTIAL AMPLIFIER**

Figure 6 shows an instrumentation differential amplifier based on the OPA3690. This application benefits from the OPA3690's DC precision, common-mode rejection, high impedance input, and low-current noise. The resistors on the last (difference) amplifier were selected to keep the loads equal on the input stage op amps. The matched loads and a careful PC board layout can improve 2nd-harmonic distortion at higher frequencies. Figure 7 shows the frequency response of the instrumentation differential amplifier.

In applications where current-feedback amplifiers or fixed-gain amplifiers can be used, the OPA3691 or OPA3692 will provide wider bandwidth instrumentation amplifiers.



FIGURE 6. Instrumentation Amplifier.



FIGURE 7. Frequency Response for the OPA3690 as an Instrumentation Amplifier.

### **BUFFERED 2 x 1 MULTIPLEXER**

Using two of the three channels in an OPA3690 to select one of two possible input signals, then using the 3rd to isolate the summing point and drive the load, will give a very flexible, wideband, multiplexing capability. Figure 8 shows one example of this where the two input stages have been set up for a gain of +2.



FIGURE 8. Buffered 2-to-1 MUX.



Summing the two output signals together at the output stage buffer's noninverting input through  $400\Omega$  resistors allows excellent isolation between the two channels to be maintained. When one channel is operating, the other will see an attenuated version of the active channel's signal on its inverting node. In this circuit, that signal is attenuated by 20dB at this inactive inverting input—this will keep the swing low enough on the off channel to avoid parasitic turn-on at that input stage. The desired signal is attenuated by 0.6V/V due to this resistor divider, then recovered by the gain set in the output stage.

One modification to this circuit would give a high-speed switched gain. The same signal would be fed into both inputs and each amplifier would be set to a different gain.

### TRIPLE ADC DRIVER

Figure 9 shows the OPA3690 driving a triple ADC. Most ADCs are defined for single +5V operation. The OPA3690 can be adapted to single +5V as well, using the techniques described for Figure 2. The signal flowthrough pinout for the OPA3690 allows a higher signal fidelity through higher frequencies due to the simplified PC layout requirements.

### WIDEBAND INTEGRATOR

The three unity-gain stable, voltage-feedback amplifiers in the OPA3690 may be used to develop an exceptional integrator function, as shown in Figure 10. This circuit effectively multiplies the open-loop gain using two of the amplifiers and uses the 3rd to provide an input impedance buffering and low



FIGURE 9. Triple ADC Driver.

output impedance over broad frequencies required for proper operation. The interstage attenuator (resistive divider into the last stage noninverting input) shown in Figure 9 is critical to maintaining stability. This circuit can deliver a 90° phase shift over a 5-decade frequency span.

### STATE VARIABLE FILTER

Figure 11 shows a state variable filter using the OPA3690. This active filter is quite useful for high Q filter responses,



FIGURE 10. Wideband Integrator.



FIGURE 11. State Variable Filter.



and will produce low-pass, high-pass, bandpass, notch, and all-pass functions. The filter response is:

$$\frac{V_{OUT}}{V_{IN}} = -\frac{s^2(\alpha) + \frac{s\omega_P}{Q_P} (\beta - \chi) + \omega_P^2(\delta)}{s^2 + \frac{s\omega_P}{Q_P} + \omega_P^2}$$

$$\omega_P = \frac{1}{RC}$$
(2)

The desired filter frequency response is achieved by the correct selection of the feed-forward components at the input.

The resistor  $R_{ISO}$  isolates the last op amp and the input driver from capacitive loading problems when  $\alpha > 0$ . To ensure good performance, make sure that:

$$\frac{\omega_{P}}{2\pi} \le \begin{cases} \frac{f_{GBP}}{20Q_{P}}, & Q_{P} > 1\\ \frac{f_{GBP}}{20}, & Q_{P} \le 1 \end{cases}$$
(3)

where,  $f_{\text{GBP}}$  is the OPA3690's gain bandwidth product (300MHz).

### **DESIGN-IN TOOLS**

### **DEMONSTRATION BOARDS**

PC boards are available to assist in the initial evaluation of circuit performance using the OPA3690. They are available, free, as an unpopulated PC board delivered with descriptive documentation. The summary information for the boards is shown below:

| PRODUCT     | PACKAGE | BOARD<br>PART<br>NUMBER | LITERATURE<br>REQUEST<br>NUMBER |
|-------------|---------|-------------------------|---------------------------------|
| OPA3690IDBQ | SSOP-16 | DEM-OPA368xE            | SBOU006                         |
| OPA3690ID   | SO-16   | DEM-OPA368xU            | SBOU007                         |

Consult the Texas Instruments web site (www.ti.com) to request any of these boards.

### **MACROMODELS**

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for Video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA690 is available through the Texas Instruments web site (www.ti.com). Use three OPA690 models to simulate the OPA3690. These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion, temperature performance, or dG/df characteristics. These models do not attempt to distinguish between the package types in their small-signal AC performance.

### OPERATING SUGGESTIONS

### **OPTIMIZING RESISTOR VALUES**

Since the OPA3690 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values may be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity-gain follower application, the feedback connection should be made with a  $25\Omega$  resistor, not a direct short. This will isolate the inverting input capacitance from the output pin and improve the frequency response flatness. Usually, for G > 1 applications, the feedback resistor value should be between  $100\Omega$  and  $1.5k\Omega$ . Below  $100\Omega$ , the feedback network will present additional output loading which can degrade the harmonic distortion performance of the OPA3690. Above 1.5k $\Omega$ , the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor may cause unintentional band-limiting in the amplifier response.

A good rule of thumb is to target the parallel combination of  $R_F$  and  $R_G$  (see Figure 1) to be less than approximately  $125\Omega.$  The combined impedance  $(R_F\,||\,R_G)$  interacts with the inverting input capacitance, placing an additional pole in the feedback network and thus, a zero in the forward response. Assuming a 3pF total parasitic on the inverting node, holding  $R_F\,||\,R_G<125\Omega$  will keep this pole above 400MHz. By itself, this constraint implies that the feedback resistor  $R_F$  can increase to several  $k\Omega$  at high gains. This is acceptable as long as the pole formed by  $R_F$  and any parasitic capacitance appearing in parallel with it is kept out of the frequency range of interest.

## BANDWIDTH VERSUS GAIN: NONINVERTING OPERATION

Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the Gain Bandwidth Product (GBP) shown in the specifications. Ideally, dividing GBP by the noninverting signal gain (also called the Noise Gain, or NG) will predict the closed-loop bandwidth. In practice, this only holds true when the phase margin approaches 90°, as it does in high-gain configurations. At low gains (increased feedback factors), most amplifiers will exhibit a more complex response with lower phase margin. The OPA3690 is compensated to give a slightly peaked response in a noninverting gain of 2 see (Figure 1). This results in a typical gain of +2 bandwidth of 220MHz, far exceeding that predicted by dividing the 300MHz GBP by 2. Increasing the gain will cause the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/ NG). At a gain of +10, the 30MHz bandwidth shown in the Typical Specifications agrees with that predicted using the simple formula and the typical GBP of 300MHz.

Frequency response in a gain of +2 may be modified to achieve exceptional flatness simply by increasing the noise gain to 2.5. One way to do this, without affecting the +2 signal gain, is to add a  $453\Omega$  resistor across the two inputs in the circuit of Figure 1. A similar technique may be used to reduce

peaking in unity-gain (voltage follower) applications. For example, by using a  $402\Omega$  feedback resistor along with a  $402\Omega$  resistor across the two op amp inputs, the voltage follower response will be similar to the gain of +2 response of Figure 2. Further reducing the value of the resistor across the op amp inputs will further dampen the frequency response due to increased noise gain.

The OPA3690 exhibits minimal bandwidth reduction going to single-supply (+5V) operation as compared with  $\pm 5$ V. This is because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins is changed.

### INVERTING AMPLIFIER OPERATION

Since the OPA3690 is a general-purpose, wideband, voltage-feedback op amp, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. Figure 12 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 1 are retained in an inverting circuit configuration.



FIGURE 12. Gain of -2 Example Circuit.

In the inverting configuration, three key design considerations must be noted. The first is that the gain resistor (R<sub>G</sub>) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PC board trace, or other transmission line conductor), RG may be set equal to the required termination value and R<sub>F</sub> adjusted to give the desired gain. This is the simplest approach and results in optimum bandwidth and noise performance. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of 2, setting  $R_G$  to  $50\Omega$ for input matching eliminates the need for R<sub>M</sub> but requires a  $100\Omega$  feedback resistor. This has the interesting advantage that the noise gain becomes equal to 2 for a  $50\Omega$  source impedance—the same as the noninverting circuits considered above. The amplifier, however, output will now see the  $100\Omega$  feedback resistor in parallel with the external load. In general, the feedback resistor should be limited to the  $100\Omega$  to  $1.5k\Omega$  range. In this case, it is preferable to increase both the  $R_F$  and  $R_G$  values, see Figure 12, and then achieve the input matching impedance with a third resistor  $(R_M)$  to ground. The total input impedance becomes the parallel combination of  $R_G$  and  $R_M$ .

The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and hence influences the bandwidth. For the example in Figure 12, the  $R_{\rm M}$  value combines in parallel with the external  $50\Omega$  source impedance, yielding an effective driving impedance of  $50\Omega$  ||  $66.5\Omega=28.5\Omega$ . This impedance is added in series with  $R_{\rm G}$  for calculating the noise gain (NG). The resultant NG is 2.76 for Figure 11, as opposed to only 2 if  $R_{\rm M}$  could be eliminated, as discussed above. The bandwidth will therefore be slightly lower for the gain of -2 circuit of Figure 12 than for the gain of +2 circuit of Figure 1.

The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input (R<sub>B</sub>). If this resistor is set equal to the total DC resistance looking out of the inverting node, the output DC error, due to the input bias currents, will be reduced to (Input Offset Current) •  $R_F$ . If the  $50\Omega$  source impedance is DC-coupled in Figure 12, the total resistance to ground on the inverting input will be  $228\Omega$ . Combining this in parallel with the feedback resistor gives the  $R_B = 145\Omega$  used in this example. To reduce the additional high-frequency noise introduced by this resistor, it is sometimes bypassed with a capacitor. As long as  $R_B < 350\Omega$ , the capacitor is not required since the total noise contribution of all other terms will be less than that of the op amp's input noise voltage. As a minimum, the OPA3690 requires an  $R_B$  value of  $50\Omega$  to damp out parasitic-induced peaking—a direct short to ground on the noninverting input runs the risk of a very high-frequency instability in the input stage.

### **OUTPUT CURRENT AND VOLTAGE**

The OPA3690 provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic op amp. Under no-load conditions at +25°C, the output voltage typically swings closer than 1V to either supply rail; the tested swing limit is within 1.2V of either rail. Into a 15 $\Omega$  load (the minimum tested load), it is tested to deliver more than  $\pm 160 \text{mA}.$ 

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage • current, or V-I product, which is more relevant to circuit operation. Refer to the "Output Voltage and Current Limitations" plot in the Typical Characteristics. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA3690's output drive capabilities, noting that the graph is bounded by a "Safe Operating Area" of 1W maximum internal power dissipation for a single



channel. Superimposing resistor load lines onto the plot shows that the OPA3690 can drive  $\pm 2.5 \text{V}$  into  $25 \Omega$  or  $\pm 3.5 \text{V}$  into  $50 \Omega$  without exceeding the output capabilities or the 1W dissipation limit. A  $100 \Omega$  load line (the standard test circuit load) shows the full  $\pm 3.9 \text{V}$  output swing capability, as shown in the Typical Characteristics.

The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristics tables. As the output transistors deliver power, their junction temperatures will increase, decreasing their  $V_{BE}$ 's (increasing the available output voltage swing), and increasing their current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over temperature specifications since the output stage junction temperatures will be higher than the minimum specified operating ambient.

To protect the output stage from accidental shorts to ground and the power supplies, output short-circuit protection is included in the OPA3690. This circuits acts to limit the maximum source or sink current to approximately  $250\mu$ A.

### **DRIVING CAPACITIVE LOADS**

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC-including additional external capacitance which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA3690 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier's open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended  $R_{\rm S}$  versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA3690. Long PC board traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA3690 output pin (see Board Layout Guidelines).

The criterion for setting this  $R_{\text{S}}$  resistor is a maximum bandwidth, flat frequency response at the load. For the

OPA3690 operating in a gain of +2, the frequency response at the output pin is already slightly peaked without the capacitive load requiring relatively high values of  $R_{\rm S}$  to flatten the response at the load. Increasing the noise gain will reduce the peaking, as described previously. The circuit of Figure 13 demonstrates this technique, allowing lower values of  $R_{\rm S}$  to be used for a given capacitive load. This was used to generate the Recommended  $R_{\rm S}$  versus Capacitive Load plots.



FIGURE 13. Capacitive Load Driving with Noise Gain Tuning.

This gain of +2 circuit includes a noise gain tuning resistor across the two inputs to increase the noise gain, increasing the unloaded phase margin for the op amp. Although this technique will reduce the required  $R_{\rm S}$  resistor for a given capacitive load, it does increase the noise at the output. It also will decrease the loop gain, slightly decreasing the distortion performance. If, however, the dominant distortion mechanism arises from a high  $R_{\rm S}$  value, significant dynamic range improvement can be achieved using this technique.

Figure 14 shows the required R $_{\rm S}$  versus C $_{\rm LOAD}$  parametric on noise gain using this technique. This is the circuit of Figure 13 with R $_{\rm NG}$  adjusted to increase the noise gain (increasing the phase margin) then sweeping C $_{\rm LOAD}$  and finding the required R $_{\rm S}$  to get a flat frequency response. This plot also gives the required R $_{\rm S}$  versus C $_{\rm LOAD}$  for the OPA3690 operated at higher signal gains without R $_{\rm NG}$ .



FIGURE 14. Required R<sub>S</sub> vs Noise Gain.



### **DISTORTION PERFORMANCE**

The OPA3690 provides good distortion performance into a  $100\Omega$  load on  $\pm 5V$  supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operating on a single +5V supply.

The distortion plots show which changes in operation will improve distortion. Increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 1) this is sum of  $R_{\text{F}}+R_{\text{G}},$  while in the inverting configuration (see Figure 11), it is just  $R_{\text{F}}.$  Also, providing an additional supply decoupling capacitor (0.1µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).

In most op amps, increasing the output voltage swing increases intermodulation distortion directly. The new output stage used in the OPA3690 actually holds the difference between fundamental power and the 3rd-order intermodulation powers relatively constant with increasing output power until very large output swings are required (> 4Vp-p). The 3rd-order spurious levels are extremely low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For 2 tones centered at 20MHz, with 10dBm/tone into a matched  $50\Omega$ load (i.e., 2Vp-p for each tone at the load, which requires 8Vp-p for the overall 2-tone envelope at the output pin), the Typical Characteristics show 46dBc difference between the test-tone powers and the 3rd-order intermodulation spurious powers. This exceptional performance improves further when operating at lower frequencies.

### **NOISE PERFORMANCE**

High slew rate, unity-gain stable, voltage-feedback op amps usually achieve their slew rate at the expense of a higher input noise voltage. The  $5.5 \text{nV}/\sqrt{\text{Hz}}$  input voltage noise for the OPA3690 is, however, much lower than comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 15 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/ $\sqrt{\text{Hz}}$  or pA/ $\sqrt{\text{Hz}}$ .

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 4 shows the general form for the output noise voltage using the terms shown in Figure 15.

$${\sf E}_O = \sqrt{ {\left( {{\sf E}_{NI}}^2 + {{\left( {{\sf I}_{BN}}{\sf R}_S} \right)}^2 + 4kT{\sf R}_S} \right)} {\sf N}{\sf G}^2 + {{\left( {{\sf I}_{BI}}{\sf R}_F} \right)}^2 + 4kT{\sf R}_F {\sf N}{\sf G}}$$



FIGURE 15. Op Amp Noise Analysis Model.

Dividing this expression by the noise gain (NG =  $(1 + R_F/R_G)$ ) will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 5:

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + (\frac{I_{BN}R_{F}}{NG})^{2} + \frac{4kTR_{F}}{NG}}$$

Evaluating these two equations for the OPA3690 circuit and component values shown in Figure 1 will give a total output spot noise voltage of 12.3nV/\(\sqrt{Hz}\) and a total equivalent input spot noise voltage of  $6.1 \text{ nV}/\sqrt{\text{Hz}}$ . This is including the noise added by the bias current cancellation resistor (100 $\Omega$ ) on the noninverting input. This total input-referred spot noise voltage is only slightly higher than the 5.5nV/ $\sqrt{\text{Hz}}$  specification for the op amp voltage noise alone. This will be the case as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of 300 $\Omega$ . Keeping both (R<sub>F</sub> || R<sub>G</sub>) and the noninverting input source impedance less than  $300\Omega$  will satisfy both noise and frequency response flatness considerations. Since the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor (R<sub>B</sub>) for the inverting op amp configuration of Figure 12 is not required.

### DC ACCURACY AND OFFSET CONTROL

The balanced input stage of a wideband voltage-feedback op amp allows good output DC accuracy in a wide variety of applications. The power-supply current trim for the OPA3690 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically 5μA out of each input terminal), the close matching between them may be used to reduce the output DC error caused by this current. The total output offset voltage may be considerably reduced by matching the DC source resistances appearing at the two inputs. This reduces the output DC error due to the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 1, using worst-case



+25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to: –(NG = noninverting signal gain).

$$\pm (NG \bullet V_{OS(MAX)}) \pm (R_F \bullet I_{OS(MAX)})$$

$$= \pm (2 \bullet 4.5 \text{mV}) \pm (250 \Omega \bullet 1 \mu \text{A})$$

$$= \pm 9.25 \text{mV}$$
(6)

A fine-scale output offset null, or DC operating point adjustment, is often required. Numerous techniques are available for introducing DC offset control into an op amp circuit. Most of these techniques eventually reduce to adding a DC current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the DC offset voltage on the summing junction will set up a DC current back into the source which must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a DC-coupled inverting amplifier, Figure 16 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the DC offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This will insure that the adjustment circuit has minimal effect on the



loop gain and hence the frequency response.

FIGURE 16. DC-Coupled, Inverting Gain of -2 with Offset Adjustment.

### **DISABLE OPERATION**

The OPA3690 provides an optional disable feature on each channel that may be used either to reduce system power or to implement a simple channel multiplexing operation. If the  $\overline{\text{DIS}}$  control pin of each channel is left unconnected, the OPA3690

will operate normally. To disable, the control pin must be asserted LOW. Figure 17 shows a simplified internal circuit for the disable control feature available on each channel.



FIGURE 17. Simplified Disable Control Circuit.

In normal operation, base current to Q1 is provided through the 110k $\Omega$  resistor, while the emitter current through the 15k $\Omega$  resistor sets up a voltage drop that is inadequate to turn on the two diodes in Q1's emitter. As  $V_{\overline{D1S}}$  is pulled LOW, additional current is pulled through the 15k $\Omega$  resistor, eventually turning on those two diodes ( $\approx$  75 $\mu$ A). At this point, any further current pulled out of  $V_{\overline{D1S}}$  goes through those diodes holding the emitter-base voltage of Q1 at approximately 0V. This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the disable mode are only those required to operate the circuit of Figure 17. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break).

When disabled, the output and input nodes go to a high impedance state. If the OPA3690 is operating in a gain of +1, this will show a very high impedance at the output and exceptional signal isolation. If operating at a gain greater than +1, the total feedback network resistance ( $R_F + R_G$ ) will appear as the impedance looking back into the output, but the circuit will still show very high forward and reverse isolation. If configured as an inverting amplifier, the input and output will be connected through the feedback network resistance ( $R_F + R_G$ ) and the isolation will be very poor as a result.

One key parameter in disable operation is the output glitch when switching in and out of the disabled mode. See Figure 18 for these glitches for the circuit of Figure 1 with the input signal at 0V. The glitch waveform at the output pin is plotted along with the  $\overline{\text{DIS}}$  pin voltage.

The transition edge rate (dv/dt) of the  $\overline{\text{DIS}}$  control line will influence this glitch. For the plot of Figure 18, the edge rate was reduced until no further reduction in glitch amplitude was observed. This approximately 1V/ns maximum slew rate may be achieved by adding a simple RC filter into the  $\overline{\text{DIS}}$  pin from a higher speed logic line. If extremely fast transition logic is used, a  $1k\Omega$  series resistor between the logic gate and the  $\overline{\text{DIS}}$  input pin will provide adequate bandlimiting



FIGURE 18. Disable/Enable Glitch.

using just the parasitic input capacitance on the DIS pin while still ensuring adequate logic level swing.

### THERMAL ANALYSIS

Due to the high output power capability of the OPA3690, heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation, as described below. In no case should the maximum junction temperature be allowed to exceed 175°C.

Operating junction temperature ( $T_J$ ) is given by  $T_A + P_D \cdot \theta_{JA}$ . The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  will depend on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition,  $P_{DL} = V_S^2/(4 \cdot R_L)$  where  $R_L$  includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using an OPA3690IDBQ in the circuit of Figure 1 operating at the maximum specified ambient temperature of +85°C and driving a grounded 100 $\Omega$  load.

$$\begin{split} P_D &= 10 \text{V} \bullet 18.6 \text{mA} + 3 \bullet [5^2/(4 \bullet (100\Omega \mid\mid 804\Omega))] = 397 \text{mW} \\ \text{Maximum T}_J &= +85^{\circ}\text{C} + (0.40 \text{W} \bullet 100^{\circ}\text{C/W}) = 125^{\circ}\text{C} \end{split}$$

This worst-case condition is still well within rated maximum  $T_{\rm J}$  for this 100 $\!\Omega$  load. Heavier loads may, however, exceed the 175°C maximum junction temperature rating. Careful attention to internal power dissipation is required and perhaps airflow considered under extreme conditions.

### **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the OPA3690 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

- a) **Minimize parasitic capacitance** to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) **Minimize the distance** (< 0.25") from the power-supply pins to high frequency  $0.1\mu$ F decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor  $(0.1\mu\text{F})$  across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger  $(2.2\mu\text{F to }6.8\mu\text{F})$  decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
- c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA3690. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axiallyleaded resistors can also provide good high-frequency performance. Again, keep their leads and PC board traces as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values >  $1.5k\Omega$ , this parasitic capacitance can add a pole and/or zero below 500MHz that can affect circuit operation. Keep resistor values as low as possible, consistent with load driving considerations. The  $402\Omega$  feedback used in the typical performance specifications is a good starting point for design. Note that a  $25\Omega$  feedback resistor, rather than a direct short, is



suggested for the unity-gain follower application. This effectively isolates the inverting input capacitance from the output pin that would otherwise cause an additional peaking in the gain of +1 frequency response.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of "Recommended R<sub>S</sub> vs Capacitive Load". Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> since the OPA3690 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an R<sub>s</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$  environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA3690 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA3690 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of "Recommended  $R_S$  vs Capacitive Load". This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

#### INPUT AND ESD PROTECTION

The OPA3690 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 19.



FIGURE 19. Internal ESD Protection.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (e.g., in systems with ±15V supply parts driving into the OPA3690), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.

### D (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

### **8 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012

### DBQ (R-PDSO-G\*\*)

### **PLASTIC SMALL-OUTLINE**

### **24 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-137





3-Oct-2003 www.ti.com

### **PACKAGING INFORMATION**

| ORDERABLE DEVICE | STATUS(1) | PACKAGE TYPE | PACKAGE DRAWING | PINS | PACKAGE QTY |
|------------------|-----------|--------------|-----------------|------|-------------|
| OPA3690ID        | ACTIVE    | SOIC         | D               | 16   | 48          |
| OPA3690IDBQR     | ACTIVE    | SSOP         | DBQ             | 16   | 2500        |
| OPA3690IDBQT     | ACTIVE    | SSOP         | DBQ             | 16   | 250         |
| OPA3690IDR       | ACTIVE    | SOIC         | D               | 16   | 2500        |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated