| <ul> <li>Inputs Are TTL-Voltage Compatible</li> <li>Speed of Bipolar F, AS, and S, With<br/>Significantly Reduced Power Consumption</li> </ul> | CD54ACT109 F PACKAGE<br>CD74ACT109 E OR M PACKAGE<br>(TOP VIEW)  |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| <ul> <li>Balanced Propagation Delays</li> </ul>                                                                                                |                                                                  |
| <ul> <li>±24-mA Output Drive Current</li> <li>Fanout to 15 F Devices</li> </ul>                                                                | 1J [ 2 15 ] 2CLR<br>1K [ 3 14 ] 2J                               |
| <ul> <li>SCR-Latchup-Resistant CMOS Process and<br/>Circuit Design</li> </ul>                                                                  | 1CLK    4 13    2K<br>1PRE    5 12    2CLK<br>1Q    6 11    2PRE |
| <ul> <li>Exceeds 2-kV ESD Protection Per<br/>MIL-STD-883, Method 3015</li> </ul>                                                               | 1Q [ 7 10 ] 2Q<br>GND [ 8 9 ] 2Q                                 |
| description/ordering information                                                                                                               |                                                                  |

### description/ordering information

The 'ACT109 devices contain two independent J- $\overline{K}$  positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear ( $\overline{CLR}$ ) inputs sets or resets the outputs, regardless of the levels of the other inputs. When  $\overline{PRE}$  and  $\overline{CLR}$  are inactive (high), data at the J and  $\overline{K}$  inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and  $\overline{K}$  inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding  $\overline{K}$  and tying J high. They also can perform as D-type flip-flops if J and  $\overline{K}$  are tied together.

## ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------------|---------------|--------------------------|---------------------|
|                | PDIP – E             | Tube          | CD74ACT109E              | CD74ACT109E         |
| –55°C to 125°C | SOIC – M             | Tube          | CD74ACT109M              | ACT109M             |
| -55 C 10 125 C | 301C - M             | Tape and reel | CD74ACT109M96            | ACTIOSIM            |
|                | CDIP – F             | Tube          | CD54ACT109F3A            | CD54ACT109F3A       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

**FUNCTION TABLE** 

|     | (each flip-flop) |            |   |   |     |            |  |  |  |  |
|-----|------------------|------------|---|---|-----|------------|--|--|--|--|
|     |                  | INPUTS     |   |   | OUT | PUTS       |  |  |  |  |
| PRE | CLR              | CLK        | J | ĸ | Q   | Q          |  |  |  |  |
| L   | Н                | Х          | Х | Х | Н   | L          |  |  |  |  |
| н   | L                | Х          | Х | Х | L   | н          |  |  |  |  |
| L   | L                | Х          | Х | Х | н†  | H‡         |  |  |  |  |
| н   | Н                | $\uparrow$ | L | L | L   | Н          |  |  |  |  |
| н   | Н                | $\uparrow$ | н | L | Тор | ggle       |  |  |  |  |
| н   | Н                | $\uparrow$ | L | н | Q0  | <b>Q</b> 0 |  |  |  |  |
| н   | Н                | $\uparrow$ | Н | н | н   | L          |  |  |  |  |
| н   | Н                | L          | Х | Х | Q0  | <b>Q</b> 0 |  |  |  |  |

<sup>‡</sup> Unpredictable and unstable condition if both PRE and CLR go high simultaneously after both being low at the same time



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

SCHS327 – JANUARY 2003

### logic diagram, each flip-flop (positive logic)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                         | –0.5 V to 6 V  |
|-------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ V or $V_I > V_{CC}$ ) (see Note 1)  |                |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ V or $V_O > V_{CC}$ ) (see Note 1) | ±50 mA         |
| Continuous output current, $I_O (V_O > 0 V \text{ or } V_O < V_{CC})$         | ±50 mA         |
| Continuous current through V <sub>CC</sub> or GND                             | ±100 mA        |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): E package              | 67°C/W         |
| M package                                                                     |                |
| Storage temperature range, T <sub>stg</sub>                                   | –65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 3)

|                     |                                    | T <sub>A</sub> = 25°C |     |     | –55°C to<br>125°C |     | –40°C to<br>85°C |      |
|---------------------|------------------------------------|-----------------------|-----|-----|-------------------|-----|------------------|------|
|                     |                                    | MIN                   | MAX | MIN | MAX               | MIN | MAX              |      |
| VCC                 | Supply voltage                     | 4.5                   | 5.5 | 4.5 | 5.5               | 4.5 | 5.5              | V    |
| VIH                 | High-level input voltage           | 2                     |     | 2   |                   | 2   |                  | V    |
| VIL                 | Low-level input voltage            |                       | 0.8 |     | 0.8               |     | 0.8              | V    |
| VI                  | Input voltage                      | 0                     | VCC | 0   | VCC               | 0   | VCC              | V    |
| Vo                  | Output voltage                     | 0                     | VCC | 0   | VCC               | 0   | VCC              | V    |
| ЮН                  | High-level output current          |                       | -24 |     | -24               |     | -24              | mA   |
| IOL                 | Low-level output current           |                       | 24  |     | 24                |     | 24               | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                       | 10  |     | 10                |     | 10               | ns/V |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCHS327 - JANUARY 2003

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                         |                                       | Vcc               | T <sub>A</sub> = 25°C |      | –55°C to<br>125°C |      | –40°C to<br>85°C |      | UNIT |
|--------------------|-----------------------------------------|---------------------------------------|-------------------|-----------------------|------|-------------------|------|------------------|------|------|
|                    |                                         |                                       | MIN               | MAX                   | MIN  | MAX               | MIN  | MAX              |      |      |
|                    |                                         | I <sub>OH</sub> = -50 μA              | 4.5 V             | 4.4                   |      | 4.4               |      | 4.4              |      |      |
| Maria              |                                         | I <sub>OH</sub> = -24 mA              | 4.5 V             | 3.94                  |      | 3.7               |      | 3.8              |      | V    |
| VOH                | $V_{I} = V_{IH} \text{ or } V_{IL}$     | I <sub>OH</sub> = -50 mA <sup>†</sup> | 5.5 V             |                       |      | 3.85              |      |                  |      | v    |
|                    |                                         | I <sub>OH</sub> = -75 mA†             | 5.5 V             |                       |      |                   |      | 3.85             |      |      |
|                    | VI = VIH or VIL                         | I <sub>OL</sub> = 50 μA 4.5 V         |                   | 0.1                   |      | 0.1               |      | 0.1              |      |      |
| Max                |                                         | I <sub>OL</sub> = 24 mA               | 4.5 V             |                       | 0.36 |                   | 0.5  |                  | 0.44 | v    |
| VOL                |                                         | $I_{OL} = 50 \text{ mA}^{\dagger}$    | 5.5 V             |                       |      |                   | 1.65 |                  |      |      |
|                    |                                         | $I_{OL} = 75 \text{ mA}^{\dagger}$    | 5.5 V             |                       |      |                   |      |                  | 1.65 |      |
| l                  | $V_I = V_{CC}$ or GND                   |                                       | 5.5 V             |                       | ±0.1 |                   | ±1   |                  | ±1   | μA   |
| ICC                | $V_I = V_{CC}$ or GND,                  | IO = 0                                | 5.5 V             |                       | 4    |                   | 80   |                  | 40   | μA   |
| ∆I <sub>CC</sub> ‡ | V <sub>I</sub> = V <sub>CC</sub> -2.1 V |                                       | 4.5 V to<br>5.5 V |                       | 2.4  |                   | 3    |                  | 2.8  | mA   |
| Ci                 |                                         |                                       |                   |                       | 10   |                   | 10   |                  | 10   | pF   |

<sup>†</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

‡ Additional quiescent supply current per input pin, TTL inputs high, 1 unit load

#### ACT INPUT LOAD TABLE

| INPUT      | UNIT LOAD |
|------------|-----------|
| J or CLK   | 1         |
| ĸ          | 0.53      |
| CLR or PRE | 0.58      |

Unit Load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

#### timing requirements over recommended operating conditions (unless otherwise noted)

|                  |                            |                 | –55°(<br>125 |     | –40°(<br>85° |     | UNIT |
|------------------|----------------------------|-----------------|--------------|-----|--------------|-----|------|
|                  |                            |                 | MIN          | MAX | MIN          | MAX |      |
| fclock           | Clock frequency            |                 |              | 100 |              | 114 | MHz  |
|                  | Pulse duration             | CLK high or low | 5            |     | 4.4          |     |      |
| tw               | Pulse duration             | CLR or PRE low  | 5.5          |     | 4.8          |     | ns   |
| t <sub>su</sub>  | Setup time, before CLK↑    | J or K          | 5.5          |     | 4.8          |     | ns   |
| <sup>t</sup> h   | Hold time, after CLK↑      | J or K          | 0            |     | 0            |     | ns   |
| t <sub>rec</sub> | Recovery time, before CLK↑ | CLR↑ or PRE↑    | 2.5          |     | 2.2          |     | ns   |



SCHS327 - JANUARY 2003

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = $\,$ 5 V $\pm$ 0.5 V, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)      | –55°<br>125 |      | –40°(<br>85° | UNIT |     |
|------------------|-----------------|---------------------|-------------|------|--------------|------|-----|
|                  |                 | (6611 61)           | MIN         | MAX  | MIN          | MAX  |     |
| fmax             |                 |                     | 100         |      | 114          |      | MHz |
| <b>t</b> =       | CLK             | 2.6                 | 10.3        | 2.7  | 9.4          |      |     |
| <sup>t</sup> PLH | CLR or PRE      | Q or Q              | 3.1         | 12.2 | 3.2          | 11.1 | ns  |
| to               | CLK             | Q or $\overline{Q}$ | 2.6         | 10.3 | 2.7          | 9.4  | 00  |
| <sup>t</sup> PHL | CLR or PRE      |                     | 3.1         | 12.2 | 3.2          | 11.1 | ns  |

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = $25^{\circ}$ C

|     | PARAMETER                     | TYP | UNIT |
|-----|-------------------------------|-----|------|
| Cpd | Power dissipation capacitance | 56  | pF   |



SCHS327 - JANUARY 2003



### PARAMETER MEASUREMENT INFORMATION

- D. For clock inputs, f<sub>max</sub> is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLH and tpHL are the same as tpd.
- G. tp71 and tp7H are the same as ten.
- H. tpLz and tpHz are the same as tdis.
- I. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| CD54ACT109F3A    | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type           |
| CD74ACT109E      | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD74ACT109EE4    | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD74ACT109M      | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74ACT109M96    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74ACT109M96E4  | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD74ACT109ME4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated