Data sheet acquired from Harris Semiconductor SCHS067B – Revised July 2003 # CMOS Strobed Hex Inverter/Buffer High-Voltage Types (20-Volt Rating) DCD4502B consists of six inverter/buffers with 3-state outputs. A logic "1" on the OUTPUT DISABLE input produces a high-impedance state in all six outputs. This feature permits common busing of the outputs, thus simplifying system design. A Logic "1" on the INHIBIT input switches all six outputs to logic "0" if the OUTPUT DISABLE input is a logic "0". This device is capable of driving two standard TTL loads, which is equivalent to six times the JEDEC "B"-series IQL standard. The CD4502B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). # CD4502B Types ### Features: - 2 TTL-load output drive capability - 3-state outputs - Common output-disable control - Inhibit control - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C - Meets all requirements of JEDEC Tentative Standard No. 138, "Standard Specifications for Description of 'B' Series CMOS Devices" - Noise margin (full package-temperature range) = 1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V ### Applications: - 3-state hex inverter for interfacing IC's with data buses - COS/MOS to TTL hex buffer # AMBIERT TEMPERATURE (TA)= 25 °C-1 GATE-TO-SOURCE VOLTAGE (VGS)=15 V DRAM-TO-SOURCE VOLTAGE (VGS)=V DRAM-TO-SOURCE VOLTAGE (VGS)=V RECE-2015 **FUNCTIONAL DIAGRAM** 92CS 2292IRI OUTPUT Fig.2 - Typical output low (sink) current characteristics. # MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) INPUT VOLTAGE RANGE, ALL INPUTS Voltages referenced to V<sub>SS</sub> Terminal) -0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS -0.5V to V<sub>DD</sub> +0.5V DC INPUT CURRENT, ANY ONE INPUT ±10mA POWER DISSIPATION PER PACKAGE (P<sub>D</sub>): | TRUTH TABLE | | | | | | | | | |-------------|----|---|---|--|--|--|--|--| | DISABLE | Qn | | | | | | | | | 0 | 0 | 0 | 1 | | | | | | | 0 | 0 | 1 | 0 | | | | | | | 0 | 1 | Х | 0 | | | | | | | 1 | х | Х | Z | | | | | | Logic 0 = Low Z = High Impedance X = Don't Care Logic 1 = High Fig. 1 - Logic diagram of 1 of 6 identical inverter/buffers. TERMINAL ASSIGNMENT Fig.3 – Minimum output low (sink) current characteristics. Fig.4 — Typical output high (source) current characteristics. Copyright © 2003, Texas Instruments Incorporated ### RECOMMENDED OPERATING CONDITIONS For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | OUAD ACTEDICTIC | LIN | 4101170 | | |----------------------------------------------|------|---------|-------| | CHARACTERISTIC | Min. | Max. | UNITS | | Supply-Voltage Range (For TA = Full Package- | | | | | Temperature Range) | 3 | 18 | V | # STATIC ELECTRICAL CHARACTERISTICS | CHARACTER- | COND | HOITION | IS | LIMITS AT INDICATED TEN | | | | MPERATURES (°C) | | | UNITS | |------------------------------------------------|----------|---------|-----|-------------------------|-------|-------|-------|-----------------|-------------------|------|----------------| | ISTIC | Vo | VIN | VDD | | | | | | | · · | | | | (V) | (V) | (V) | -55 | -40 | +85 | +125 | Min. | Тур. | Max. | | | Quiescent Device | | 0,5 | 5 | . 1 | 1 | 30 | 30 | - | 0.02 | 1 | μA | | Current, | - | 0,10 | 10 | 2 | 2 | 60 | 60 | _ | 0.02 | 2 | | | IDD Max. | _ | 0,15 | 15 | 4 | 4 | 120 | 120 | - | 0.02 | 4 | " | | ſ | | 0,20 | 20 | 20 | 20 | 600 | 600 | | 0.04 | 20 | | | Output Low | 0.4 | 0,5 | 5 | 3.84 | 3.66 | 2.52 | 2.16 | 3.06 | 6 | _ | | | (Sink) Current | 0.5 | 0,10 | 10 | 9.6 | 9 | 6.6 | 5.4 | 7.8 | 15.6 | | [ | | IOL Min. | 1.5 | 0,15 | 15 | 25.2 | 24 | 16.8 | 14.4 | 20.4 | 40.8 | _ | | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | mA | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | -<br>- | | Current,<br>IOH Min. | 9.5 | 0,10 | 10 | - 1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | | | | | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | _ | | | Output Voltage: | - | 0,5 | 5 | | 0 | .05 | | | 0 | 0.05 | | | Low-Level, | 1 | 0,10 | 10 | | 0 | .05 | | | 0 | 0.05 | v | | VOL Max. | _ | 0,15 | 15 | - | 0 | .05 | | - | 0 | 0.05 | | | Output Voltage: | _ | 0,5 | 5 | 4.95 | | | | 4.95 | 5 | - | | | High-Level, | _ | 0,10 | 10 | | 9 | .95 | | 9.95 | 10 | - | | | VOH Min. | _ | 0,15 | 15 | | 14 | .95 | - | 14.95 | 15 | - | | | Input Low | 0.5, 4.5 | - | 5 | | | .5 | | <b>-</b> | _ | 1.5 | | | Voltage, | 1, 9 | - | 10 | | 3 | | | | _ | 3 | | | VIL Max. | 15, 13.5 | _ | 15 | 4 | | | | - | | 4 | ] <sub>v</sub> | | Input High | 4.5 | - | 5 | 5 3.5 | | 3.5 | | 3.5 | _ | | ] | | Voltage, | 9 | - | 10 | - | | 7 | | 7 | _ | | | | VIH Min. | 13.5 | - | 15 | | | 11 | | 11 | l – _ | | | | Input Current<br>IIN Max. | | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10 <sup>-5</sup> | ±0.1 | μΑ | | 3-State Output<br>Leakage Current<br>IOUT Max. | 0,18 | 0,18 | 18 | ±0.4 | ±0.4 | ±12 | ±12 | | ±10~4 | ±0.4 | μА | Fig.8 - Typical transition time as a function of load capacitance. Fig.9 — Typical propagation-dalay time as a function of load capacitance. Fig.5 — Minimum output high (source) current characteristics. Fig.6 — Typical voltage transfer characteristics. Fig.7 — Typical power dissipation as a function of input frequency. Fig. 10 - Power-dissipation test circuit. DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 K $\Omega$ Unless otherwise specified. | CHARACTERISTIC | TEST CO | NDITIONS | LIN | UNITS | | | |-------------------------------------------------------------------------------------|---------------------|---------------------|----------------------|------------------------|-------|--| | CHAIRCIENSTIC | V <sub>DD</sub> (V) | | ТУР | MAX | UNITS | | | Data or Inhibit Delay Times: | | 5 | 135 | 270 | | | | High to Low, tPHL | | 15 | 60<br>40 | 120<br>80 | | | | Low to High, tPLH | | 5<br>10 | 190<br>90 | 380<br>180 | ns | | | Disable Delay Times: R <sub>L</sub> =1 KΩ<br>Output High to High<br>Impedance, tpHZ | | 15<br>5<br>10<br>15 | 65<br>60<br>40<br>30 | 130<br>120<br>80<br>60 | | | | High-Impedance to Output<br>High, tPZH | San 51 . 44 | 5<br>10<br>15 | 110<br>50<br>40 | 220<br>100<br>80 | ns | | | Output Low to High Impedance, tPLZ | See Fig. 14 | 5<br>10<br>15 | 125<br>65<br>55 | 250<br>130<br>110 | 113 | | | High Impedance to Output<br>Low, tPZL | | 5<br>10<br>15 | 125<br>55<br>40 | 250<br>110<br>80 | | | | Transition Times:<br>Low to High, t <sub>TLH</sub> | | 5<br>10<br>15 | 100<br>50<br>40 | 200<br>100<br>80 | ns | | | High to Low, t <sub>THL</sub> | | 5<br>10<br>15 | 60<br>30<br>20 | 120<br>60<br>40 | l lis | | | Input Capacitance, CIN | Any I | nput | 5 | 7.5 | ρF | | | Output Capacitance, COUT | | _ | 7-8 | 15 | pF | | Fig. 11 — Quiescent-device-current test circuit. Fig. 12 - Input-voltage test circuit. Fig. 13 - Input leakage current test circuit. Fig. 14 — Disable delay times test circuit and waveforms. Dimensions and Pad Layout for CD4502BH Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils $(10^{-3} \, \text{inch.})$ i.com 28-Feb-2005 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------|------------------|--------------------------------------------| | 7702002EA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4502BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD4502BF3A | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4502BM | ACTIVE | SOIC | D | 16 | 40 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | CD4502BM96 | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | CD4502BNSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | CD4502BPW | ACTIVE | TSSOP | PW | 16 | 90 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | CD4502BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | JM38510/17403BEA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G16) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AC. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # PW (R-PDSO-G\*\*) # 14 PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated