SCBS679K - DECEMBER 1996 - REVISED SEPTEMBER 2003 - Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Support Unregulated Battery Operation Down to 2.7 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) # description/ordering information These octal buffers and line drivers are designed specifically for low-voltage (3.3-V) $V_{CC}$ operation, but with the capability to provide a TTL interface to a 5-V system environment. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>1</sup> | † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------------------|------------------------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74LVTH240RGYR | LXH240 | | | 0010 014 | Tube | SN74LVTH240DW | 11/71/040 | | | SOIC - DW | Tape and reel | SN74LVTH240DWR | LVTH240 | | | SOP - NS | Tape and reel | SN74LVTH240NSR | LVTH240 | | -40°C to 85°C | SSOP – DB | Tape and reel SN74LVTH240DBR | | LXH240 | | | TOOOD DW | Tube | SN74LVTH240PW | 1.7/1/0.40 | | | TSSOP – PW | Tape and reel | SN74LVTH240PWR | LXH240 | | | VFBGA – GQN | Tono and soul | SN74LVTH240GQNR | 1.7/1/0.40 | | | VFBGA – ZQN (Pb-free) | Tape and reel | SN74LVTH240ZQNR | LXH240 | | −55°C to 125°C | CDIP – J | Tube | SNJ54LVTH240J | SNJ54LVTH240J | | | CFP – W | Tube | SNJ54LVTH240W | SNJ54LVTH240W | | | LCCC – FK | Tube | SNJ54LVTH240FK | SNJ54LVTH240FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN54LVTH240, SN74LVTH240 3.3-V ABT OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS SCBS679K - DECEMBER 1996 - REVISED SEPTEMBER 2003 #### description/ordering information (continued) These devices are organized as two 4-bit buffer/line drivers with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the devices pass data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. These devices are fully specified for hot-insertion applications using $I_{off}$ and power-up 3-state. The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. # SN74LVTH240 . . . GQN OR ZQN PACKAGE (TOP VIEW) #### terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|-----|-----|-----| | Α | 1A1 | 10E | VCC | 2OE | | В | 1A2 | 2A4 | 2Y4 | 1Y1 | | С | 1A3 | 2Y3 | 2A3 | 1Y2 | | D | 1A4 | 2A2 | 2Y2 | 1Y3 | | Е | GND | 2Y1 | 2A1 | 1Y4 | # FUNCTION TABLE (each 4-bit buffer) | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Υ | | L | Н | L | | L | L | Н | | Н | Χ | Z | # logic diagram (positive logic) Pin numbers shown are for the DB, DW, FK, J, NS, PW, RGY, and W packages. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |-------------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high-impedance | | | or power-off state, V <sub>O</sub> (see Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the high state, VO (see Note 1) | | | Current into any output in the low state, Io: SN54LVTH240 | | | SN74LVTH240 | 128 mA | | Current into any output in the high state, IO (see Note 2): SN54LVTH240 | 48 mA | | SN74LVTH240 | 64 mA | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DB package | 70°C/W | | (see Note 3): DW package | 58°C/W | | (see Note 3): GQN/ZQN package | 78°C/W | | (see Note 3): NS package | | | (see Note 3): PW package | 83°C/W | | (see Note 4): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. # SN54LVTH240, SN74LVTH240 3.3-V ABT OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS SCBS679K - DECEMBER 1996 - REVISED SEPTEMBER 2003 # recommended operating conditions (see Note 5) | | | | SN54LV | SN54LVTH240 | | SN74LVTH240 | | | |---------------------|------------------------------------|-----------------|--------|-------------|-----|-------------|------|--| | | | | MIN | MAX | MIN | MAX | UNIT | | | Vcc | Supply voltage | | 2.7 | 3.6 | 2.7 | 3.6 | V | | | VIH | High-level input voltage | | 2 | | 2 | | V | | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | 0.8 | V | | | VI | Input voltage | | | 5.5 | | 5.5 | V | | | loн | High-level output current | | | -24 | | -32 | mA | | | lOL | Low-level output current | | | 48 | | 64 | mA | | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | - | 200 | | 200 | | μs/V | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | | NOTE 5: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCBS679K - DECEMBER 1996 - REVISED SEPTEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETER | | TEST CONDITIONS | | SN54 | 4LVTH24 | 0 | SN74 | LVTH24 | 0 | LINUT | | |-----------------------|----------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|---------|-------|----------------------|------------------|-------------|-------|--| | PA | RAMETER | TEST CO | NDITIONS | MIN | TYP† | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | | ٧ıK | | $V_{CC} = 2.7 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$ | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> -0.2 | | | V <sub>CC</sub> -0.2 | | | | | | V | | $V_{CC} = 2.7 \text{ V},$ | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | 2.4 | | | V | | | VOH | | V <sub>CC</sub> = 3 V | $I_{OH} = -24 \text{ mA}$ | 2 | | | | | | V | | | | | ACC = 2 A | $I_{OH} = -32 \text{ mA}$ | | | | 2 | | | | | | Ī | | V <sub>CC</sub> = 2.7 V | I <sub>OL</sub> = 100 μA | | | 0.2 | | | 0.2 | | | | | | VCC = 2.7 V | $I_{OL}$ = 24 mA | <u> </u> | | 0.5 | | | 0.5 | | | | $V_{OL}$ | | | I <sub>OL</sub> = 16 mA | | | 0.4 | | | 0.4 | V | | | VOL | | V <sub>CC</sub> = 3 V | $I_{OL} = 32 \text{ mA}$ | | | 0.5 | | | 0.5 | V | | | | | vCC = 2 v | $I_{OL} = 48 \text{ mA}$ | <u> </u> | | 0.55 | | | | | | | | | | $I_{OL} = 64 \text{ mA}$ | <u> </u> | | | | | 0.55 | | | | | Control inputs | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | 10 | | | 10 | | | | I <sub>I</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | | | ±1 | μΑ | | | ' | Data inputs | V <sub>CC</sub> = 3.6 V | $V_I = V_{CC}$ | | | 1 | | | 1 | μΑ | | | | Data iriputs | | V <sub>I</sub> = 0 | | | -5 | | | -5 | 5 | | | l <sub>off</sub> | | $V_{CC} = 0$ , $V_I$ or $V_O = 0$ | T | | | | | | ±100 | μΑ | | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | 75 | | | 75 | | | μА | | | I <sub>I</sub> (hold) | Data inputs | | V <sub>I</sub> = 2 V | -75 | | | -75 | | | | | | ι(ποια) | · | $V_{CC} = 3.6 V^{\ddagger}$ | $V_{I} = 0 \text{ to } 3.6 \text{ V}$ | | | | | | 500<br>–750 | • | | | IOZH | | $V_{CC} = 3.6 \text{ V},$ | VO = 3 V | | | 5 | | | 5 | μΑ | | | I <sub>OZL</sub> | | $V_{CC} = 3.6 \text{ V},$ | $V_0 = 0.5 V$ | | | -5 | | | -5 | μΑ | | | lozpu | | $\frac{V_{CC}}{OE} = 0$ to 1.5 V, $V_{O} = 0$ | = 0.5 V to 3 V, | | | ±100* | | | ±100 | μΑ | | | lozpd | | $\frac{\text{VCC}}{\text{OE}} = 1.5 \text{ V to 0, VO} = 0$ | = 0.5 V to 3 V, | | | ±100* | | | ±100 | μΑ | | | | | V <sub>CC</sub> = 3.6 V, | Outputs high | | | 0.19 | | | 0.19 | | | | ICC | | $I_{O} = 0$ , | Outputs low | | | 5 | | | 5 | mA | | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | | 0.19 | | | 0.19 | | | | Δl <sub>CC</sub> § | | V <sub>CC</sub> = 3 V to 3.6 V,<br>One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | | | | 0.2 | | | 0.2 | mA | | | Ci | | V <sub>I</sub> = 3 V or 0 | | | 3 | | | 3 | | pF | | | Co | | $V_O = 3 V \text{ or } 0$ | | | 7 | | | 7 | | рF | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. † All typical values are at $V_{CC}$ = 3.3 V, $T_{A}$ = 25°C. <sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. # SN54LVTH240, SN74LVTH240 3.3-V ABT OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS SCBS679K - DECEMBER 1996 - REVISED SEPTEMBER 2003 switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | | | | SN54LVTH240 | | | SN74LVTH240 | | | | | | | |------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-------------|------------------------------------|------|-----|-------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP† | MAX | MIN | MAX | | | t <sub>PLH</sub> | А | <b>V</b> | 0.9 | 4.3 | | 5.1 | 1.1 | 2.2 | 3.8 | | 4.6 | 20 | | <sup>t</sup> PHL | | Y | 1.2 | 4.7 | | 4.9 | 1.3 | 2.6 | 4 | | 4.2 | ns | | <sup>t</sup> PZH | O H | <b>Y</b> | 1 | 5.7 | | 6.7 | 1.1 | 2.6 | 4.6 | | 5.6 | | | <sup>t</sup> PZL | OE | Y | 1.2 | 5.5 | | 6.2 | 1.4 | 2.7 | 4.4 | | 5 | ns | | <sup>t</sup> PHZ | ŌĒ | V | 1 | 5.1 | | 5.2 | 2 | 2.9 | 4.4 | | 4.6 | | | tPLZ | | Y | 1.1 | 5.4 | · | 5.4 | 1.8 | 3 | 4.3 | | 4.3 | ns | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 3.3 V, TA = 25°C. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq 2.5 \ ns$ . - D. The outputs are measured one at a time with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms #### 14 LEADS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F20) # **CERAMIC DUAL FLATPACK** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within Mil-Std 1835 GDFP2-F20 #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 # GQN (R-PBGA-N20) #### **PLASTIC BALL GRID ARRAY** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. MicroStar Junior™ configuration D. Falls within JEDEC MO-225 variation BC. E. This package is tin-lead (SnPb). Refer to the 20 ZQN package (drawing 4204492) for lead-free. MicroStar Junior is a trademark of Texas Instruments. # ZQN (R-PBGA-N20) # **PLASTIC BALL GRID ARRAY** - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar Junior™ configuration. - D. Fall within JEDEC MO-225 variation BC. - E. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead )SnPb). MicroStar Junior is a trademark of Texas Instruments. NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Package complies to JEDEC MO-241 variation BC. #### DW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **16 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MS-013 # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated