## Digitally Controlled Potentiometer (XDCP ${ }^{\text {TM }}$ )

The Intersil X9317 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by a 3-wire interface.

The potentiometer is implemented by a resistor array composed of 99 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the $\overline{\mathrm{CS}}, \mathrm{U} / \overline{\mathrm{D}}$, and $\overline{\mathrm{INC}}$ inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation.

The device can be used as a three-terminal potentiometer for voltage control or as a two-terminal variable resistor for current control in a wide variety of applications.

## Features

- Solid-State Potentiometer
- 3-Wire Serial Up/Down Interface
- 100 Wiper Tap Points
- Wiper position stored in nonvolatile memory and recalled on power-up
- 99 Resistive Elements
- Temperature compensated
- End to end resistance range $\pm 20 \%$
- Low Power CMOS
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V , and $5 \mathrm{~V} \pm 10 \%$
- Standby current $<1 \mu \mathrm{~A}$
- High Reliability
- Endurance, 100,000 data changes per bit
- Register data retention, 100 years
- $\mathrm{R}_{\text {TOTAL }}$ Values $=1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
- Packages
- 8 Ld SOIC, DIP, TSSOP, and MSOP
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Applications

- LCD Bias Control
- DC Bias Adjustment
- Gain and Offset Trim
- Laser Diode Bias Control
- Voltage Regulator Output Control


## Pinouts



X9317
(8 LD DIP, 8 LD SOIC, 8 LD MSOP)
TOP VIEW


Ordering Information


## Ordering Information (Continued)

| PART NUMBER | PART MARKING | V ${ }_{\text {cc }}$ LIMITS ( V ) | $\mathrm{R}_{\text {total }}(\mathrm{k} \Omega$ ) | TEMPERATURE RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X9317TM8* | AGD |  | 100 | 0 to 70 | 8 Ld MSOP |
| X9317TM8Z ${ }^{*}$ (Note) | DCN |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9317TM8I* | AGF |  |  | -40 to 85 | 8 Ld MSOP |
| X9317TM8IZ* (Note) | DCL |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9317TP |  |  |  | 0 to 70 | 8 Ld PDIP |
| X9317TPI | X9317TP I |  |  | -40 to 85 | 8 Ld PDIP |
| X9317TS8 | X9317T |  |  | 0 to 70 | 8 Ld SOIC |
| X9317TS8Z (Note) | X9317T Z |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9317TS81 | X9317T I |  |  | -40 to 85 | 8 Ld SOIC |
| X9317TS8IZ (Note) | X9317T Z I |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9317TV8* |  |  |  | 0 to 70 | 8 Ld TSSOP |
| X9317TV8Z* (Note) | 9317T Z |  |  | 0 to 70 | 8 Ld TSSOP (Pb-free) |
| X9317TV8ı* |  |  |  | -40 to 85 | 8 Ld TSSOP |
| X9317TV8IZ* (Note) | 9317TI Z |  |  | -40 to 85 | 8 Ld TSSOP (Pb-free) |
| X9317ZM8-2.7* | AFH | 2.7-5.5 | 1 | 0 to 70 | 8 Ld MSOP |
| X9317ZM8Z-2.7* (Note) | AOA |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9317ZM8I-2.7* | AFJ |  |  | -40 to 85 | 8 Ld MSOP |
| X9317ZM8IZ-2.7* (Note) | DCZ |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9317ZS8-2.7* | X9317Z F |  |  | 0 to 70 | 8 Ld SOIC |
| X9317ZS8Z-2.7* (Note) | X9317Z Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9317ZS8I-2.7* | X9317Z G |  |  | -40 to 85 | 8 Ld SOIC |
| X9317ZS8IZ-2.7* (Note) | X9317Z Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9317ZV8-2.7* | 317ZF |  |  | 0 to 70 | 8 Ld TSSOP |
| X9317ZV8Z-2.7* (Note) | 9317ZF Z |  |  | 0 to 70 | 8 Ld TSSOP (Pb-free) |
| X9317ZV8I-2.7* | 317ZG |  |  | -40 to 85 | 8 Ld TSSOP |
| X9317ZV8IZ-2.7* (Note) | 317ZG Z |  |  | -40 to 85 | 8 Ld TSSOP (Pb-free) |
| X9317WM8-2.7* | ACZ |  | 10 | 0 to 70 | 8 Ld MSOP |
| X9317WM8Z-2.7* (Note) | DCX |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9317WM8I-2.7* | ADT |  |  | -40 to 85 | 8 Ld MSOP |
| X9317WP-2.7 | X9317WP F |  |  | 0 to 70 | 8 Ld PDIP |
| X9317WPI-2.7 | X9317WP G |  |  | -40 to 85 | 8 Ld PDIP |
| X9317WS8-2.7* | X9317W F |  |  | 0 to 70 | 8 Ld SOIC |
| X9317WS8Z-2.7* (Note) | X9317W Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9317WS8I-2.7* | X9317W G |  |  | -40 to 85 | 8 Ld SOIC |
| X9317WS8IZ-2.7* (Note) | X9317W Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9317WV8-2.7* | 317WF |  |  | 0 to 70 | 8 Ld TSSOP |
| X9317WV8Z-2.7* (Note) | 9317WF Z |  |  | 0 to 70 | 8 Ld TSSOP (Pb-free) |
| X9317WV81-2.7* | 317WG |  |  | -40 to 85 | 8 Ld TSSOP |
| X9317WV8IZ-2.7* (Note) | AKZ |  |  | -40 to 85 | 8 Ld TSSOP (Pb-free) |

## Ordering Information (Continued)

| PART NUMBER | PART MARKING | $\mathrm{V}_{\text {CC }}$ LIMITS (V) | $\mathrm{R}_{\text {TOTAL }}(\mathrm{k} \Omega$ ) | TEMPERATURE RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X9317UM8-2.7* | AED |  | 50 | 0 to 70 | 8 Ld MSOP |
| X9317UM8Z-2.7* (Note) | AOB |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9317UM8I-2.7* | AFF |  |  | -40 to 85 | 8 Ld MSOP |
| X9317UM8IZ-2.7* (Note) | AOH |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9317UP-2.7 | X9317UP F |  |  | 0 to 70 | 8 Ld PDIP |
| X9317UPI-2.7 | X9317UP G |  |  | -40 to 85 | 8 Ld PDIP |
| X9317US8-2.7* | X9317U F |  |  | 0 to 70 | 8 Ld SOIC |
| X9317US8Z-2.7* (Note) | X9317U Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9317US8I-2.7* | X9317U G |  |  | -40 to 85 | 8 Ld SOIC |
| X9317US8IZ-2.7* (Note) | X9317U Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9317UV8-2.7* | 9317UF |  |  | 0 to 70 | 8 Ld TSSOP |
| X9317UV8Z-2.7* (Note) | 9317UF Z |  |  | 0 to 70 | 8 Ld TSSOP (Pb-free) |
| X9317UV8I-2.7* | 9317UG |  |  | -40 to 85 | 8 Ld TSSOP |
| X9317UV8IZ-2.7* (Note) | 9317UG Z |  |  | -40 to 85 | 8 Ld TSSOP (Pb-free) |
| X9317TM8-2.7* | AGE |  | 100 | 0 to 70 | 8 Ld MSOP |
| X9317TM8Z-2.7* (Note) | DCP |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9317TM8I-2.7* | AGG |  |  | -40 to 85 | 8 Ld MSOP |
| X9317TM8IZ-2.7* (Note) | DCM |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9317TP-2.7 |  |  |  | 0 to 70 | 8 Ld PDIP |
| X9317TPI-2.7 | X9317TP G |  |  | -40 to 85 | 8 Ld PDIP |
| X9317TS8-2.7* |  |  |  | 0 to 70 | 8 Ld SOIC |
| X9317TS8Z-2.7* (Note) | X9317T Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9317TS8I-2.7* | X9317T G |  |  | -40 to 85 | 8 Ld SOIC |
| X9317TS8IZ-2.7* (Note) | X9317T Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9317TV8-2.7* |  |  |  | 0 to 70 | 8 Ld TSSOP |
| X9317TV8Z-2.7* (Note) | 9317TF Z |  |  | 0 to 70 | 8 Ld TSSOP (Pb-free) |
| X9317TV8I-2.7* | 317TG |  |  | -40 to 85 | 8 Ld TSSOP |
| X9317TV8IZ-2.7* (Note) | 9317TG Z |  |  | -40 to 85 | 8 Ld TSSOP (Pb-free) |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
*Add "T1" suffix for tape and reel.

## Block Diagram



Pin Descriptions

| DIP/SOIC | SYMBOL | BRIEF DESCRIPTION |
| :---: | :---: | :--- |
| 1 | $\overline{\mathrm{INC}}$ | Increment. Toggling $\overline{\mathrm{NC}}$ while $\overline{\mathrm{CS}}$ is low moves the wiper either up or down. |
| 2 | $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down. The U/ $\overline{\mathrm{D}}$ input controls the direction of the wiper movement. |
| 3 | $\mathrm{R}_{\mathrm{H}}$ | The high terminal is equivalent to one of the fixed terminals of a mechanical potentiometer. |
| 4 | $\mathrm{~V}_{\mathrm{SS}}$ | Ground. |
| 5 | $\mathrm{R}_{\mathrm{W}}$ | The wiper terminal is equivalent to the movable terminal of a mechanical potentiometer. |
| 6 | $\mathrm{R}_{\mathrm{L}}$ | The low terminal is equivalent to one of the fixed terminals of a mechanical potentiometer. |
| 7 | $\overline{\mathrm{CS}}$ | Chip Select. The device is selected when the $\overline{\mathrm{CS}}$ input is LOW, and de-selected when $\overline{\mathrm{CS}}$ is high. |
| 8 | $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage. |

## Absolute Maximum Ratings

| Junction Temperature Under Bias | . $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Storage Temperature | . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on CS, INC, U/D and $V_{C C}$ with Respect to $\mathrm{V}_{\mathrm{SS}}$. | -1 V to +7V |
| $\mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}}, \mathrm{R}_{\mathrm{L}}$ to Ground |  |

Lead Temperature (soldering 10s). . . . . . . . . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
IW (10s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 8.8 \mathrm{~mA}$

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Potentiometer Specifications $\mathrm{V}_{\mathrm{CC}}=$ Full Range, $\mathrm{T}_{\mathrm{A}}=$ Full Operating Temperature Range unless otherwise stated

| SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | MIN | $\begin{gathered} \text { TYP } \\ \text { (Note 4) } \end{gathered}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | End to end resistance tolerance | See ordering information for values | -20 |  | +20 | \% |
| $\mathrm{V}_{\mathrm{RH}} / \mathrm{RL}$ | $\mathrm{R}_{\mathrm{H}} / \mathrm{R}_{\mathrm{L}}$ terminal voltage | $\mathrm{V}_{\text {SS }}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{SS}}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | Power rating | $\mathrm{R}_{\text {TOTAL }} \geq 10 \mathrm{k} \Omega$ |  |  | 10 | mW |
|  |  | $\mathrm{R}_{\text {TOTAL }}=1 \mathrm{k} \Omega$ |  |  | 25 | mW |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 200 | 400 | $\Omega$ |
|  |  | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 400 | 1000 | $\Omega$ |
| IW | Wiper current (Note 5) | See test circuit | -4.4 |  | +4.4 | mA |
|  | Noise (Note 7) | Ref: 1kHz |  | -120 |  | dBV |
|  | Resolution |  |  | 1 |  | \% |
|  | Absolute linearity (Note 1) | $\begin{aligned} & V(R H)=V_{C C}, \\ & V(R L)=0 V \end{aligned}$ | -1 |  | +1 | (Note 3) |
|  | Relative linearity (Note 2) |  | -0.2 |  | +0.2 | (Note 3) |
|  | $\mathrm{R}_{\text {TOTAL }}$ temperature coefficient (Note 5) |  |  | $\pm 300$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Ratiometric temperature coefficient (Notes 5, 6) |  | -20 |  | +20 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\begin{gathered} \mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}} \\ (\text { Note } 5) \end{gathered}$ | Potentiometer capacitances | See equivalent circuit |  | 10/10/25 |  | pF |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | X9317 | 4.5 |  | 5.5 | V |
|  |  | X9317-2.7 | 2.7 |  | 5.5 | V |

DC Electrical Specifications $\quad \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=$ Full Operating Temperature Range unless otherwise stated

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP (Note 4) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {c CC1 }}$ | $\mathrm{V}_{\text {CC }}$ active current (Increment) | $\begin{aligned} & \overline{\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}, U / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \text { and } \overline{\mathrm{INC}}=} \\ & \mathrm{V}_{\mathrm{IL}} / V_{\mathrm{IH}} @ \text { min. } \mathrm{t}_{\mathrm{CYC}} \\ & \mathrm{R}_{\mathrm{L}}, R_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}} \text { not connected } \end{aligned}$ |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC} 2}$ | $\mathrm{V}_{\mathrm{CC}}$ active current (Store) (non-volatile write) | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \text { and } \overline{\mathrm{INC}}=V_{\mathrm{IL}} \\ & \text { or } V_{\mathrm{IH}} \cdot R_{\mathrm{L}}, R_{\mathrm{H}}, R_{W} \text { not connected } \end{aligned}$ |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB }}$ | Standby supply current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IL}}$ $\mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}}$ not connected |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LI }}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {CC }}$ | -10 |  | +10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input HIGH voltage |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \mathrm{x} \\ 0.7 \end{gathered}$ |  | $\underset{0.5}{\mathrm{~V}_{\mathrm{CC}}+}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input LOW voltage |  | -0.5 |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \mathrm{x} \\ 0.1 \end{gathered}$ | V |

DC Electrical Specifications $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=$ Full Operating Temperature Range unless otherwise stated (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP <br> (Note 4) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}($ Note 5) | $\overline{\mathrm{CS}, ~} \overline{\mathrm{INC}, ~ U / \bar{D} \text { input capacitance }}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $\mathrm{f}=1 \mathrm{MHz}$ |  |  | 10 | pF |

Endurance and Data Retention $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=$ Full Operating Temperature Range

| PARAMETER | MIN | UNIT |
| :---: | :---: | :---: |
| Minimum endurance | 100,000 | Data changes per bit |
| Data retention | 100 | Years |

## NOTES:

1. Absolute linearity is utilized to determine actual wiper voltage versus expected voltage $=\left[\mathrm{V}\left(\mathrm{R}_{\mathrm{W}(\mathrm{n})(\text { actual })}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{W}(\mathrm{n})}\right)(\right.$ expected $\left.)\right] / \mathrm{Ml}$ $\mathrm{V}\left(\mathrm{R}_{\mathrm{W}(\mathrm{n})(\text { expected })}\right)=\mathrm{n}\left(\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right) / 99+\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right.$, with n from 0 to 99 .
2. Relative linearity is a measure of the error in step size between taps $=\left[V\left(R_{W(n+1)}\right)-\left(V\left(R_{W(n)}\right)-M I\right)\right] / M I$.
3. $1 \mathrm{MI}=$ Minimum Increment $=\left[V\left(R_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right] / 99$.
4. Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply voltage.
5. This parameter is not $100 \%$ tested.
6. Ratiometric temperature coefficient $=\left(V\left(R_{W}\right)_{T 1(n)}-\mathrm{V}\left(R_{W}\right)_{T 2}(n) /\left[V\left(R_{W}\right)_{T 1(n)}(T 1-T 2) \times 10^{6}\right]\right.$, with $T 1$ \& $T 2$ being 2 temperatures, and $n$ from 0 to 99 .
7. Measured with wiper at tap position $99, R_{L}$ grounded, using test circuit.

## Test Circuit



## Equivalent Circuit



## AC Conditions of Test

| Input pulse levels | 0 V to 3 V |
| :--- | :--- |
| Input rise and fall times | 10 ns |
| Input reference levels | 1.5 V |

AC Electrical Specifications $\quad V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=$ Full Operating Temperature Range unless otherwise stated

| SYMBOL | PARAMETER | MIN | TYP (Note 4) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ C | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{INC}}$ setup | 50 |  |  | ns |
| $\mathrm{t}_{\text {ID }}$ (Note 5) | $\overline{\text { INC }}$ HIGH to U/D change | 100 |  |  | ns |
| $t_{\text {DI }}$ (Note 5) | $\mathrm{U} / \overline{\mathrm{D}}$ to $\overline{\mathrm{NC}}$ setup | 1 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{LL}}$ | $\overline{\text { INC }}$ LOW period | 960 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | $\overline{\text { INC HIGH period }}$ | 960 |  |  | ns |
| $\mathrm{t}_{1}$ | $\overline{\mathrm{INC}}$ inactive to $\overline{\mathrm{CS}}$ inactive | 1 |  |  | $\mu \mathrm{s}$ |
| ${ }^{\text {t CPHS }}$ | $\overline{\mathrm{CS}}$ deselect time (STORE) | 10 |  |  | ms |
| $\mathrm{t}_{\mathrm{CPHNS}}$ (Note 5) | $\overline{\mathrm{CS}}$ deselect time (NO STORE) | 100 |  |  | ns |
| $\mathrm{t}_{\text {IW }}$ | $\overline{\mathrm{INC}}$ to $\mathrm{R}_{\mathrm{W}}$ change |  | 1 | 5 | $\mu \mathrm{s}$ |

AC Electrical Specifications $\quad V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=$ Full Operating Temperature Range unless otherwise stated (Continued)

| SYMBOL | PARAMETER | MIN | TYP (Note 4) | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CYC}}$ | $\overline{\mathrm{INC}}$ cycle time | 2 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{R},} \mathrm{t}_{\mathrm{F}}$ <br> $($ Note 5$)$ | $\overline{\mathrm{INC}}$ input rise and fall time |  |  | 500 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {PU }}($ Note 5$)$ | Power up to wiper stable |  |  | 5 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{R}} \mathrm{V}_{\mathrm{CC}}$ <br> $($ Note 5$)$ | $\mathrm{V}_{\mathrm{CC}}$ power-up rate | 0.2 |  | 50 | $\mathrm{~V} / \mathrm{ms}$ |
| $\mathrm{t}_{\mathrm{WR}}$ | Store Cycle |  | 5 | 10 | ms |

## Power Up and Down Requirements

The recommended power up sequence is to apply $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{SS}}$ first, then the potentiometer voltages. During power-up, the data sheet parameters for the DCP do not fully apply until 1 millisecond after $\mathrm{V}_{\mathrm{CC}}$ reaches its final value. The $\mathrm{V}_{\mathrm{CC}}$ ramp
spec is always in effect. In order to prevent unwanted tap position changes, or an inadvertent store, bring the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{INC}}$ high before or concurrently with the $\mathrm{V}_{\mathrm{CC}}$ pin on powerup.

## AC Timing



## Typical Performance Characteristics



FIGURE 1. TYPICAL TOTAL RESISTANCE TEMPERATURE COEFFICIENT

## Pin Descriptions

$\mathbf{R}_{\mathbf{H}}$ and $\mathbf{R}_{\mathrm{L}}$
The high $\left(R_{H}\right)$ and low $\left(R_{L}\right)$ terminals of the X9317 are equivalent to the fixed terminals of a mechanical potentiometer. The terminology of $R_{L}$ and $R_{H}$ references the relative position of the terminal in relation to wiper movement direction selected by the $U / \bar{D}$ input and not the voltage potential on the terminal.
$\mathrm{R}_{\mathrm{w}}$
$R_{w}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically $200 \Omega$.

## Up/Down (U/D)

The U/D input controls the direction of the wiper movement and whether the counter is incremented or decremented.

## Increment ( $\overline{\text { INC }}$ )

The $\overline{\mathrm{INC}}$ input is negative-edge triggered. Toggling $\overline{\mathrm{INC}}$ will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the U/D input.

## Chip Select ( $\overline{\mathrm{CS}}$ )

The device is selected when the $\overline{\mathrm{CS}}$ input is LOW. The current counter value is stored in nonvolatile memory when $\overline{\mathrm{CS}}$ is returned HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH. After the store operation is complete the X9317 will be placed in the low power standby mode until the device is selected once again.

## Pin Configuration



Pin Names

| SYMBOL | DESCRIPTION |
| :---: | :--- |
| $R_{H}$ | High terminal |
| $R_{W}$ | Wiper terminal |
| $R_{\mathrm{L}}$ | Low terminal |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |
| $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down control input |
| $\overline{\mathrm{INC}}$ | Increment control input |
| $\overline{\mathrm{CS}}$ | Chip select control input |

## Principles of Operation

There are three sections of the X9317: the control section, the nonvolatile memory, and the resistor array. The control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. The contents of the counter can be stored in nonvolatile memory and retained for future use. The resistor array is comprised of 99 individual resistors connected in series. Electronic switches at either end of the array and between each resistor provide an electrical connection to the wiper pin, $\mathrm{R}_{\mathrm{W}}$.

The wiper acts like its mechanical equivalent and does not move beyond the first or last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for $\mathrm{t}_{\mathrm{IW}}$ ( $\overline{\mathrm{NC}}$ to $\mathrm{V}_{\mathrm{W}}$ change). The $\mathrm{R}_{\text {TOTAL }}$ value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored.

## Instructions and Programming

The $\overline{I N C}, U / \bar{D}$ and $\overline{C S}$ inputs control the movement of the wiper along the resistor array. With $\overline{\mathrm{CS}}$ set LOW the device is selected and enabled to respond to the U/D and $\overline{\mathrm{INC}}$ inputs. HIGH to LOW transitions on $\overline{\text { INC }}$ will increment or decrement (depending on the state of the $U / \bar{D}$ input) a seven bit counter. The output of this counter is decoded to select one of one hundred wiper positions along the resistive array.

The value of the counter is stored in nonvolatile memory whenever $\overline{\mathrm{CS}}$ transitions HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH.

The system may select the X9317, move the wiper and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as described above and once the new position is reached, the system must keep $\overline{\mathrm{INC}}$ LOW while taking $\overline{\mathrm{CS}}$ HIGH. The new wiper position will be maintained until changed by the system or until a powerup/down cycle recalled the previously stored data.

This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, etc.

The state of $U / \bar{D}$ may be changed while $\overline{C S}$ remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained.

## Mode Selection

| $\overline{\mathbf{C S}}$ | $\overline{\text { INC }}$ | U/D | MODE |
| :---: | :---: | :---: | :--- |
| L | $\mathbf{L}$ | H | Wiper up |
| L | $\mathbf{L}$ | L | Wiper down |
|  | H | X | Store wiper position to nonvolatile <br> memory |
| H | X | X | Standby |
| - | L | X | No store, return to standby |
| $\mathbf{L}$ | L | H | Wiper Up (not recommended) |
| $\mathbf{L}$ | L | L | Wiper Down (not recommended) |

## Applications Information

Electronic digitally controlled (XDCP) potentiometers provide three powerful application advantages; (1) the variability and reliability of a solid-state potentiometer, (2) the flexibility of

## Basic Configurations of Electronic Potentiometers



Three terminal potentiometer; variable voltage divider
computer-based digital controls, and (3) the retentivity of nonvolatile memory used for the storage of multiple potentiometer settings or data.


Two terminal variable resistor; variable current

## Basic Circuits

Buffered Reference Voltage

$V_{\text {OUT }}=V_{W} / R_{W}$

Cascading Techniques




Comparator with Hysteresis


$V_{U L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{O}($ max $)$
$V_{L L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{O}(m i n)$
(for additional circuits see AN115)

## Packaging Information

## 8-Lead Plastic Dual In-Line (DIP) Package Type P



Half Shoulder Width On All End Pins Optional


## NOTE:

1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH

## Packaging Information

## 8-Lead Plastic Small Outline Gull Wing Package Type S (SOIC)



NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)

## Packaging Information

## 8-Lead Plastic, TSSOP, Package Type V



NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)

## Packaging Information

## M Package

8-Lead Miniature Small Outline Gull Wing Package Type MSOP


## NOTE:

1. ALL DIMENSIONS IN INCHES AND (MILLIMETERS)

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

