# LM3S1627 Microcontroller **DATA SHEET** ## **Legal Disclaimers and Trademark Information** INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH LUMINARY MICRO PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN LUMINARY MICRO'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, LUMINARY MICRO ASSUMES NO LIABILITY WHATSOEVER, AND LUMINARY MICRO DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF LUMINARY MICRO'S PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. LUMINARY MICRO'S PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE-SUSTAINING APPLICATIONS. Luminary Micro may make changes to specifications and product descriptions at any time, without notice. Contact your local Luminary Micro sales office or your distributor to obtain the latest specifications before placing your product order. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Luminary Micro reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Copyright © 2007-2008 Luminary Micro, Inc. All rights reserved. Stellaris, Luminary Micro, and the Luminary Micro logo are registered trademarks of Luminary Micro, Inc. or its subsidiaries in the United States and other countries. ARM and Thumb are registered trademarks and Cortex is a trademark of ARM Limited. Other names and brands may be claimed as the property of others. Luminary Micro, Inc. 108 Wild Basin, Suite 350 Austin, TX 78746 Main: +1-512-279-8800 Fax: +1-512-279-8879 http://www.luminarymicro.com ## **Table of Contents** | | arce | | |-------|---------------------------------------------|----| | | t This Manual | | | | ed Documents | | | | mentation Conventions | | | 1 | Architectural Overview | | | 1.1 | Product Features | | | 1.2 | Target Applications | | | 1.3 | High-Level Block Diagram | | | 1.4 | Functional Overview | | | 1.4.1 | ARM Cortex™-M3 | | | 1.4.2 | Motor Control Peripherals | 33 | | 1.4.3 | Analog Peripherals | 33 | | 1.4.4 | Serial Communications Peripherals | 34 | | 1.4.5 | System Peripherals | 35 | | 1.4.6 | Memory Peripherals | 36 | | 1.4.7 | Additional Features | | | 1.4.8 | Hardware Details | 37 | | 2 | ARM Cortex-M3 Processor Core | 38 | | 2.1 | Block Diagram | 39 | | 2.2 | Functional Description | 39 | | 2.2.1 | Serial Wire and JTAG Debug | 40 | | 2.2.2 | Embedded Trace Macrocell (ETM) | | | 2.2.3 | Trace Port Interface Unit (TPIU) | | | 2.2.4 | ROM Table | | | 2.2.5 | Memory Protection Unit (MPU) | | | 2.2.6 | Nested Vectored Interrupt Controller (NVIC) | | | 3 | Memory Map | | | 4 | Interrupts | 47 | | 5 | JTAG Interface | 50 | | 5.1 | Block Diagram | 51 | | 5.2 | Functional Description | 51 | | 5.2.1 | JTAG Interface Pins | 52 | | 5.2.2 | JTAG TAP Controller | 53 | | 5.2.3 | Shift Registers | | | 5.2.4 | Operational Considerations | | | 5.3 | Initialization and Configuration | | | 5.4 | Register Descriptions | | | 5.4.1 | Instruction Register (IR) | | | 5.4.2 | Data Registers | 59 | | 6 | System Control | | | 6.1 | Functional Description | | | 6.1.1 | Device Identification | | | 6.1.2 | Reset Control | 62 | | 6.1.3 | Non-Maskable Interrupt | | |--------|-----------------------------------------------------|-------| | 6.1.4 | Power Control | | | 6.1.5 | Clock Control | 65 | | 6.1.6 | System Control | 69 | | 6.2 | Initialization and Configuration | 70 | | 6.3 | Register Map | 70 | | 6.4 | Register Descriptions | 71 | | 7 | Internal Memory | 124 | | 7.1 | Block Diagram | 124 | | 7.2 | Functional Description | . 124 | | 7.2.1 | SRAM Memory | . 124 | | 7.2.2 | ROM Memory | 125 | | 7.2.3 | Flash Memory | . 125 | | 7.3 | Flash Memory Initialization and Configuration | . 126 | | 7.3.1 | Flash Programming | . 126 | | 7.3.2 | Nonvolatile Register Programming | . 127 | | 7.4 | Register Map | . 128 | | 7.5 | ROM Register Descriptions (System Control Offset) | | | 7.6 | Flash Register Descriptions (Flash Control Offset) | | | 7.7 | Flash Register Descriptions (System Control Offset) | | | 8 | Micro Direct Memory Access (µDMA) | | | 8.1 | Block Diagram | | | 8.2 | Functional Description | | | 8.2.1 | Channel Assigments | | | 8.2.2 | Priority | | | 8.2.3 | Arbitration Size | | | 8.2.4 | Request Types | | | 8.2.5 | Channel Configuration | | | 8.2.6 | Transfer Modes | | | 8.2.7 | Transfer Size and Increment | | | 8.2.8 | Peripheral Interface | . 166 | | 8.2.9 | Software Request | | | 8.2.10 | Interrupts and Errors | | | 8.3 | Initialization and Configuration | | | 8.3.1 | Module Initialization | | | 8.3.2 | Configuring a Memory-to-Memory Transfer | . 167 | | 8.3.3 | Configuring a Peripheral for Simple Transmit | | | 8.3.4 | Configuring a Peripheral for Ping-Pong Receive | | | 8.4 | Register Map | | | 8.5 | μDMA Channel Control Structure | . 174 | | 8.6 | μDMA Register Descriptions | | | 9 | General-Purpose Input/Outputs (GPIOs) | 214 | | 9.1 | Functional Description | | | 9.1.1 | Data Control | 216 | | 9.1.2 | Interrupt Control | | | 9.1.3 | Mode Control | | | 9.1.4 | Commit Control | . 218 | | 9.1.5 | Pad Control | | | | | | | 9.1.6 | Identification | 219 | |----------------|-------------------------------------------------------|-----| | 9.2 | Initialization and Configuration | 219 | | 9.3 | Register Map | 220 | | 9.4 | Register Descriptions | 222 | | 10 | General-Purpose Timers | 259 | | 10.1 | Block Diagram | | | 10.2 | Functional Description | 260 | | 10.2.1 | GPTM Reset Conditions | 261 | | 10.2.2 | 32-Bit Timer Operating Modes | 261 | | 10.2.3 | 16-Bit Timer Operating Modes | 262 | | 10.3 | Initialization and Configuration | 266 | | 10.3.1 | 32-Bit One-Shot/Periodic Timer Mode | 266 | | 10.3.2 | 32-Bit Real-Time Clock (RTC) Mode | 267 | | 10.3.3 | 16-Bit One-Shot/Periodic Timer Mode | 267 | | 10.3.4 | 16-Bit Input Edge Count Mode | 268 | | 10.3.5 | 16-Bit Input Edge Timing Mode | | | 10.3.6 | 16-Bit PWM Mode | 269 | | 10.4 | Register Map | 269 | | 10.5 | Register Descriptions | 270 | | 11 | Watchdog Timer | 293 | | 11.1 | Block Diagram | 293 | | 11.2 | Functional Description | 293 | | 11.3 | Initialization and Configuration | 294 | | 11.4 | Register Map | | | 11.5 | Register Descriptions | 295 | | 12 | Analog-to-Digital Converter (ADC) | | | 12.1 | Block Diagram | | | 12.2 | Functional Description | | | 12.2.1 | Sample Sequencers | | | 12.2.2 | Module Control | | | 12.2.3 | Hardware Sample Averaging Circuit | | | 12.2.4 | | | | | Differential Sampling | | | | Internal Temperature Sensor | | | 12.3 | Initialization and Configuration | | | 12.3.1 | Module Initialization | | | 12.3.2<br>12.4 | Sample Sequencer Configuration | | | 12.4<br>12.5 | Register Map Register Descriptions | | | | | | | 13<br>13 1 | Universal Asynchronous Receivers/Transmitters (UARTs) | | | 13.1<br>13.2 | Block Diagram | | | 13.2<br>13.2.1 | Functional Description | | | 13.2.1 | Baud-Rate Generation | | | 13.2.2 | Data Transmission | | | 13.2.3 | Serial IR (SIR) | | | | FIFO Operation | | | | 1 II O Operation | UUZ | | 13.2.6 | Interrupts | . 352 | |--------|-------------------------------------------------------|-------| | 13.2.7 | Loopback Operation | . 353 | | 13.2.8 | DMA Operation | . 353 | | 13.2.9 | IrDA SIR block | . 354 | | 13.3 | Initialization and Configuration | . 354 | | 13.4 | Register Map | 355 | | 13.5 | Register Descriptions | 356 | | 14 | Synchronous Serial Interface (SSI) | 391 | | 14.1 | Block Diagram | | | 14.2 | Functional Description | . 392 | | 14.2.1 | Bit Rate Generation | . 392 | | 14.2.2 | FIFO Operation | . 392 | | 14.2.3 | Interrupts | 392 | | 14.2.4 | Frame Formats | 393 | | 14.2.5 | DMA Operation | 400 | | 14.3 | Initialization and Configuration | . 401 | | 14.4 | Register Map | 402 | | 14.5 | Register Descriptions | 403 | | 15 | Inter-Integrated Circuit (I <sup>2</sup> C) Interface | 430 | | 15.1 | Block Diagram | | | 15.2 | Functional Description | 430 | | 15.2.1 | I <sup>2</sup> C Bus Functional Overview | . 431 | | 15.2.2 | Available Speed Modes | 433 | | 15.2.3 | Interrupts | 434 | | 15.2.4 | Loopback Operation | 435 | | 15.2.5 | Command Sequence Flow Charts | . 435 | | 15.3 | Initialization and Configuration | . 441 | | 15.4 | I <sup>2</sup> C Register Map | . 442 | | 15.5 | Register Descriptions (I <sup>2</sup> C Master) | . 443 | | 15.6 | Register Descriptions (I2C Slave) | . 456 | | 16 | Pulse Width Modulator (PWM) | 465 | | 16.1 | Block Diagram | | | 16.2 | Functional Description | . 466 | | 16.2.1 | PWM Timer | . 466 | | 16.2.2 | PWM Comparators | . 466 | | 16.2.3 | PWM Signal Generator | . 467 | | 16.2.4 | Dead-Band Generator | 468 | | 16.2.5 | Interrupt/ADC-Trigger Selector | . 469 | | 16.2.6 | Synchronization Methods | . 469 | | 16.2.7 | Fault Conditions | . 470 | | 16.2.8 | Output Control Block | . 470 | | 16.3 | Initialization and Configuration | . 470 | | 16.4 | Register Map | . 471 | | 16.5 | Register Descriptions | 473 | | 17 | Quadrature Encoder Interface (QEI) | 504 | | 17.1 | Block Diagram | | | 17.2 | Functional Description | 505 | | 17.3 | Initialization and Configuration | | |--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | 17.4 | Register Map | | | 17.5 | Register Descriptions | | | 18 | Pin Diagram | 521 | | 19 | Signal Tables | 522 | | 20 | Operating Characteristics | 531 | | 21 | Electrical Characteristics | 532 | | 21.1 | DC Characteristics | 532 | | 21.1.1 | Maximum Ratings | 532 | | 21.1.2 | Recommended DC Operating Conditions | 532 | | 21.1.3 | On-Chip Low Drop-Out (LDO) Regulator Characteristics | 533 | | 21.1.4 | Power Specifications | | | 21.1.5 | Flash Memory Characteristics | 534 | | 21.2 | AC Characteristics | 535 | | 21.2.1 | Load Conditions | 535 | | 21.2.2 | Clocks | 535 | | | Analog-to-Digital Converter | | | 21.2.4 | I <sup>2</sup> C | 536 | | 21.2.5 | Synchronous Serial Interface (SSI) | 537 | | 21.2.6 | JTAG and Boundary Scan | 539 | | 21.2.7 | General-Purpose I/O | 540 | | 21.2.8 | Reset | 541 | | 22 | Package Information | 543 | | | | | | Α | Boot Loader | 545 | | | Boot Loader | | | A.1 | | 545 | | A.1<br>A.2 | Boot Loader | 545<br>545 | | A.1<br>A.2<br>A.2.1 | Boot Loader | 545<br>545<br>545 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3 | Boot Loader | 545<br>545<br>545<br>545 | | A.1<br>A.2<br>A.2.1<br>A.2.2 | Boot Loader | 545<br>545<br>545<br>545<br>546 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3 | Boot Loader Interfaces UART SSI | 545<br>545<br>545<br>545<br>546<br>546 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3 | Boot Loader Interfaces UART SSI I <sup>2</sup> C Packet Handling | 545<br>545<br>545<br>545<br>546<br>546<br>546 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3 | Boot Loader Interfaces UART SSI I <sup>2</sup> C Packet Handling Packet Format | 545<br>545<br>545<br>546<br>546<br>546<br>546 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1 | Boot Loader | 545<br>545<br>545<br>546<br>546<br>546<br>546<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3 | Boot Loader Interfaces UART SSI I <sup>2</sup> C Packet Handling Packet Format Sending Packets Receiving Packets | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4 | Boot Loader Interfaces UART SSI I <sup>2</sup> C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>547 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>547<br>548<br>548 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>548<br>548 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br><b>B</b> | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>548<br>548<br>549 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>B.1 | Boot Loader Interfaces UART SSI I <sup>2</sup> C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RUN (0x22) COMMAND_RESET (0x25) ROM DriverLib Functions | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>548<br>548<br>549<br><b>550</b> | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>B.1 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RUN (0x22) COMMAND_RESET (0x25) ROM DriverLib Functions DriverLib Functions Included in the Integrated ROM Register Quick Reference | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>548<br>548<br>549<br><b>550</b><br><b>563</b> | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.2.3<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>B.1 | Boot Loader Interfaces UART SSI I²C Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RUN (0x22) COMMAND_RESET (0x25) ROM DriverLib Functions DriverLib Functions Included in the Integrated ROM | 545<br>545<br>545<br>546<br>546<br>546<br>547<br>547<br>547<br>547<br>548<br>548<br>550<br><b>550</b><br><b>563</b> | | D.3 | Company Information | 583 | |-----|---------------------|-----| | D.4 | Support Information | 584 | # **List of Figures** | Figure 1-1. | Stellaris® 1000 Series High-Level Block Diagram | 31 | |---------------|-----------------------------------------------------------------------|-----| | Figure 2-1. | CPU Block Diagram | 39 | | Figure 2-2. | TPIU Block Diagram | 40 | | Figure 5-1. | JTAG Module Block Diagram | 51 | | Figure 5-2. | Test Access Port State Machine | 54 | | Figure 5-3. | IDCODE Register Format | 59 | | Figure 5-4. | BYPASS Register Format | 60 | | Figure 5-5. | Boundary Scan Register Format | 60 | | Figure 6-1. | External Circuitry to Extend Reset | 63 | | Figure 6-2. | Main Clock Tree | 67 | | Figure 7-1. | Flash Block Diagram | 124 | | Figure 8-1. | μDMA Block Diagram | 154 | | Figure 8-2. | Example of Ping-Pong DMA Transaction | 159 | | Figure 8-3. | Memory Scatter-Gather, Setup and Configuration | 161 | | Figure 8-4. | Memory Scatter-Gather, μDMA Copy Sequence | 162 | | Figure 8-5. | Peripheral Scatter-Gather, Setup and Configuration | 164 | | Figure 8-6. | Peripheral Scatter-Gather, µDMA Copy Sequence | 165 | | Figure 9-1. | Digital I/O Pads | 215 | | Figure 9-2. | Analog/Digital I/O Pads | 216 | | Figure 9-3. | GPIODATA Write Example | 217 | | Figure 9-4. | GPIODATA Read Example | 217 | | Figure 10-1. | GPTM Module Block Diagram | 260 | | Figure 10-2. | 16-Bit Input Edge Count Mode Example | 264 | | Figure 10-3. | 16-Bit Input Edge Time Mode Example | 265 | | Figure 10-4. | 16-Bit PWM Mode Example | 266 | | Figure 11-1. | WDT Module Block Diagram | 293 | | Figure 12-1. | ADC Module Block Diagram | 317 | | Figure 12-2. | Differential Sampling Range, V <sub>IN_ODD</sub> = 1.5 V | 320 | | Figure 12-3. | Differential Sampling Range, V <sub>IN ODD</sub> = 0.75 V | | | Figure 12-4. | Differential Sampling Range, V <sub>IN_ODD</sub> = 2.25 V | | | Figure 12-5. | Internal Temperature Sensor Characteristic | | | Figure 13-1. | UART Module Block Diagram | 349 | | Figure 13-2. | UART Character Frame | 350 | | Figure 13-3. | IrDA Data Modulation | 352 | | Figure 14-1. | SSI Module Block Diagram | 391 | | Figure 14-2. | TI Synchronous Serial Frame Format (Single Transfer) | 394 | | Figure 14-3. | TI Synchronous Serial Frame Format (Continuous Transfer) | 394 | | Figure 14-4. | Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 | 395 | | Figure 14-5. | Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 | 395 | | Figure 14-6. | Freescale SPI Frame Format with SPO=0 and SPH=1 | | | Figure 14-7. | Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 | 397 | | Figure 14-8. | Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 | | | Figure 14-9. | Freescale SPI Frame Format with SPO=1 and SPH=1 | | | Figure 14-10. | MICROWIRE Frame Format (Single Frame) | 399 | | Figure 14-11. | MICROWIRE Frame Format (Continuous Transfer) | 400 | | Figure 14-12. | MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements | 400 | |---------------|-----------------------------------------------------------------------------|-----| | Figure 15-1. | I <sup>2</sup> C Block Diagram | 430 | | Figure 15-2. | I <sup>2</sup> C Bus Configuration | 431 | | Figure 15-3. | START and STOP Conditions | 431 | | Figure 15-4. | Complete Data Transfer with a 7-Bit Address | 432 | | Figure 15-5. | R/S Bit in First Byte | 432 | | Figure 15-6. | Data Validity During Bit Transfer on the I <sup>2</sup> C Bus | 432 | | Figure 15-7. | Master Single SEND | 435 | | Figure 15-8. | Master Single RECEIVE | 436 | | Figure 15-9. | Master Burst SEND | 437 | | | Master Burst RECEIVE | | | Figure 15-11. | Master Burst RECEIVE after Burst SEND | 439 | | Figure 15-12. | Master Burst SEND after Burst RECEIVE | 440 | | Figure 15-13. | Slave Command Sequence | 441 | | Figure 16-1. | PWM Unit Diagram | 465 | | Figure 16-2. | PWM Module Block Diagram | 466 | | Figure 16-3. | PWM Count-Down Mode | | | Figure 16-4. | PWM Count-Up/Down Mode | 467 | | Figure 16-5. | PWM Generation Example In Count-Up/Down Mode | 468 | | Figure 16-6. | PWM Dead-Band Generator | | | Figure 17-1. | QEI Block Diagram | 504 | | Figure 17-2. | Quadrature Encoder and Velocity Predivider Operation | 506 | | Figure 18-1. | 64-Pin LQFP Package Pin Diagram | 521 | | Figure 21-1. | Load Conditions | | | Figure 21-2. | I <sup>2</sup> C Timing | 537 | | Figure 21-3. | SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing Measurement | 538 | | Figure 21-4. | SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer | | | Figure 21-5. | SSI Timing for SPI Frame Format (FRF=00), with SPH=1 | | | Figure 21-6. | JTAG Test Clock Input Timing | 540 | | Figure 21-7. | JTAG Test Access Port (TAP) Timing | | | Figure 21-8. | External Reset Timing (RST) | | | Figure 21-9. | Power-On Reset Timing | | | - | Brown-Out Reset Timing | | | • | Software Reset Timing | | | • | Watchdog Reset Timing | | | Figure 22-1. | 64-Pin LQFP Package | 543 | ## **List of Tables** | Table 1. | Documentation Conventions | 20 | |-------------|-----------------------------------------------------------------------------|-----| | Table 3-1. | Memory Map | 44 | | Table 4-1. | Exception Types | 47 | | Table 4-2. | Interrupts | 48 | | Table 5-1. | JTAG Port Pins Reset State | 52 | | Table 5-2. | JTAG Instruction Register Commands | 57 | | Table 6-1. | System Control Register Map | 70 | | Table 7-1. | Flash Protection Policy Combinations | 126 | | Table 7-2. | Flash Resident Registers | 127 | | Table 7-3. | Flash Register Map | 128 | | Table 8-1. | DMA Channel Assignments | 155 | | Table 8-2. | Request Type Support | 156 | | Table 8-3. | Control Structure Memory Map | 157 | | Table 8-4. | Channel Control Structure | 157 | | Table 8-5. | μDMA Read Example: 8-Bit Peripheral | 166 | | Table 8-6. | μDMA Interrupt Assignments | 167 | | Table 8-7. | Channel Control Structure Offsets for Channel 30 | 168 | | Table 8-8. | Channel Control Word Configuration for Memory Transfer Example | 168 | | Table 8-9. | Channel Control Structure Offsets for Channel 7 | 169 | | Table 8-10. | Channel Control Word Configuration for Peripheral Transmit Example | 170 | | Table 8-11. | Primary and Alternate Channel Control Structure Offsets for Channel 8 | 171 | | Table 8-12. | Channel Control Word Configuration for Peripheral Ping-Pong Receive Example | 172 | | Table 8-13. | μDMA Register Map | 173 | | Table 9-1. | GPIO Pad Configuration Examples | 219 | | Table 9-2. | GPIO Interrupt Configuration Example | 220 | | Table 9-3. | GPIO Register Map | 221 | | Table 10-1. | Available CCP Pins | 260 | | Table 10-2. | 16-Bit Timer With Prescaler Configurations | 263 | | Table 10-3. | Timers Register Map | 269 | | Table 11-1. | Watchdog Timer Register Map | 294 | | Table 12-1. | Samples and FIFO Depth of Sequencers | 317 | | Table 12-2. | Differential Sampling Pairs | 319 | | Table 12-3. | ADC Register Map | 322 | | Table 13-1. | UART Register Map | 355 | | Table 14-1. | SSI Register Map | 402 | | Table 15-1. | Examples of I <sup>2</sup> C Master Timer Period versus Speed Mode | 433 | | Table 15-2. | Inter-Integrated Circuit (I <sup>2</sup> C) Interface Register Map | 442 | | Table 15-3. | Write Field Decoding for I2CMCS[3:0] Field (Sheet 1 of 3) | 447 | | Table 16-1. | PWM Register Map | 471 | | Table 17-1. | QEI Register Map | 507 | | Table 19-1. | Signals by Pin Number | 522 | | Table 19-2. | Signals by Signal Name | 525 | | Table 19-3. | Signals by Function, Except for GPIO | 528 | | Table 19-4. | GPIO Pins and Alternate Functions | 530 | | Table 20-1. | Temperature Characteristics | 531 | | Table 20-2. | Thermal Characteristics | 531 | | Table 21-1. | Maximum Ratings | 532 | |--------------|-----------------------------------------|-----| | Table 21-2. | Recommended DC Operating Conditions | 532 | | Table 21-3. | LDO Regulator Characteristics | 533 | | Table 21-4. | Detailed Power Specifications | 534 | | Table 21-5. | Flash Memory Characteristics | 534 | | Table 21-6. | Phase Locked Loop (PLL) Characteristics | 535 | | Table 21-7. | Clock Characteristics | 535 | | Table 21-8. | Crystal Characteristics | 535 | | Table 21-9. | ADC Characteristics | 536 | | Table 21-10. | I <sup>2</sup> C Characteristics | 536 | | Table 21-11. | SSI Characteristics | | | Table 21-12. | JTAG Characteristics | 539 | | Table 21-13. | GPIO Characteristics | | | Table 21-14. | Reset Characteristics | 541 | | Table D-1. | Part Ordering Information | 583 | | | | | # **List of Registers** | System Co | ntrol | | |--------------|---------------------------------------------------------------------------|-----| | Register 1: | Device Identification 0 (DID0), offset 0x000 | 72 | | Register 2: | Brown-Out Reset Control (PBORCTL), offset 0x030 | 74 | | Register 3: | LDO Power Control (LDOPCTL), offset 0x034 | 75 | | Register 4: | Raw Interrupt Status (RIS), offset 0x050 | 76 | | Register 5: | Interrupt Mask Control (IMC), offset 0x054 | 77 | | Register 6: | Masked Interrupt Status and Clear (MISC), offset 0x058 | 78 | | Register 7: | Reset Cause (RESC), offset 0x05C | | | Register 8: | Run-Mode Clock Configuration (RCC), offset 0x060 | 80 | | Register 9: | XTAL to PLL Translation (PLLCFG), offset 0x064 | | | Register 10: | GPIO High Speed Control (GPIOHSCTL), offset 0x06C | 86 | | Register 11: | Run-Mode Clock Configuration 2 (RCC2), offset 0x070 | | | Register 12: | Main Oscillator Control (MOSCCTL), offset 0x07C | | | Register 13: | Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 | 90 | | Register 14: | Device Identification 1 (DID1), offset 0x004 | | | Register 15: | Device Capabilities 0 (DC0), offset 0x008 | 93 | | Register 16: | Device Capabilities 1 (DC1), offset 0x010 | 94 | | Register 17: | Device Capabilities 2 (DC2), offset 0x014 | 96 | | Register 18: | Device Capabilities 3 (DC3), offset 0x018 | 97 | | Register 19: | Device Capabilities 4 (DC4), offset 0x01C | 99 | | Register 20: | Device Capabilities 5 (DC5), offset 0x020 | 100 | | Register 21: | Device Capabilities 6 (DC6), offset 0x024 | 101 | | Register 22: | Device Capabilities 7 (DC7), offset 0x028 | 102 | | Register 23: | Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 | 103 | | Register 24: | Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 | 105 | | Register 25: | Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 | | | Register 26: | Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 | | | Register 27: | Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 | | | Register 28: | Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 | | | Register 29: | Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 | | | Register 30: | Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 | | | Register 31: | Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 | 119 | | Register 32: | Software Reset Control 0 (SRCR0), offset 0x040 | | | Register 33: | Software Reset Control 1 (SRCR1), offset 0x044 | | | Register 34: | Software Reset Control 2 (SRCR2), offset 0x048 | 123 | | Internal Me | mory | 124 | | Register 1: | ROM Control (RMCTL), offset 0x0F0 | 130 | | Register 2: | Flash Memory Address (FMA), offset 0x000 | 131 | | Register 3: | Flash Memory Data (FMD), offset 0x004 | 132 | | Register 4: | Flash Memory Control (FMC), offset 0x008 | | | Register 5: | Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C | 135 | | Register 6: | Flash Controller Interrupt Mask (FCIM), offset 0x010 | 136 | | Register 7: | Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 | 137 | | Register 8: | USec Reload (USECRL), offset 0x140 | 138 | | Register 9: | ROM Version Register (RMVER), offset 0x0F4 | 139 | | Register 10: | Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 | 140 | |--------------|---------------------------------------------------------------------------|-------------| | Register 11: | Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 | 141 | | Register 12: | User Debug (USER_DBG), offset 0x1D0 | 142 | | Register 13: | User Register 0 (USER_REG0), offset 0x1E0 | 143 | | Register 14: | User Register 1 (USER_REG1), offset 0x1E4 | 144 | | Register 15: | User Register 2 (USER_REG2), offset 0x1E8 | 145 | | Register 16: | User Register 3 (USER_REG3), offset 0x1EC | 146 | | Register 17: | Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 | 147 | | Register 18: | Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 | 148 | | Register 19: | Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C | 149 | | Register 20: | Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 | 150 | | Register 21: | Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 | 151 | | Register 22: | Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C | 152 | | Micro Direc | et Memory Access (µDMA) | 153 | | Register 1: | DMA Channel Source Address End Pointer (DMASRCENDP), offset 0x000 | | | Register 2: | DMA Channel Destination Address End Pointer (DMADSTENDP), offset 0x004 | | | Register 3: | DMA Channel Control Word (DMACHCTL), offset 0x008 | | | Register 4: | DMA Status (DMASTAT), offset 0x000 | | | Register 5: | DMA Configuration (DMACFG), offset 0x004 | | | Register 6: | DMA Channel Control Base Pointer (DMACTLBASE), offset 0x008 | | | Register 7: | DMA Alternate Channel Control Base Pointer (DMAALTBASE), offset 0x00C | | | Register 8: | DMA Channel Wait on Request Status (DMAWAITSTAT), offset 0x010 | | | Register 9: | DMA Channel Software Request (DMASWREQ), offset 0x014 | | | Register 10: | DMA Channel Useburst Set (DMAUSEBURSTSET), offset 0x018 | | | Register 11: | DMA Channel Useburst Clear (DMAUSEBURSTCLR), offset 0x01C | | | Register 12: | DMA Channel Request Mask Set (DMAREQMASKSET), offset 0x020 | | | Register 13: | DMA Channel Request Mask Clear (DMAREQMASKCLR), offset 0x024 | | | Register 14: | DMA Channel Enable Set (DMAENASET), offset 0x028 | | | Register 15: | DMA Channel Enable Clear (DMAENACLR), offset 0x02C | | | Register 16: | DMA Channel Primary Alternate Set (DMAALTSET), offset 0x030 | | | Register 17: | DMA Channel Primary Alternate Clear (DMAALTCLR), offset 0x034 | | | Register 18: | DMA Channel Priority Set (DMAPRIOSET), offset 0x038 | | | Register 19: | DMA Channel Priority Clear (DMAPRIOCLR), offset 0x03C | | | Register 20: | DMA Bus Error Clear (DMAERRCLR), offset 0x04C | | | Register 21: | DMA Peripheral Identification 0 (DMAPeriphID0), offset 0xFE0 | | | Register 22: | DMA Peripheral Identification 1 (DMAPeriphID1), offset 0xFE4 | | | Register 23: | DMA Peripheral Identification 2 (DMAPeriphID2), offset 0xFE8 | | | Register 24: | DMA Peripheral Identification 3 (DMAPeriphID3), offset 0xFEC | | | Register 25: | DMA Peripheral Identification 4 (DMAPeriphID4), offset 0xFD0 | | | Register 26: | DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0 | | | Register 27: | DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4 | | | Register 28: | DMA PrimeCell Identification 2 (DMAPCellID2), offset 0xFF8 | | | Register 29: | DMA PrimeCell Identification 3 (DMAPCelIID3), offset 0xFFC | | | _ | | | | Register 1: | rpose Input/Outputs (GPIOs) | ∠ 14<br>223 | | Register 2: | GPIO Direction (GPIODIR), offset 0x400 | | | Register 3: | GPIO Interrupt Sense (GPIOIS), offset 0x404 | | | Register 3: | GPIO Interrupt Both Edges (GPIOISE), offset 0x404 | | | I TOUIDIO T | | 440 | | Register 1: | Watchdog Load (WDTLOAD) offset 0x000 | 296 | |--------------|----------------------------------------------------------------|-----| | Watchdog T | imer | 293 | | Register 16: | GPTM TimerB (GPTMTBR), offset 0x04C | 292 | | Register 15: | GPTM TimerA (GPTMTAR), offset 0x048 | | | Register 14: | GPTM TimerB Prescale (GPTMTBPR), offset 0x03C | | | Register 13: | GPTM TimerA Prescale (GPTMTAPR), offset 0x038 | | | Register 12: | GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 | 288 | | Register 11: | GPTM TimerA Match (GPTMTAMATCHR), offset 0x030 | 287 | | Register 10: | GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C | | | Register 9: | GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 | 285 | | Register 8: | GPTM Interrupt Clear (GPTMICR), offset 0x024 | | | Register 7: | GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 | | | Register 6: | GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C | | | Register 5: | GPTM Interrupt Mask (GPTMIMR), offset 0x018 | | | Register 4: | GPTM Control (GPTMCTL), offset 0x00C | | | Register 3: | GPTM TimerB Mode (GPTMTBMR), offset 0x008 | | | Register 2: | GPTM TimerA Mode (GPTMTAMR), offset 0x004 | | | Register 1: | GPTM Configuration (GPTMCFG), offset 0x000 | | | General-Pur | pose Timers | 259 | | Register 33: | GPIO PrimeCell Identification 3 (GPIOPCelIID3), offset 0xFFC | 258 | | Register 32: | GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 | | | Register 31: | GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 | | | Register 30: | GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 | | | Register 29: | GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC | | | Register 28: | GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 | | | Register 27: | GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 | | | Register 26: | GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 | 251 | | Register 25: | GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC | | | Register 24: | GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 | 249 | | Register 23: | GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 | | | Register 22: | GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 | | | Register 21: | GPIO Analog Mode Select (GPIOAMSEL), offset 0x528 | 246 | | Register 20: | GPIO Commit (GPIOCR), offset 0x524 | 244 | | Register 19: | GPIO Lock (GPIOLOCK), offset 0x520 | 243 | | Register 18: | GPIO Digital Enable (GPIODEN), offset 0x51C | | | Register 17: | GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 | 240 | | Register 16: | GPIO Pull-Down Select (GPIOPDR), offset 0x514 | | | Register 15: | GPIO Pull-Up Select (GPIOPUR), offset 0x510 | 238 | | Register 14: | GPIO Open Drain Select (GPIOODR), offset 0x50C | | | Register 13: | GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 | 236 | | Register 12: | GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 | | | Register 11: | GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 | | | Register 10: | GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 | 232 | | Register 9: | GPIO Interrupt Clear (GPIOICR), offset 0x41C | | | Register 8: | GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 | | | Register 7: | GPIO Raw Interrupt Status (GPIORIS), offset 0x414 | | | Register 6: | GPIO Interrupt Mask (GPIOIM), offset 0x410 | | | Register 5: | GPIO Interrupt Event (GPIOIEV), offset 0x40C | 227 | | Register 2: | Watchdog Value (WDTVALUE), offset 0x004 | 297 | |--------------|--------------------------------------------------------------------------|-----| | Register 3: | Watchdog Control (WDTCTL), offset 0x008 | 298 | | Register 4: | Watchdog Interrupt Clear (WDTICR), offset 0x00C | 299 | | Register 5: | Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 | 300 | | Register 6: | Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 | 301 | | Register 7: | Watchdog Test (WDTTEST), offset 0x418 | 302 | | Register 8: | Watchdog Lock (WDTLOCK), offset 0xC00 | 303 | | Register 9: | Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 | 304 | | Register 10: | Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 | 305 | | Register 11: | Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 | 306 | | Register 12: | Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC | 307 | | Register 13: | Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 | 308 | | Register 14: | Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 | 309 | | Register 15: | Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 | 310 | | Register 16: | Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC | 311 | | Register 17: | Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 | 312 | | Register 18: | Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 | 313 | | Register 19: | Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 | 314 | | Register 20: | Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC | 315 | | Analog-to-D | Digital Converter (ADC) | 316 | | Register 1: | ADC Active Sample Sequencer (ADCACTSS), offset 0x000 | | | Register 2: | ADC Raw Interrupt Status (ADCRIS), offset 0x004 | | | Register 3: | ADC Interrupt Mask (ADCIM), offset 0x008 | | | Register 4: | ADC Interrupt Status and Clear (ADCISC), offset 0x00C | | | Register 5: | ADC Overflow Status (ADCOSTAT), offset 0x010 | | | Register 6: | ADC Event Multiplexer Select (ADCEMUX), offset 0x014 | 329 | | Register 7: | ADC Underflow Status (ADCUSTAT), offset 0x018 | 332 | | Register 8: | ADC Sample Sequencer Priority (ADCSSPRI), offset 0x020 | 333 | | Register 9: | ADC Processor Sample Sequence Initiate (ADCPSSI), offset 0x028 | 334 | | Register 10: | ADC Sample Averaging Control (ADCSAC), offset 0x030 | | | Register 11: | ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0), offset 0x040 | 336 | | Register 12: | ADC Sample Sequence Control 0 (ADCSSCTL0), offset 0x044 | 338 | | Register 13: | ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048 | 341 | | Register 14: | ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068 | 341 | | Register 15: | ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088 | 341 | | Register 16: | ADC Sample Sequence Result FIFO 3 (ADCSSFIFO3), offset 0x0A8 | 341 | | Register 17: | ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0), offset 0x04C | 342 | | Register 18: | ADC Sample Sequence FIFO 1 Status (ADCSSFSTAT1), offset 0x06C | 342 | | Register 19: | ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C | 342 | | Register 20: | ADC Sample Sequence FIFO 3 Status (ADCSSFSTAT3), offset 0x0AC | 342 | | Register 21: | ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060 | 343 | | Register 22: | ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080 | 343 | | Register 23: | ADC Sample Sequence Control 1 (ADCSSCTL1), offset 0x064 | 344 | | Register 24: | ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084 | 344 | | Register 25: | ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3), offset 0x0A0 | 346 | | Register 26: | ADC Sample Sequence Control 3 (ADCSSCTL3), offset 0x0A4 | 347 | | Universal A | synchronous Receivers/Transmitters (UARTs) | 348 | | | UART Data (UARTDR), offset 0x000 | | | Register 2: | UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 | 359 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Register 3: | UART Flag (UARTFR), offset 0x018 | 361 | | Register 4: | UART IrDA Low-Power Register (UARTILPR), offset 0x020 | 363 | | Register 5: | UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 | 364 | | Register 6: | UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 | 365 | | Register 7: | UART Line Control (UARTLCRH), offset 0x02C | 366 | | Register 8: | UART Control (UARTCTL), offset 0x030 | 368 | | Register 9: | UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 | 370 | | Register 10: | UART Interrupt Mask (UARTIM), offset 0x038 | 372 | | Register 11: | UART Raw Interrupt Status (UARTRIS), offset 0x03C | 374 | | Register 12: | UART Masked Interrupt Status (UARTMIS), offset 0x040 | 375 | | Register 13: | UART Interrupt Clear (UARTICR), offset 0x044 | 376 | | Register 14: | UART DMA Control (UARTDMACTL), offset 0x048 | 378 | | Register 15: | UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 | 379 | | Register 16: | UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 | 380 | | Register 17: | UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 | 381 | | Register 18: | UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC | 382 | | Register 19: | UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 | 383 | | Register 20: | UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 | 384 | | Register 21: | UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 | 385 | | Register 22: | UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC | | | Register 23: | UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 | 387 | | Register 24: | UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 | | | Register 25: | UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 | | | Register 26: | UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC | | | Synchrono | us Carial Interfess (CCI) | 204 | | O y I I C I II C I I C | us senai intenace (551) | 391 | | | us Serial Interface (SSI) | 404 | | Register 1: | SSI Control 0 (SSICR0), offset 0x000 | 404 | | Register 1:<br>Register 2: | SSI Control 0 (SSICR0), offset 0x000 | 404<br>406 | | Register 1:<br>Register 2:<br>Register 3: | SSI Control 0 (SSICR0), offset 0x000 | 404<br>406<br>408 | | Register 1:<br>Register 2:<br>Register 3:<br>Register 4: | SSI Control 0 (SSICR0), offset 0x000 | | | Register 1:<br>Register 2:<br>Register 3:<br>Register 4:<br>Register 5: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: | SSI Control 0 (SSICR0), offset 0x000 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: | SSI Control 0 (SSICR0), offset 0x000 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 8: Register 10: Register 11: Register 12: Register 13: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: Register 15: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 0 (SSIPeriphID7), offset 0xFDC | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: Register 15: Register 16: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 7 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE0 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: Register 15: Register 15: Register 16: Register 17: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 7 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: Register 15: Register 16: Register 16: Register 17: Register 17: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE0 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFE8 SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFE6 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 14: Register 15: Register 15: Register 16: Register 17: Register 17: Register 17: Register 19: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 0 (SSIPeriphID1), offset 0xFE0 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFE6 SSI Peripheral Identification 0 (SSIPeriphID3), offset 0xFE6 SSI Peripheral Identification 0 (SSIPeriphID3), offset 0xFE6 SSI Peripheral Identification 0 (SSIPERIPHID3), offset 0xFE6 SSI Peripheral Identification 0 (SSIPERIPHID3), offset 0xFE6 | | | Register 1: Register 2: Register 3: Register 4: Register 5: Register 6: Register 7: Register 8: Register 9: Register 10: Register 11: Register 12: Register 13: Register 14: Register 15: Register 16: Register 16: Register 17: Register 17: | SSI Control 0 (SSICR0), offset 0x000 SSI Control 1 (SSICR1), offset 0x004 SSI Data (SSIDR), offset 0x008 SSI Status (SSISR), offset 0x00C SSI Clock Prescale (SSICPSR), offset 0x010 SSI Interrupt Mask (SSIIM), offset 0x014 SSI Raw Interrupt Status (SSIRIS), offset 0x018 SSI Masked Interrupt Status (SSIMIS), offset 0x01C SSI Interrupt Clear (SSIICR), offset 0x020 SSI DMA Control (SSIDMACTL), offset 0x024 SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE0 SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFE8 SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFE6 | | | Inter-Integra | ated Circuit (I <sup>2</sup> C) Interface | 430 | |------------------------------|-------------------------------------------------------------------------|-----| | Register 1: | I <sup>2</sup> C Master Slave Address (I2CMSA), offset 0x000 | 444 | | Register 2: | I <sup>2</sup> C Master Control/Status (I2CMCS), offset 0x004 | 445 | | Register 3: | I <sup>2</sup> C Master Data (I2CMDR), offset 0x008 | 449 | | Register 4: | I <sup>2</sup> C Master Timer Period (I2CMTPR), offset 0x00C | 450 | | Register 5: | I <sup>2</sup> C Master Interrupt Mask (I2CMIMR), offset 0x010 | 451 | | Register 6: | I <sup>2</sup> C Master Raw Interrupt Status (I2CMRIS), offset 0x014 | 452 | | Register 7: | I <sup>2</sup> C Master Masked Interrupt Status (I2CMMIS), offset 0x018 | 453 | | Register 8: | I <sup>2</sup> C Master Interrupt Clear (I2CMICR), offset 0x01C | 454 | | Register 9: | I <sup>2</sup> C Master Configuration (I2CMCR), offset 0x020 | 455 | | Register 10: | I <sup>2</sup> C Slave Own Address (I2CSOAR), offset 0x000 | 457 | | Register 11: | I <sup>2</sup> C Slave Control/Status (I2CSCSR), offset 0x004 | 458 | | Register 12: | I <sup>2</sup> C Slave Data (I2CSDR), offset 0x008 | 460 | | Register 13: | I <sup>2</sup> C Slave Interrupt Mask (I2CSIMR), offset 0x00C | 461 | | Register 14: | I <sup>2</sup> C Slave Raw Interrupt Status (I2CSRIS), offset 0x010 | 462 | | Register 15: | I <sup>2</sup> C Slave Masked Interrupt Status (I2CSMIS), offset 0x014 | 463 | | Register 16: | I <sup>2</sup> C Slave Interrupt Clear (I2CSICR), offset 0x018 | 464 | | Pulse Width | n Modulator (PWM) | | | Register 1: | PWM Master Control (PWMCTL), offset 0x000 | | | Register 2: | PWM Time Base Sync (PWMSYNC), offset 0x004 | | | Register 3: | PWM Output Enable (PWMENABLE), offset 0x008 | | | Register 4: | PWM Output Inversion (PWMINVERT), offset 0x00C | | | Register 5: | PWM Output Fault (PWMFAULT), offset 0x010 | 478 | | Register 6: | PWM Interrupt Enable (PWMINTEN), offset 0x014 | 479 | | Register 7: | PWM Raw Interrupt Status (PWMRIS), offset 0x018 | | | Register 8: | PWM Interrupt Status and Clear (PWMISC), offset 0x01C | 481 | | Register 9: | PWM Status (PWMSTATUS), offset 0x020 | | | Register 10: | PWM0 Control (PWM0CTL), offset 0x040 | | | Register 11: | PWM1 Control (PWM1CTL), offset 0x080 | | | Register 12: | PWM2 Control (PWM2CTL), offset 0x0C0 | | | Register 13: | PWM0 Interrupt and Trigger Enable (PWM0INTEN), offset 0x044 | | | Register 14: | PWM1 Interrupt and Trigger Enable (PWM1INTEN), offset 0x084 | | | Register 15: | PWM2 Interrupt and Trigger Enable (PWM2INTEN), offset 0x0C4 | | | Register 16: | PWM0 Raw Interrupt Status (PWM0RIS), offset 0x048 | | | Register 17: | PWM1 Raw Interrupt Status (PWM1RIS), offset 0x088 | | | Register 18: | PWM2 Raw Interrupt Status (PWM2RIS), offset 0x0C8 | | | Register 19: | PWM0 Interrupt Status and Clear (PWM0ISC), offset 0x04C | | | Register 20: | PWM1 Interrupt Status and Clear (PWM1ISC), offset 0x08C | | | Register 21: | PWM2 Interrupt Status and Clear (PWM2ISC), offset 0x0CC | | | Register 22:<br>Register 23: | PWM0 Load (PWM0LOAD), offset 0x050 PWM1 Load (PWM1LOAD), offset 0x090 | | | Register 24: | PWM2 Load (PWM2LOAD), offset 0x090 | | | Register 25: | PWM0 Counter (PWM0COUNT), offset 0x054 | | | Register 26: | PWM1 Counter (PWM1COUNT), offset 0x034 | | | Register 27: | PWM2 Counter (PWM2COUNT), offset 0x094 | | | Register 28: | PWM0 Compare A (PWM0CMPA), offset 0x058 | | | Register 29: | PWM1 Compare A (PWM1CMPA), offset 0x098 | | | | P = - 1 | | | Register 30: | PWM2 Compare A (PWM2CMPA), offset 0x0D8 | 493 | |--------------|--------------------------------------------------------------|-----| | Register 31: | PWM0 Compare B (PWM0CMPB), offset 0x05C | 494 | | Register 32: | PWM1 Compare B (PWM1CMPB), offset 0x09C | 494 | | Register 33: | PWM2 Compare B (PWM2CMPB), offset 0x0DC | 494 | | Register 34: | PWM0 Generator A Control (PWM0GENA), offset 0x060 | 495 | | Register 35: | PWM1 Generator A Control (PWM1GENA), offset 0x0A0 | 495 | | Register 36: | PWM2 Generator A Control (PWM2GENA), offset 0x0E0 | 495 | | Register 37: | PWM0 Generator B Control (PWM0GENB), offset 0x064 | 498 | | Register 38: | PWM1 Generator B Control (PWM1GENB), offset 0x0A4 | 498 | | Register 39: | PWM2 Generator B Control (PWM2GENB), offset 0x0E4 | 498 | | Register 40: | PWM0 Dead-Band Control (PWM0DBCTL), offset 0x068 | 501 | | Register 41: | PWM1 Dead-Band Control (PWM1DBCTL), offset 0x0A8 | 501 | | Register 42: | PWM2 Dead-Band Control (PWM2DBCTL), offset 0x0E8 | | | Register 43: | PWM0 Dead-Band Rising-Edge Delay (PWM0DBRISE), offset 0x06C | 502 | | Register 44: | PWM1 Dead-Band Rising-Edge Delay (PWM1DBRISE), offset 0x0AC | 502 | | Register 45: | PWM2 Dead-Band Rising-Edge Delay (PWM2DBRISE), offset 0x0EC | 502 | | Register 46: | PWM0 Dead-Band Falling-Edge-Delay (PWM0DBFALL), offset 0x070 | 503 | | Register 47: | PWM1 Dead-Band Falling-Edge-Delay (PWM1DBFALL), offset 0x0B0 | 503 | | Register 48: | PWM2 Dead-Band Falling-Edge-Delay (PWM2DBFALL), offset 0x0F0 | 503 | | Quadrature | Encoder Interface (QEI) | 504 | | Register 1: | QEI Control (QEICTL), offset 0x000 | 509 | | Register 2: | QEI Status (QEISTAT), offset 0x004 | 511 | | Register 3: | QEI Position (QEIPOS), offset 0x008 | | | Register 4: | QEI Maximum Position (QEIMAXPOS), offset 0x00C | 513 | | Register 5: | QEI Timer Load (QEILOAD), offset 0x010 | 514 | | Register 6: | QEI Timer (QEITIME), offset 0x014 | 515 | | Register 7: | QEI Velocity Counter (QEICOUNT), offset 0x018 | 516 | | Register 8: | QEI Velocity (QEISPEED), offset 0x01C | 517 | | Register 9: | QEI Interrupt Enable (QEIINTEN), offset 0x020 | | | Register 10: | QEI Raw Interrupt Status (QEIRIS), offset 0x024 | 519 | | Register 11: | QEI Interrupt Status and Clear (QEIISC), offset 0x028 | 520 | | | | | ## **About This Document** This data sheet provides reference information for the LM3S1627 microcontroller, describing the functional blocks of the system-on-chip (SoC) device designed around the ARM® Cortex™-M3 core. #### **Audience** This manual is intended for system software developers, hardware designers, and application developers. ## **About This Manual** This document is organized into sections that correspond to each major feature. #### **Related Documents** The following documents are referenced by the data sheet, and available on the documentation CD or from the Luminary Micro web site at www.luminarymicro.com: - ARM® Cortex™-M3 Technical Reference Manual - ARM® CoreSight Technical Reference Manual - ARM® v7-M Architecture Application Level Reference Manual - Stellaris<sup>®</sup> Peripheral Driver Library User's Guide - Stellaris<sup>®</sup> ROM User's Guide The following related documents are also referenced: IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture This documentation list was current as of publication date. Please check the Luminary Micro web site for additional documentation, including application notes and white papers. #### **Documentation Conventions** This document uses the conventions shown in Table 1 on page 20. **Table 1. Documentation Conventions** | Notation | Meaning | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | General Register Nota | General Register Notation | | | REGISTER | APB registers are indicated in uppercase bold. For example, <b>PBORCTL</b> is the Power-On and Brown-Out Reset Control register. If a register name contains a lowercase n, it represents more than one register. For example, <b>SRCRn</b> represents any (or all) of the three Software Reset Control registers: <b>SRCR0</b> , <b>SRCR1</b> , and <b>SRCR2</b> . | | | bit | A single bit in a register. | | | bit field | Two or more consecutive and related bits. | | | offset 0xnnn | A hexadecimal increment to a register's address, relative to that module's base address as specified in "Memory Map" on page 44. | | | Notation | Meaning | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register N | Registers are numbered consecutively throughout the document to aid in referencing them. The register number has no meaning to software. | | reserved | Register bits marked <i>reserved</i> are reserved for future use. In most cases, reserved bits are set to 0; however, user software should not rely on the value of a reserved bit. To provide software compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | уу:хх | The range of register bits inclusive from xx to yy. For example, 31:15 means bits 15 through 31 in that register. | | Register Bit/Field<br>Types | This value in the register bit diagram indicates whether software running on the controller can change the value of the bit field. | | RC | Software can read this field. The bit or field is cleared by hardware after reading the bit/field. | | RO | Software can read this field. Always write the chip reset value. | | R/W | Software can read or write this field. | | R/W1C | Software can read or write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. | | | This register type is primarily used for clearing interrupt status bits where the read operation provides the interrupt status and the write of the read value clears only the interrupts being reported at the time the register was read. | | R/W1S | Software can read or write a 1 to this field. A write of a 0 to a R/W1S bit does not affect the bit value in the register. | | W1C | Software can write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. A read of the register returns no meaningful data. | | | This register is typically used to clear the corresponding bit in an interrupt register. | | WO | Only a write by software is valid; a read of the register returns no meaningful data. | | Register Bit/Field<br>Reset Value | This value in the register bit diagram shows the bit/field value after any reset, unless noted. | | 0 | Bit cleared to 0 on chip reset. | | 1 | Bit set to 1 on chip reset. | | - | Nondeterministic. | | Pin/Signal Notation | | | [] | Pin alternate function; a pin defaults to the signal without the brackets. | | pin | Refers to the physical connection on the package. | | signal | Refers to the electrical signal encoding of a pin. | | assert a signal | Change the value of the signal from the logically False state to the logically True state. For active High signals, the asserted signal value is 1 (High); for active Low signals, the asserted signal value is 0 (Low). The active polarity (High or Low) is defined by the signal name (see SIGNAL and SIGNAL below). | | deassert a signal | Change the value of the signal from the logically True state to the logically False state. | | SIGNAL | Signal names are in uppercase and in the Courier font. An overbar on a signal name indicates that it is active Low. To assert SIGNAL is to drive it Low; to deassert SIGNAL is to drive it High. | | SIGNAL | Signal names are in uppercase and in the Courier font. An active High signal has no overbar. To assert SIGNAL is to drive it High; to deassert SIGNAL is to drive it Low. | | Numbers | | | X | An uppercase X indicates any of several values is allowed, where X can be any legal pattern. For example, a binary value of 0X00 can be either 0100 or 0000, a hex value of 0xX is 0x0 or 0x1, and so on. | | Notation | Meaning | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x | Hexadecimal numbers have a prefix of 0x. For example, 0x00FF is the hexadecimal number FF. | | | All other numbers within register tables are assumed to be binary. Within conceptual information, binary numbers are indicated with a b suffix, for example, 1011b, and decimal numbers are written without a prefix or suffix. | ## 1 Architectural Overview The Luminary Micro Stellaris<sup>®</sup> family of microcontrollers—the first ARM® Cortex<sup>™</sup>-M3 based controllers—brings high-performance 32-bit computing to cost-sensitive embedded microcontroller applications. These pioneering parts deliver customers 32-bit performance at a cost equivalent to legacy 8- and 16-bit devices, all in a package with a small footprint. The Stellaris<sup>®</sup> family offers efficient performance and extensive integration, favorably positioning the device into cost-conscious applications requiring significant control-processing and connectivity capabilities. The Stellaris<sup>®</sup> LM3S1000 series extends the Stellaris<sup>®</sup> family with larger on-chip memories, enhanced power management, and expanded I/O and control capabilities. The LM3S1627 microcontroller is targeted for industrial applications, including remote monitoring, electronic point-of-sale machines, test and measurement equipment, network appliances and switches, factory automation, HVAC and building control, gaming equipment, motion control, medical instrumentation, and fire and security. In addition, the LM3S1627 microcontroller offers the advantages of ARM's widely available development tools, System-on-Chip (SoC) infrastructure IP applications, and a large user community. Additionally, the microcontroller uses ARM's Thumb®-compatible Thumb-2 instruction set to reduce memory requirements and, thereby, cost. Finally, the LM3S1627 microcontroller is code-compatible to all members of the extensive Stellaris® family; providing flexibility to fit our customers' precise needs. Luminary Micro offers a complete solution to get to market quickly, with evaluation and development boards, white papers and application notes, an easy-to-use peripheral driver library, and a strong support, sales, and distributor network. See "Ordering and Contact Information" on page 583 for ordering information for Stellaris<sup>®</sup> family devices. ## 1.1 Product Features The LM3S1627 microcontroller includes the following product features: - 32-Bit RISC Performance - 32-bit ARM® Cortex™-M3 v7M architecture optimized for small-footprint embedded applications - System timer (SysTick), providing a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism - Thumb®-compatible Thumb-2-only instruction set processor core for high code density - 50-MHz operation - Hardware-division and single-cycle-multiplication - Integrated Nested Vectored Interrupt Controller (NVIC) providing deterministic interrupt handling - 29 interrupts with eight priority levels - Memory protection unit (MPU), providing a privileged mode for protected operating system functionality - Unaligned data access, enabling data to be efficiently packed into memory - Atomic bit manipulation (bit-banding), delivering maximum memory utilization and streamlined peripheral control #### Internal Memory - 128 KB single-cycle flash - User-managed flash block protection on a 2-KB block basis - · User-managed flash data programming - User-defined and managed flash-protection block - 32 KB single-cycle SRAM - Pre-programmed ROM containing the Stellaris<sup>®</sup> family peripheral driver library (DriverLib) and Stellaris<sup>®</sup> boot loader #### DMA Controller - ARM PrimeCell® 32-channel configurable μDMA controller - Support for multiple transfer modes: - · Basic, for simple transfer scenarios - Ping-pong, for continuous data flow to/from peripherals - Scatter-gather, from a programmable list of arbitrary transfers initiated from a single request - Dedicated channels for supported peripherals - One channel each for receive and transmit path for bidirectional peripherals - Dedicated channel for software-initiated transfers - Independently configured and operated channels - Per-channel configurable bus arbitration scheme - Two levels of priority - Design optimizations for improved bus access performance between μDMA controller and the processor core: - µDMA controller access is subordinate to core access - · RAM striping - · Peripheral bus segmentation - Data sizes of 8, 16, and 32 bits - Source and destination address increment size of byte, half-word, word, or no increment - Maskable device requests - Optional software initiated requests for any channel - Interrupt on transfer completion, with a separate interrupt per channel - General-Purpose Timers - Four General-Purpose Timer Modules (GPTM), each of which provides two 16-bit timers. Each GPTM can be configured to operate independently: - · As a single 32-bit timer - · As one 32-bit Real-Time Clock (RTC) to event capture - For Pulse Width Modulation (PWM) - To trigger analog-to-digital conversions - 32-bit Timer modes - · Programmable one-shot timer - · Programmable periodic timer - Real-Time Clock when using an external 32.768-KHz clock as the input - User-enabled stalling in periodic and one-shot mode when the controller asserts the CPU Halt flag during debug - ADC event trigger - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler - · Programmable one-shot timer - Programmable periodic timer - User-enabled stalling when the controller asserts CPU Halt flag during debug - ADC event trigger - 16-bit Input Capture modes - Input edge count capture - Input edge time capture - 16-bit PWM mode - Simple PWM mode with software-programmable output inversion of the PWM signal - ARM FiRM-compliant Watchdog Timer - 32-bit down counter with a programmable load register - Separate watchdog clock with an enable - Programmable interrupt generation logic with interrupt masking - Lock register protection from runaway software - Reset generation logic with an enable/disable - User-enabled stalling when the controller asserts the CPU Halt flag during debug - Synchronous Serial Interface (SSI) - Master or slave operation - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing - Direct memory access (DMA) #### UART - Two fully programmable 16C550-type UARTs with IrDA support - Separate 16x8 transmit (TX) and 16x12 receive (RX) FIFOs to reduce CPU interrupt service loading - Programmable baud-rate generator allowing speeds up to 3.125 Mbps - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Standard asynchronous communication bits for start, stop, and parity - False-start-bit detection - Line-break generation and detection - Direct memory access (DMA) #### ADC - Single- and differential-input configurations - Four 10-bit channels (inputs) when used as single-ended inputs - Sample rate of 500 thousand samples/second - Flexible, configurable analog-to-digital conversion - Four programmable sample conversion sequences from one to eight entries long, with corresponding conversion result FIFOs - Each sequence triggered by software or internal event (timers, PWM or GPIO) - On-chip temperature sensor ## ■ I<sup>2</sup>C - Master and slave receive and transmit operation with transmission speed up to 100 Kbps in Standard mode and 400 Kbps in Fast mode - Interrupt generation - Master with arbitration and clock synchronization, multimaster support, and 7-bit addressing mode #### PWM - Three PWM generator blocks, each with one 16-bit counter, two comparators, a PWM generator, and a dead-band generator - One fault inputs in hardware to condition low-latency shutdown - One 16-bit counter - Runs in Down or Up/Down mode - Output frequency controlled by a 16-bit load value - · Load value updates can be synchronized - · Produces output signals at zero and load value - Two PWM comparators - · Comparator value updates can be synchronized - · Produces output signals on match - PWM generator - Output PWM signal is constructed based on actions taken as a result of the counter and PWM comparator output signals - · Produces two independent PWM signals - Dead-band generator - Produces two PWM signals with programmable dead-band delays suitable for driving a half-H bridge - Can be bypassed, leaving input PWM signals unmodified - Flexible output control block with PWM output enable of each PWM signal - · PWM output enable of each PWM signal - Optional output inversion of each PWM signal (polarity control) - · Optional fault handling for each PWM signal - · Synchronization of timers in the PWM generator blocks - · Synchronization of timer/comparator updates across the PWM generator blocks - Interrupt status summary of the PWM generator blocks - Can initiate an ADC sample sequence #### QEI - Hardware position integrator tracks the encoder position - Velocity capture using built-in timer - Interrupt generation on index pulse, velocity-timer expiration, direction change, and quadrature error detection #### GPIOs - 0-33 GPIOs, depending on configuration - 5-V-tolerant input/outputs - Programmable interrupt generation as either edge-triggered or level-sensitive - Low interrupt latency; as low as 6 cycles and never more than 12 cycles - Bit masking in both read and write operations through address lines - Can initiate an ADC sample sequence - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration: - Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - Slew rate control for the 8-mA drive - Open drain enables - Digital input enables #### Power - On-chip Low Drop-Out (LDO) voltage regulator, with programmable output user-adjustable from 2.25 V to 2.75 V - Low-power options on controller: Sleep and Deep-sleep modes - Low-power options for peripherals: software controls shutdown of individual peripherals - User-enabled LDO unregulated voltage detection and automatic reset - 3.3-V supply brown-out detection and reporting via interrupt or reset - Flexible Reset Sources - Power-on reset (POR) - Reset pin assertion - Brown-out (BOR) detector alerts to system power drops - Software reset - Watchdog timer reset - Internal low drop-out (LDO) regulator output goes unregulated - Additional Features - Six reset sources - Programmable clock source control - Clock gating to individual peripherals for power savings - IEEE 1149.1-1990 compliant Test Access Port (TAP) controller - Debug access via JTAG and Serial Wire interfaces - Full JTAG boundary scan - Industrial-range 64-pin RoHS-compliant LQFP package ## 1.2 Target Applications - Remote monitoring - Electronic point-of-sale (POS) machines - Test and measurement equipment - Network appliances and switches - Factory automation - HVAC and building control - Gaming equipment - Motion control - Medical instrumentation - Fire and security - Power and energy - Transportation ## 1.3 High-Level Block Diagram Figure 1-1 on page 31 represents the full set of features in the Stellaris<sup>®</sup> 1000 series of devices; not all features may be available on the LM3S1627 microcontroller. Figure 1-1. Stellaris® 1000 Series High-Level Block Diagram ## 1.4 Functional Overview The following sections provide an overview of the features of the LM3S1627 microcontroller. The page number in parenthesis indicates where that feature is discussed in detail. Ordering and support information can be found in "Ordering and Contact Information" on page 583. #### 1.4.1 ARM Cortex™-M3 ## 1.4.1.1 Processor Core (see page 38) All members of the Stellaris<sup>®</sup> product family, including the LM3S1627 microcontroller, are designed around an ARM Cortex<sup>™</sup>-M3 processor core. The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. "ARM Cortex-M3 Processor Core" on page 38 provides an overview of the ARM core; the core is detailed in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ### 1.4.1.2 System Timer (SysTick) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. ### 1.4.1.3 Nested Vectored Interrupt Controller (NVIC) The LM3S1627 controller includes the ARM Nested Vectored Interrupt Controller (NVIC) on the ARM® Cortex™-M3 core. The NVIC and Cortex-M3 prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Software can set eight priority levels on 7 exceptions (system handlers) and 29 interrupts. "Interrupts" on page 47 provides an overview of the NVIC controller and the interrupt map. Exceptions and interrupts are detailed in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 1.4.1.4 Direct Memory Access (see page 153) The LM3S1627 microcontroller includes a Direct Memory Access (DMA) controller, known as micro-DMA ( $\mu$ DMA). The $\mu$ DMA controller provides a way to offload data transfer tasks from the Cortex-M3 processor, allowing for more effecient use of the processor and the expanded available bus bandwidth. The $\mu$ DMA controller can perform transfers between memory and peripherals. It has dedicated channels for each supported peripheral and can be programmed to automatically perform transfers between peripherals and memory as the peripheral is ready to transfer more data. The $\mu$ DMA controller also supports sophisticated transfer modes such as ping-pong and scatter-gather, which allows the processor to set up a list of transfer tasks for the controller. ## 1.4.2 Motor Control Peripherals To enhance motor control, the LM3S1627 controller features Pulse Width Modulation (PWM) outputs and the Quadrature Encoder Interface (QEI). #### 1.4.2.1 PWM Pulse width modulation (PWM) is a powerful technique for digitally encoding analog signal levels. High-resolution counters are used to generate a square wave, and the duty cycle of the square wave is modulated to encode an analog signal. Typical applications include switching power supplies and motor control. On the LM3S1627, PWM motion control functionality can be achieved through: - Dedicated, flexible motion control hardware using the PWM pins - The motion control features of the general-purpose timers using the CCP pins #### PWM Pins (see page 465) The LM3S1627 PWM module consists of three PWM generator blocks and a control block. Each PWM generator block contains one timer (16-bit down or up/down counter), two comparators, a PWM signal generator, a dead-band generator, and an interrupt/ADC-trigger selector. The control block determines the polarity of the PWM signals, and which signals are passed through to the pins. Each PWM generator block produces two PWM signals that can either be independent signals or a single pair of complementary signals with dead-band delays inserted. The output of the PWM generation blocks are managed by the output control block before being passed to the device pins. #### CCP Pins (see page 265) The General-Purpose Timer Module's CCP (Capture Compare PWM) pins are software programmable to support a simple PWM mode with a software-programmable output inversion of the PWM signal. #### Fault Pins (see "Fault Conditions") The LM3S1627 PWM module includes one fault-condition handling inputs to quickly provide low-latency shutdown and prevent damage to the motor being controlled. ## 1.4.2.2 QEI (see page 504) A quadrature encoder, also known as a 2-channel incremental encoder, converts linear displacement into a pulse signal. By monitoring both the number of pulses and the relative phase of the two signals, you can track the position, direction of rotation, and speed. In addition, a third channel, or index signal, can be used to reset the position counter. The Stellaris quadrature encoder with index (QEI) module interprets the code produced by a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, it can capture a running estimate of the velocity of the encoder wheel. ## 1.4.3 Analog Peripherals To handle analog signals, the LM3S1627 microcontroller offers an Analog-to-Digital Converter (ADC). #### 1.4.3.1 ADC (see page 316) An analog-to-digital converter (ADC) is a peripheral that converts a continuous analog voltage to a discrete digital number. The LM3S1627 ADC module features 10-bit conversion resolution and supports four input channels, plus an internal temperature sensor. Four buffered sample sequences allow rapid sampling of up to eight analog input sources without controller intervention. Each sample sequence provides flexible programming with fully configurable input source, trigger events, interrupt generation, and sequence priority. ## 1.4.4 Serial Communications Peripherals The LM3S1627 controller supports both asynchronous and synchronous serial communications with: - Two fully programmable 16C550-type UARTs - One SSI module - One I<sup>2</sup>C module #### 1.4.4.1 **UART** (see page 348) A Universal Asynchronous Receiver/Transmitter (UART) is an integrated circuit used for RS-232C serial communications, containing a transmitter (parallel-to-serial converter) and a receiver (serial-to-parallel converter), each clocked separately. The LM3S1627 controller includes two fully programmable 16C550-type UARTs that support data transfer speeds up to 3.125 Mbps. (Although similar in functionality to a 16C550 UART, it is not register-compatible.) In addition, each UART is capable of supporting IrDA. Separate 16x8 transmit (TX) and 16x12 receive (RX) FIFOs reduce CPU interrupt service loading. The UART can generate individually masked interrupts from the RX, TX, modem status, and error conditions. The module provides a single combined interrupt when any of the interrupts are asserted and are unmasked. #### 1.4.4.2 SSI (see page 391) Synchronous Serial Interface (SSI) is a four-wire bi-directional communications interface. The LM3S1627 controller includes one SSI module that provides the functionality for synchronous serial communications with peripheral devices, and can be configured to use the Freescale SPI, MICROWIRE, or TI synchronous serial interface frame formats. The size of the data frame is also configurable, and can be set between 4 and 16 bits, inclusive. The SSI module performs serial-to-parallel conversion on data received from a peripheral device, and parallel-to-serial conversion on data transmitted to a peripheral device. The TX and RX paths are buffered with internal FIFOs, allowing up to eight 16-bit values to be stored independently. The SSI module can be configured as either a master or slave device. As a slave device, the SSI module can also be configured to disable its output, which allows a master device to be coupled with multiple slave devices. The SSI module also includes a programmable bit rate clock divider and prescaler to generate the output serial clock derived from the SSI module's input clock. Bit rates are generated based on the input clock and the maximum bit rate is determined by the connected peripheral. ## 1.4.4.3 I<sup>2</sup>C (see page 430) The Inter-Integrated Circuit (I<sup>2</sup>C) bus provides bi-directional data transfer through a two-wire design (a serial data line SDA and a serial clock line SCL). The I<sup>2</sup>C bus interfaces to external I<sup>2</sup>C devices such as serial memory (RAMs and ROMs), networking devices, LCDs, tone generators, and so on. The I<sup>2</sup>C bus may also be used for system testing and diagnostic purposes in product development and manufacture. The LM3S1627 controller includes one I<sup>2</sup>C module that provides the ability to communicate to other IC devices over an I<sup>2</sup>C bus. The I<sup>2</sup>C bus supports devices that can both transmit and receive (write and read) data. Devices on the I<sup>2</sup>C bus can be designated as either a master or a slave. The I<sup>2</sup>C module supports both sending and receiving data as either a master or a slave, and also supports the simultaneous operation as both a master and a slave. The four I<sup>2</sup>C modes are: Master Transmit, Master Receive, Slave Transmit, and Slave Receive. A Stellaris<sup>®</sup> I<sup>2</sup>C module can operate at two speeds: Standard (100 Kbps) and Fast (400 Kbps). Both the I<sup>2</sup>C master and slave can generate interrupts. The I<sup>2</sup>C master generates interrupts when a transmit or receive operation completes (or aborts due to an error). The I<sup>2</sup>C slave generates interrupts when data has been sent or requested by a master. ## 1.4.5 System Peripherals ## 1.4.5.1 Programmable GPIOs (see page 214) General-purpose input/output (GPIO) pins offer flexibility for a variety of connections. The Stellaris<sup>®</sup> GPIO module is comprised of five physical GPIO blocks, each corresponding to an individual GPIO port. The GPIO module is FiRM-compliant (compliant to the ARM Foundation IP for Real-Time Microcontrollers specification) and supports 0-33 programmable input/output pins. The number of GPIOs available depends on the peripherals being used (see "Signal Tables" on page 522 for the signals available to each GPIO pin). The GPIO module features programmable interrupt generation as either edge-triggered or level-sensitive on all pins, programmable control for GPIO pad configuration, and bit masking in both read and write operations through address lines. Pins configured as digital inputs are Schmitt-triggered. #### 1.4.5.2 Four Programmable Timers (see page 259) Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris<sup>®</sup> General-Purpose Timer Module (GPTM) contains four GPTM blocks. Each GPTM block provides two 16-bit timers/counters that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). Timers can also be used to trigger analog-to-digital (ADC) conversions. When configured in 32-bit mode, a timer can run as a Real-Time Clock (RTC), one-shot timer or periodic timer. When in 16-bit mode, a timer can run as a one-shot timer or periodic timer, and can extend its precision by using an 8-bit prescaler. A 16-bit timer can also be configured for event capture or Pulse Width Modulation (PWM) generation. #### 1.4.5.3 Watchdog Timer (see page 293) A watchdog timer can generate nonmaskable interrupts (NMIs) or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or to the failure of an external device to respond in the expected way. The Stellaris<sup>®</sup> Watchdog Timer module consists of a 32-bit down counter, a programmable load register, interrupt generation logic, and a locking register. The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. ## 1.4.6 Memory Peripherals The LM3S1627 controller offers both single-cycle SRAM and single-cycle Flash memory. #### 1.4.6.1 SRAM (see page 124) The LM3S1627 static random access memory (SRAM) controller supports 32 KB SRAM. The internal SRAM of the Stellaris<sup>®</sup> devices is located at offset 0x0000.0000 of the device memory map. To reduce the number of time-consuming read-modify-write (RMW) operations, ARM has introduced *bit-banding* technology in the new Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. ## 1.4.6.2 Flash (see page 125) The LM3S1627 Flash controller supports 128 KB of flash memory. The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. These blocks are paired into a set of 2-KB blocks that can be individually protected. The blocks can be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. #### 1.4.6.3 ROM The LM3S1627 microcontroller ships with the Stellaris<sup>®</sup> family Peripheral Driver Library conveniently preprogrammed in read-only memory (ROM). The Stellaris<sup>®</sup> Peripheral Driver Library is a royalty-free software library for controlling on-chip peripherals, and includes a boot-loader capability. The library performs both peripheral initialization and peripheral control functions, with a choice of polled or interrupt-driven peripheral support, and takes full advantage of the stellar interrupt performance of the ARM® Cortex™-M3 core. No special pragmas or custom assembly code prologue/epilogue functions are required. For applications that require in-field programmability, the royalty-free Stellaris<sup>®</sup> boot loader included in the Stellaris<sup>®</sup> Peripheral Driver Library can act as an application loader and support in-field firmware updates. #### 1.4.7 Additional Features #### 1.4.7.1 Memory Map (see page 44) A memory map lists the location of instructions and data in memory. The memory map for the LM3S1627 controller can be found in "Memory Map" on page 44. Register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. The ARM® Cortex™-M3 Technical Reference Manual provides further information on the memory map. #### 1.4.7.2 JTAG TAP Controller (see page 50) The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is composed of the standard four pins: TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the *IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture*. The Luminary Micro JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Luminary Micro JTAG instructions select the Luminary Micro TDO outputs. The multiplexer is controlled by the Luminary Micro JTAG controller, which has comprehensive programming for the ARM, Luminary Micro, and unimplemented JTAG instructions. ### 1.4.7.3 System Control and Clocks (see page 62) System control determines the overall operation of the device. It provides information about the device, controls the clocking of the device and individual peripherals, and handles reset detection and reporting. #### 1.4.8 Hardware Details Details on the pins and package can be found in the following sections: - "Pin Diagram" on page 521 - "Signal Tables" on page 522 - "Operating Characteristics" on page 531 - "Electrical Characteristics" on page 532 - "Package Information" on page 543 # 2 ARM Cortex-M3 Processor Core The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Features include: - Compact core. - Thumb-2 instruction set, delivering the high-performance expected of an ARM core in the memory size usually associated with 8- and 16-bit devices; typically in the range of a few kilobytes of memory for microcontroller class applications. - Rapid application execution through Harvard architecture characterized by separate buses for instruction and data. - Exceptional interrupt handling, by implementing the register manipulations required for handling an interrupt in hardware. - Deterministic, fast interrupt processing: always 12 cycles, or just 6 cycles with tail-chaining - External non-maskable interrupt signal (NMI) available for immediate execution of NMI handler for safety critical applications. - Memory protection unit (MPU) to provide a privileged mode of operation for complex applications. - Migration from the ARM7™ processor family for better performance and power efficiency. - Full-featured debug solution with a: - Serial Wire JTAG Debug Port (SWJ-DP) - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints - Data Watchpoint and Trigger (DWT) unit for implementing watchpoints, trigger resources, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - Trace Port Interface Unit (TPIU) for bridging to a Trace Port Analyzer - Optimized for single-cycle flash usage - Three sleep modes with clock gating for low power - Single-cycle multiply instruction and hardware divide - Atomic operations - ARM Thumb2 mixed 16-/32-bit instruction set - 1.25 DMIPS/MHz The Stellaris<sup>®</sup> family of microcontrollers builds on this core to bring high-performance 32-bit computing to cost-sensitive embedded microcontroller applications, such as factory automation and control, industrial control power devices, building and home automation, and stepper motors. For more information on the ARM Cortex-M3 processor core, see the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. For information on SWJ-DP, see the *ARM*® *CoreSight Technical Reference Manual*. ### 2.1 Block Diagram Figure 2-1. CPU Block Diagram # 2.2 Functional Description Important: The ARM® Cortex™-M3 Technical Reference Manual describes all the features of an ARM Cortex-M3 in detail. However, these features differ based on the implementation. This section describes the Stellaris® implementation. Luminary Micro has implemented the ARM Cortex-M3 core as shown in Figure 2-1 on page 39. As noted in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*, several Cortex-M3 components are flexible in their implementation: SW/JTAG-DP, ETM, TPIU, the ROM table, the MPU, and the Nested Vectored Interrupt Controller (NVIC). Each of these is addressed in the sections that follow. ### 2.2.1 Serial Wire and JTAG Debug Luminary Micro has replaced the ARM SW-DP and JTAG-DP with the ARM CoreSight™-compliant Serial Wire JTAG Debug Port (SWJ-DP) interface. This means Chapter 12, "Debug Port," of the *ARM*® *Cortex™-M3 Technical Reference Manual* does not apply to Stellaris<sup>®</sup> devices. The SWJ-DP interface combines the SWD and JTAG debug ports into one module. See the CoreSight™ Design Kit Technical Reference Manual for details on SWJ-DP. ### 2.2.2 Embedded Trace Macrocell (ETM) ETM was not implemented in the Stellaris<sup>®</sup> devices. This means Chapters 15 and 16 of the *ARM*® *Cortex*™-*M3 Technical Reference Manual* can be ignored. ### 2.2.3 Trace Port Interface Unit (TPIU) The TPIU acts as a bridge between the Cortex-M3 trace data from the ITM, and an off-chip Trace Port Analyzer. The Stellaris<sup>®</sup> devices have implemented TPIU as shown in Figure 2-2 on page 40. This is similar to the non-ETM version described in the *ARM® Cortex™-M3 Technical Reference Manual*, however, SWJ-DP only provides SWV output for the TPIU. Figure 2-2. TPIU Block Diagram ### 2.2.4 ROM Table The default ROM table was implemented as described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ### 2.2.5 Memory Protection Unit (MPU) The Memory Protection Unit (MPU) is included on the LM3S1627 controller and supports the standard ARMv7 Protected Memory System Architecture (PMSA) model. The MPU provides full support for protection regions, overlapping protection regions, access permissions, and exporting memory attributes to the system. ### 2.2.6 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC): - Facilitates low-latency exception and interrupt handling - Controls power management - Implements system control registers The NVIC supports up to 240 dynamically reprioritizable interrupts each with up to 256 levels of priority. The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked (nested) interrupts to enable tail-chaining of interrupts. You can only fully access the NVIC from privileged mode, but you can pend interrupts in user-mode if you enable the Configuration Control Register (see the ARM® Cortex™-M3 Technical Reference Manual). Any other user-mode access causes a bus fault. All NVIC registers are accessible using byte, halfword, and word unless otherwise stated. ### 2.2.6.1 Interrupts The ARM® Cortex™-M3 Technical Reference Manual describes the maximum number of interrupts and interrupt priorities. The LM3S1627 microcontroller supports 29 interrupts with eight priority levels. In addition to the peripheral interrupts, the system also provides for a non-maskable interrupt. The NMI is generally used in safety critical applications where the immediate execution of an interrupt handler is required. The NMI signal is available as an external signal so that it may be generated by external circuitry The NMI is also used internally as part of the main oscillator verification circuitry. More information on the non-maskable interrupt is located in "Non-Maskable Interrupt" on page 65. ### 2.2.6.2 System Timer (SysTick) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. #### Functional Description The timer consists of three registers: - A control and status counter to configure its clock, enable the counter, enable the SysTick interrupt, and determine counter status. - The reload value for the counter, used to provide the counter's wrap value. - The current value of the counter. A fourth register, the SysTick Calibration Value Register, is not implemented in the Stellaris<sup>®</sup> devices. When enabled, the timer counts down from the reload value to zero, reloads (wraps) to the value in the SysTick Reload Value register on the next clock edge, then decrements on subsequent clocks. Writing a value of zero to the Reload Value register disables the counter on the next wrap. When the counter reaches zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads. Writing to the Current Value register clears the register and the COUNTFLAG status bit. The write does not trigger the SysTick exception logic. On a read, the current value is the value of the register at the time the register is accessed. If the core is in debug state (halted), the counter will not decrement. The timer is clocked with respect to a reference clock. The reference clock can be the core clock or an external clock source. #### SysTick Control and Status Register Use the SysTick Control and Status Register to enable the SysTick features. The reset is 0x0000.0000. | Bit/Field | Name | Туре | Reset | Description | | | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | 16 | COUNTFLAG | R/W | 0 | Count Flag | | | | | | | | Returns 1 if timer counted to 0 since last time this was read. Clears on read by application. If read by the debugger using the DAP, this bit is cleared on read-only if the MasterType bit in the AHB-AP Control Register is set to 0. Otherwise, the COUNTFLAG bit is not changed by the debugger read. | | | | 15:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | 2 | CLKSOURCE | R/W | 0 | Clock Source | | | | | | | | Value Description 0 External reference clock. (Not implemented for Stellaris microcontrollers.) 1 Core clock If no reference clock is provided, it is held at 1 and so gives the same time as the core clock. The core clock must be at least 2.5 times faster than the reference clock. | | | | | | | | If it is not, the count values are unpredictable. | | | | 1 | TICKINT | R/W | 0 | Tick Interrupt Value Description 0 Counting down to 0 does not generate the interrupt request to the NVIC. | | | | | | | | Software can use the COUNTFLAG to determine if ever counted to 0. | | | | | | | | 1 Counting down to 0 pends the SysTick handler. | | | | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ENABLE | R/W | 0 | Enable | | | | | | Value Description 0 Counter disabled. | | | | | | Counter operates in a multi-shot way. That is, counter loads with the Reload value and then begins counting down. On reaching 0, it sets the COUNTFLAG to 1 and optionally pends the SysTick handler, based on TICKINT. It then loads the Reload value again, and begins counting. | #### SysTick Reload Value Register Use the SysTick Reload Value Register to specify the start value to load into the current value register when the counter reaches 0. It can be any value between 1 and 0x00FF.FFFF. A start value of 0 is possible, but has no effect because the SysTick interrupt and COUNTFLAG are activated when counting from 1 to 0. Therefore, as a multi-shot timer, repeated over and over, it fires every N+1 clock pulse, where N is any value from 1 to 0x00FF.FFFF. So, if the tick interrupt is required every 100 clock pulses, 99 must be written into the RELOAD. If a new value is written on each tick interrupt, so treated as single shot, then the actual count down must be written. For example, if a tick is next required after 400 clock pulses, 400 must be written into the RELOAD. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | RELOAD | W1C | - | Reload Value to load into the SysTick Current Value Register when the counter reaches 0. | ### SysTick Current Value Register Use the SysTick Current Value Register to find the current value in the register. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | CURRENT | W1C | - | Current Value | | | | | | Current value at the time the register is accessed. No read-modify-write protection is provided, so change with care. | | | | | | This register is write-clear. Writing to it with any value clears the register to 0. Clearing this register also clears the COUNTFLAG bit of the SysTick Control and Status Register. | #### SysTick Calibration Value Register The SysTick Calibration Value register is not implemented. # 3 Memory Map The memory map for the LM3S1627 controller is provided in Table 3-1 on page 44. In this manual, register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. See also Chapter 4, "Memory Map" in the ARM® Cortex<sup>TM</sup>-M3 Technical Reference Manual. Table 3-1. Memory Map<sup>a</sup> | Start | End | Description | For details on registers, see page | |------------------|-------------|---------------------------------------------------|------------------------------------| | Memory | | | | | 0x0000.0000 | 0x0001.FFFF | On-chip flash <sup>b</sup> | 130 | | 0x0002.0000 | 0x00FF.FFFF | Reserved | - | | 0x0100.0000 | 0x0100.2BFF | On-chip ROM | 129 | | 0x0100.2C00 | 0x1FFF.FFFF | Reserved | - | | 0x2000.0000 | 0x2000.7FFF | Bit-banded on-chip SRAM <sup>c</sup> | 130 | | 0x2000.8000 | 0x21FF.FFFF | Reserved | - | | 0x2200.0000 | 0x220F.FFFF | Bit-band alias of 0x2000.0000 through 0x200F.FFFF | 124 | | 0x2210.0000 | 0x3FFF.FFFF | Reserved | - | | FiRM Peripherals | I | - | 1 | | 0x4000.0000 | 0x4000.0FFF | Watchdog timer | 295 | | 0x4000.1000 | 0x4000.3FFF | Reserved | - | | 0x4000.4000 | 0x4000.4FFF | GPIO Port A | 222 | | 0x4000.5000 | 0x4000.5FFF | GPIO Port B | 222 | | 0x4000.6000 | 0x4000.6FFF | GPIO Port C | 222 | | 0x4000.7000 | 0x4000.7FFF | GPIO Port D | 222 | | 0x4000.8000 | 0x4000.8FFF | SSI0 | 403 | | 0x4000.9000 | 0x4000.BFFF | Reserved | - | | 0x4000.C000 | 0x4000.CFFF | UART0 | 356 | | 0x4000.D000 | 0x4000.DFFF | UART1 | 356 | | 0x4000.E000 | 0x4001.FFFF | Reserved | - | | Peripherals | | | • | | 0x4002.0000 | 0x4002.07FF | I2C Master 0 | 443 | | 0x4002.0800 | 0x4002.0FFF | I2C Slave 0 | 456 | | 0x4002.1000 | 0x4002.3FFF | Reserved | - | | 0x4002.4000 | 0x4002.4FFF | GPIO Port E | 222 | | 0x4002.5000 | 0x4002.7FFF | Reserved | - | | 0x4002.8000 | 0x4002.8FFF | PWM | 473 | | 0x4002.9000 | 0x4002.BFFF | Reserved | - | | 0x4002.C000 | 0x4002.CFFF | QEI0 | 508 | | 0x4002.D000 | 0x4002.FFFF | Reserved | - | | 0x4003.0000 | 0x4003.0FFF | Timer0 | 270 | | 0x4003.1000 | 0x4003.1FFF | Timer1 | 270 | | Start | End | Description | For details on registers, see page | |------------------------|-------------|-----------------------------------------------------|--------------------------------------------------------| | 0x4003.2000 | 0x4003.2FFF | Timer2 | 270 | | 0x4003.3000 | 0x4003.3FFF | Timer3 | 270 | | 0x4003.4000 | 0x4003.7FFF | Reserved | - | | 0x4003.8000 | 0x4003.8FFF | ADC | 323 | | 0x4003.9000 | 0x4005.7FFF | Reserved | - | | 0x4005.8000 | 0x4005.8FFF | GPIO Port A (AHB aperture) | 222 | | 0x4005.9000 | 0x4005.9FFF | GPIO Port B (AHB aperture) | 222 | | 0x4005.A000 | 0x4005.AFFF | GPIO Port C (AHB aperture) | 222 | | 0x4005.B000 | 0x4005.BFFF | GPIO Port D (AHB aperture) | 222 | | 0x4005.C000 | 0x4005.CFFF | GPIO Port E (AHB aperture) | 222 | | 0x4005.D000 | 0x400F.CFFF | Reserved | - | | 0x400F.D000 | 0x400F.DFFF | Flash control | 130 | | 0x400F.E000 | 0x400F.EFFF | System control | 71 | | 0x400F.F000 | 0x400F.FFFF | uDMA | 173 | | 0x4010.0000 | 0x41FF.FFFF | Reserved | - | | 0x4200.0000 | 0x43FF.FFFF | Bit-banded alias of 0x4000.0000 through 0x400F.FFFF | - | | 0x4400.0000 | 0xDFFF.FFFF | Reserved | - | | Private Peripheral Bus | | | ' | | 0xE000.0000 | 0xE000.0FFF | Instrumentation Trace Macrocell (ITM) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.1000 | 0xE000.1FFF | Data Watchpoint and Trace (DWT) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.2000 | 0xE000.2FFF | Flash Patch and Breakpoint (FPB) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.3000 | 0xE000.DFFF | Reserved | - | | 0xE000.E000 | 0xE000.EFFF | Nested Vectored Interrupt Controller (NVIC) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.F000 | 0xE003.FFFF | Reserved | - | | 0xE004.0000 | 0xE004.0FFF | Trace Port Interface Unit (TPIU) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE004.1000 | 0xFFFF.FFFF | Reserved | - | a. All reserved space returns a bus fault when read or written. b. The unavailable flash will bus fault throughout this range. c. The unavailable SRAM will bus fault throughout this range. # 4 Interrupts The ARM Cortex-M3 processor and the Nested Vectored Interrupt Controller (NVIC) prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Table 4-1 on page 47 lists all exception types. Software can set eight priority levels on seven of these exceptions (system handlers) as well as on 29 interrupts (listed in Table 4-2 on page 48). Priorities on the system handlers are set with the NVIC System Handler Priority registers. Interrupts are enabled through the NVIC Interrupt Set Enable register and prioritized with the NVIC Interrupt Priority registers. You also can group priorities by splitting priority levels into pre-emption priorities and subpriorities. All of the interrupt registers are described in Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. Internally, the highest user-settable priority (0) is treated as fourth priority, after a Reset, NMI, and a Hard Fault. Note that 0 is the default priority for all the settable priorities. If you assign the same priority level to two or more interrupts, their hardware priority (the lower position number) determines the order in which the processor activates them. For example, if both GPIO Port A and GPIO Port B are priority level 1, then GPIO Port A has higher priority. See Chapter 5, "Exceptions" and Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex™-M3 Technical Reference Manual* for more information on exceptions and interrupts. Table 4-1. Exception Types | Exception Type | Vector<br>Number | Priority <sup>a</sup> | Description | |------------------------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 0 | - | Stack top is loaded from first entry of vector table on reset. | | Reset | 1 | -3 (highest) | Invoked on power up and warm reset. On first instruction, drops to lowest priority (and then is called the base level of activation). This is asynchronous. | | Non-Maskable Interrupt (NMI) | 2 | -2 | Cannot be stopped or preempted by any exception but reset. This is asynchronous. | | Hard Fault | 3 | -1 | All classes of Fault, when the fault cannot activate due to priority or the configurable fault handler has been disabled. This is synchronous. | | Memory Management | 4 | settable | MPU mismatch, including access violation and no match. This is synchronous. | | | | | The priority of this exception can be changed. | | Bus Fault | 5 | settable | Pre-fetch fault, memory access fault, and other address/memory related faults. This is synchronous when precise and asynchronous when imprecise. | | | | | You can enable or disable this fault. | | Usage Fault | 6 | settable | Usage fault, such as undefined instruction executed or illegal state transition attempt. This is synchronous. | | - | 7-10 | - | Reserved. | | SVCall | 11 | settable | System service call with SVC instruction. This is synchronous. | | Debug Monitor | 12 | settable | Debug monitor (when not halting). This is synchronous, but only active when enabled. It does not activate if lower priority than the current activation. | | Exception Type | Vector<br>Number | <b>Priority</b> <sup>a</sup> | Description | |----------------|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 13 | - | Reserved. | | PendSV | 14 | settable | Pendable request for system service. This is asynchronous and only pended by software. | | SysTick | 15 | settable | System tick timer has fired. This is asynchronous. | | Interrupts | 16 and<br>above | settable | Asserted from outside the ARM Cortex-M3 core and fed through the NVIC (prioritized). These are all asynchronous. Table 4-2 on page 48 lists the interrupts on the LM3S1627 controller. | a. 0 is the default priority for all the settable priorities. Table 4-2. Interrupts | Vector Number | Interrupt Number (Bit in Interrupt Registers) | Description | |---------------|-----------------------------------------------|----------------------| | 0-15 | - | Processor exceptions | | 16 | 0 | GPIO Port A | | 17 | 1 | GPIO Port B | | 18 | 2 | GPIO Port C | | 19 | 3 | GPIO Port D | | 20 | 4 | GPIO Port E | | 21 | 5 | UART0 | | 22 | 6 | UART1 | | 23 | 7 | SSI0 | | 24 | 8 | I2C0 | | 25 | 9 | PWM Fault | | 26 | 10 | PWM Generator 0 | | 27 | 11 | PWM Generator 1 | | 28 | 12 | PWM Generator 2 | | 29 | 13 | QEI0 | | 30 | 14 | ADC Sequence 0 | | 31 | 15 | ADC Sequence 1 | | 32 | 16 | ADC Sequence 2 | | 33 | 17 | ADC Sequence 3 | | 34 | 18 | Watchdog timer | | 35 | 19 | Timer0 A | | 36 | 20 | Timer0 B | | 37 | 21 | Timer1 A | | 38 | 22 | Timer1 B | | 39 | 23 | Timer2 A | | 40 | 24 | Timer2 B | | 41-43 | 25-27 | Reserved | | 44 | 28 | System Control | | 45 | 29 | Flash Control | | 46-50 | 30-34 | Reserved | | 51 | 35 | Timer3 A | | 52 | 36 | Timer3 B | | Vector Number | Interrupt Number (Bit in<br>Interrupt Registers) | Description | |---------------|--------------------------------------------------|---------------| | 53-61 | 37-45 | Reserved | | 62 | 46 | uDMA Software | | 63 | 47 | uDMA Error | # 5 JTAG Interface The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is comprised of four pins: TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the *IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture*. The Luminary Micro JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Luminary Micro JTAG instructions select the Luminary Micro TDO outputs. The multiplexer is controlled by the Luminary Micro JTAG controller, which has comprehensive programming for the ARM, Luminary Micro, and unimplemented JTAG instructions. The JTAG module has the following features: - IEEE 1149.1-1990 compatible Test Access Port (TAP) controller - Four-bit Instruction Register (IR) chain for storing JTAG instructions - IEEE standard instructions: - BYPASS instruction - IDCODE instruction - SAMPLE/PRELOAD instruction - EXTEST instruction - INTEST instruction - ARM additional instructions: - APACC instruction - DPACC instruction - ABORT instruction - Integrated ARM Serial Wire Debug (SWD) See the *ARM*® *Cortex*™-*M3 Technical Reference Manual* for more information on the ARM JTAG controller. ## 5.1 Block Diagram Figure 5-1. JTAG Module Block Diagram # **5.2** Functional Description A high-level conceptual drawing of the JTAG module is shown in Figure 5-1 on page 51. The JTAG module is composed of the Test Access Port (TAP) controller and serial shift chains with parallel update registers. The TAP controller is a simple state machine controlled by the TCK and TMS inputs. The current state of the TAP controller depends on the sequence of values captured on TMS at the rising edge of TCK. The TAP controller determines when the serial shift chains capture new data, shift data from TDI towards TDO, and update the parallel load registers. The current state of the TAP controller also determines whether the Instruction Register (IR) chain or one of the Data Register (DR) chains is being accessed. The serial shift chains with parallel load registers are comprised of a single Instruction Register (IR) chain and multiple Data Register (DR) chains. The current instruction loaded in the parallel load register determines which DR chain is captured, shifted, or updated during the sequencing of the TAP controller. Some instructions, like EXTEST and INTEST, operate on data currently in a DR chain and do not capture, shift, or update any of the chains. Instructions that are not implemented decode to the BYPASS instruction to ensure that the serial path between TDI and TDO is always connected (see Table 5-2 on page 57 for a list of implemented instructions). See "JTAG and Boundary Scan" on page 539 for JTAG timing diagrams. ### 5.2.1 JTAG Interface Pins The JTAG interface consists of four standard pins: TCK, TMS, TDI, and TDO. These pins and their associated reset state are given in Table 5-1 on page 52. Detailed information on each pin follows. Table 5-1. JTAG Port Pins Reset State | Pin Name | Data Direction | Internal Pull-Up | Internal Pull-Down | Drive Strength | Drive Value | |----------|----------------|------------------|--------------------|----------------|-------------| | TCK | Input | Enabled | Disabled | N/A | N/A | | TMS | Input | Enabled | Disabled | N/A | N/A | | TDI | Input | Enabled | Disabled | N/A | N/A | | TDO | Output | Enabled | Disabled | 2-mA driver | High-Z | ### 5.2.1.1 Test Clock Input (TCK) The TCK pin is the clock for the JTAG module. This clock is provided so the test logic can operate independently of any other system clocks. In addition, it ensures that multiple JTAG TAP controllers that are daisy-chained together can synchronously communicate serial test data between components. During normal operation, TCK is driven by a free-running clock with a nominal 50% duty cycle. When necessary, TCK can be stopped at 0 or 1 for extended periods of time. While TCK is stopped at 0 or 1, the state of the TAP controller does not change and data in the JTAG Instruction and Data Registers is not lost. By default, the internal pull-up resistor on the ${ t TCK}$ pin is enabled after reset. This assures that no clocking occurs if the pin is not driven from an external source. The internal pull-up and pull-down resistors can be turned off to save internal power as long as the ${ t TCK}$ pin is constantly being driven by an external source. ### 5.2.1.2 Test Mode Select (TMS) The TMS pin selects the next state of the JTAG TAP controller. TMS is sampled on the rising edge of TCK. Depending on the current TAP state and the sampled value of TMS, the next state is entered. Because the TMS pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TMS to change on the falling edge of TCK. Holding TMS high for five consecutive TCK cycles drives the TAP controller state machine to the Test-Logic-Reset state. When the TAP controller enters the Test-Logic-Reset state, the JTAG module and associated registers are reset to their default values. This procedure should be performed to initialize the JTAG controller. The JTAG Test Access Port state machine can be seen in its entirety in Figure 5-2 on page 54. By default, the internal pull-up resistor on the TMS pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC1/TMS; otherwise JTAG communication could be lost. ### 5.2.1.3 Test Data Input (TDI) The TDI pin provides a stream of serial information to the IR chain and the DR chains. TDI is sampled on the rising edge of TCK and, depending on the current TAP state and the current instruction, presents this data to the proper shift register chain. Because the TDI pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TDI to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDI pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC2/TDI; otherwise JTAG communication could be lost. ### 5.2.1.4 Test Data Output (TDO) The TDO pin provides an output stream of serial information from the IR chain or the DR chains. The value of TDO depends on the current TAP state, the current instruction, and the data in the chain being accessed. In order to save power when the JTAG port is not being used, the TDO pin is placed in an inactive drive state when not actively shifting out data. Because TDO can be connected to the TDI of another controller in a daisy-chain configuration, the *IEEE Standard 1149.1* expects the value on TDO to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDO pin is enabled after reset. This assures that the pin remains at a constant logic level when the JTAG port is not being used. The internal pull-up and pull-down resistors can be turned off to save internal power if a High-Z output value is acceptable during certain TAP controller states. #### 5.2.2 JTAG TAP Controller The JTAG TAP controller state machine is shown in Figure 5-2 on page 54. The TAP controller state machine is reset to the Test-Logic-Reset state on the assertion of a Power-On-Reset (POR). Asserting the correct sequence on the TMS pin allows the JTAG module to shift in new instructions, shift in data, or idle during extended testing sequences. For detailed information on the function of the TAP controller and the operations that occur in each state, please refer to *IEEE Standard 1149.1*. Figure 5-2. Test Access Port State Machine ### 5.2.3 Shift Registers The Shift Registers consist of a serial shift register chain and a parallel load register. The serial shift register chain samples specific information during the TAP controller's CAPTURE states and allows this information to be shifted out of TDO during the TAP controller's SHIFT states. While the sampled data is being shifted out of the chain on TDO, new data is being shifted into the serial shift register on TDI. This new data is stored in the parallel load register during the TAP controller's UPDATE states. Each of the shift registers is discussed in detail in "Register Descriptions" on page 57. # 5.2.4 Operational Considerations There are certain operational considerations when using the JTAG module. Because the JTAG pins can be programmed to be GPIOs, board configuration and reset conditions on these pins must be considered. In addition, because the JTAG module has integrated ARM Serial Wire Debug, the method for switching between these two operational modes is described below. ### 5.2.4.1 GPIO Functionality When the controller is reset with either a POR or $\overline{RST}$ , the JTAG/SWD port pins default to their JTAG/SWD configurations. The default configuration includes enabling digital functionality (setting **GPIODEN** to 1), enabling the pull-up resistors (setting **GPIOPUR** to 1), and enabling the alternate hardware function (setting **GPIOAFSEL** to 1) for the PC[3:0] JTAG/SWD pins. It is possible for software to configure these pins as GPIOs after reset by writing 0s to PC[3:0] in the **GPIOAFSEL** register. If the user does not require the JTAG/SWD port for debugging or board-level testing, this provides four more GPIOs for use in the design. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 232), GPIO Pull-Up Select (GPIOPUR) register (see page 238), and GPIO Digital Enable (GPIODEN) register (see page 241) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 243) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 244) have been set to 1. #### Recovering a "Locked" Device Note: Performing the below sequence will cause the nonvolatile registers discussed in "Nonvolatile Register Programming" on page 127 to be restored to their factory default values. The mass erase of the flash memory caused by the below sequence occurs prior to the nonvolatile registers being restored. If software configures any of the JTAG/SWD pins as GPIO and loses the ability to communicate with the debugger, there is a debug sequence that can be used to recover the device. Performing a total of ten JTAG-to-SWD and SWD-to-JTAG switch sequences while holding the device in reset mass erases the flash memory. The sequence to recover the device is: - Assert and hold the RST signal. - 2. Perform the JTAG-to-SWD switch sequence. - Perform the SWD-to-JTAG switch sequence. - 4. Perform the JTAG-to-SWD switch sequence. - 5. Perform the SWD-to-JTAG switch sequence. - 6. Perform the JTAG-to-SWD switch sequence. - 7. Perform the SWD-to-JTAG switch sequence. - 8. Perform the JTAG-to-SWD switch sequence. - 9. Perform the SWD-to-JTAG switch sequence. - 10. Perform the JTAG-to-SWD switch sequence. - 11. Perform the SWD-to-JTAG switch sequence. - 12. Release the RST signal. - 13. Wait 400 ms. - 14. Power-cycle the device. The JTAG-to-SWD and SWD-to-JTAG switch sequences are described in "ARM Serial Wire Debug (SWD)" on page 56. When performing switch sequences for the purpose of recovering the debug capabilities of the device, only steps 1 and 2 of the switch sequence need to be performed. ### 5.2.4.2 ARM Serial Wire Debug (SWD) In order to seamlessly integrate the ARM Serial Wire Debug (SWD) functionality, a serial-wire debugger must be able to connect to the Cortex-M3 core without having to perform, or have any knowledge of, JTAG cycles. This is accomplished with a SWD preamble that is issued before the SWD session begins. The preamble used to enable the SWD interface of the SWJ-DP module starts with the TAP controller in the Test-Logic-Reset state. From here, the preamble sequences the TAP controller through the following states: Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Run Test Idle, Select DR, Select IR, and Test Logic Reset states. Stepping through this sequences of the TAP state machine enables the SWD interface and disables the JTAG interface. For more information on this operation and the SWD interface, see the *ARM*® *Cortex*™-*M3 Technical Reference Manual* and the *ARM*® *CoreSight Technical Reference Manual*. Because this sequence is a valid series of JTAG operations that could be issued, the ARM JTAG TAP controller is not fully compliant to the *IEEE Standard 1149.1*. This is the only instance where the ARM JTAG TAP controller does not meet full compliance with the specification. Due to the low probability of this sequence occurring during normal operation of the TAP controller, it should not affect normal performance of the JTAG interface. #### JTAG-to-SWD Switching To switch the operating mode of the Debug Access Port (DAP) from JTAG to SWD mode, the external debug hardware must send a switch sequence to the device. The 16-bit switch sequence for switching to SWD mode is defined as b1110011110011110, transmitted LSB first. This can also be represented as 16'hE79E when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: - 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - 2. Send the 16-bit JTAG-to-SWD switch sequence, 16'hE79E. - Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in SWD mode, before sending the switch sequence, the SWD goes into the line reset state. #### SWD-to-JTAG Switching To switch the operating mode of the Debug Access Port (DAP) from SWD to JTAG mode, the external debug hardware must send a switch sequence to the device. The 16-bit switch sequence for switching to JTAG mode is defined as b1110011110011110, transmitted LSB first. This can also be represented as 16'hE73C when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: - 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - Send the 16-bit SWD-to-JTAG switch sequence, 16'hE73C. - 3. Send at least 5 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in JTAG mode, before sending the switch sequence, the JTAG goes into the Test Logic Reset state. # 5.3 Initialization and Configuration After a Power-On-Reset or an external reset ( $\overline{RST}$ ), the JTAG pins are automatically configured for JTAG communication. No user-defined initialization or configuration is needed. However, if the user application changes these pins to their GPIO function, they must be configured back to their JTAG functionality before JTAG communication can be restored. This is done by enabling the four JTAG pins (PC[3:0]) for their alternate function using the **GPIOAFSEL** register. ### 5.4 Register Descriptions There are no APB-accessible registers in the JTAG TAP Controller or Shift Register chains. The registers within the JTAG controller are all accessed serially through the TAP Controller. The registers can be broken down into two main categories: Instruction Registers and Data Registers. ### 5.4.1 Instruction Register (IR) The JTAG TAP Instruction Register (IR) is a four-bit serial scan chain with a parallel load register connected between the JTAG TDI and TDO pins. When the TAP Controller is placed in the correct states, bits can be shifted into the Instruction Register. Once these bits have been shifted into the chain and updated, they are interpreted as the current instruction. The decode of the Instruction Register bits is shown in Table 5-2 on page 57. A detailed explanation of each instruction, along with its associated Data Register, follows. Table 5-2. JTAG Instruction Register Commands | IR[3:0] | Instruction | Description | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0000 | EXTEST | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction onto the pads. | | 0001 | INTEST | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction into the controller. | | 0010 | SAMPLE / PRELOAD | Captures the current I/O values and shifts the sampled values out of the Boundary Scan Chain while new preload data is shifted in. | | 1000 | ABORT | Shifts data into the ARM Debug Port Abort Register. | | 1010 | DPACC | Shifts data into and out of the ARM DP Access Register. | | 1011 | APACC | Shifts data into and out of the ARM AC Access Register. | | 1110 | IDCODE | Loads manufacturing information defined by the <i>IEEE Standard 1149.1</i> into the IDCODE chain and shifts it out. | | 1111 | BYPASS | Connects TDI to TDO through a single Shift Register chain. | | All Others | Reserved | Defaults to the BYPASS instruction to ensure that TDI is always connected to TDO. | #### 5.4.1.1 EXTEST Instruction The EXTEST instruction does not have an associated Data Register chain. The EXTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the EXTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the outputs and output enables are used to drive the GPIO pads rather than the signals coming from the core. This allows tests to be developed that drive known values out of the controller, which can be used to verify connectivity. #### 5.4.1.2 INTEST Instruction The INTEST instruction does not have an associated Data Register chain. The INTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the INTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the inputs are used to drive the signals going into the core rather than the signals coming from the GPIO pads. This allows tests to be developed that drive known values into the controller, which can be used for testing. #### 5.4.1.3 SAMPLE/PRELOAD Instruction The SAMPLE/PRELOAD instruction connects the Boundary Scan Data Register chain between TDI and TDO. This instruction samples the current state of the pad pins for observation and preloads new test data. Each GPIO pad has an associated input, output, and output enable signal. When the TAP controller enters the Capture DR state during this instruction, the input, output, and output-enable signals to each of the GPIO pads are captured. These samples are serially shifted out of TDO while the TAP controller is in the Shift DR state and can be used for observation or comparison in various tests. While these samples of the inputs, outputs, and output enables are being shifted out of the Boundary Scan Data Register, new data is being shifted into the Boundary Scan Data Register from TDI. Once the new data has been shifted into the Boundary Scan Data Register, the data is saved in the parallel load registers when the TAP controller enters the Update DR state. This update of the parallel load register preloads data into the Boundary Scan Data Register that is associated with each input, output, and output enable. This preloaded data can be used with the EXTEST and INTEST instructions to drive data into or out of the controller. Please see "Boundary Scan Data Register" on page 60 for more information. ### 5.4.1.4 ABORT Instruction The ABORT instruction connects the associated ABORT Data Register chain between TDI and TDO. This instruction provides read and write access to the ABORT Register of the ARM Debug Access Port (DAP). Shifting the proper data into this Data Register clears various error bits or initiates a DAP abort of a previous request. Please see the "ABORT Data Register" on page 61 for more information. #### 5.4.1.5 DPACC Instruction The DPACC instruction connects the associated DPACC Data Register chain between TDI and TDO. This instruction provides read and write access to the DPACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to the ARM debug and status registers. Please see "DPACC Data Register" on page 60 for more information. #### 5.4.1.6 APACC Instruction The APACC instruction connects the associated APACC Data Register chain between TDI and TDO. This instruction provides read and write access to the APACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to internal components and buses through the Debug Port. Please see "APACC Data Register" on page 60 for more information. #### 5.4.1.7 IDCODE Instruction The IDCODE instruction connects the associated IDCODE Data Register chain between TDI and TDO. This instruction provides information on the manufacturer, part number, and version of the ARM core. This information can be used by testing equipment and debuggers to automatically configure their input and output data streams. IDCODE is the default instruction that is loaded into the JTAG Instruction Register when a power-on-reset (POR) is asserted, or the Test-Logic-Reset state is entered. Please see "IDCODE Data Register" on page 59 for more information. #### 5.4.1.8 BYPASS Instruction The BYPASS instruction connects the associated BYPASS Data Register chain between TDI and TDO. This instruction is used to create a minimum length serial path between the TDI and TDO ports. The BYPASS Data Register is a single-bit shift register. This instruction improves test efficiency by allowing components that are not needed for a specific test to be bypassed in the JTAG scan chain by loading them with the BYPASS instruction. Please see "BYPASS Data Register" on page 60 for more information. ### 5.4.2 Data Registers The JTAG module contains six Data Registers. These include: IDCODE, BYPASS, Boundary Scan, APACC, DPACC, and ABORT serial Data Register chains. Each of these Data Registers is discussed in the following sections. ### 5.4.2.1 IDCODE Data Register The format for the 32-bit IDCODE Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-3 on page 59. The standard requires that every JTAG-compliant device implement either the IDCODE instruction or the BYPASS instruction as the default instruction. The LSB of the IDCODE Data Register is defined to be a 1 to distinguish it from the BYPASS instruction, which has an LSB of 0. This allows auto configuration test tools to determine which instruction is the default instruction. The major uses of the JTAG port are for manufacturer testing of component assembly, and program development and debug. To facilitate the use of auto-configuration debug tools, the IDCODE instruction outputs a value of 0x3BA00477. This value indicates an ARM Cortex-M3, Version 1 processor. This allows the debuggers to automatically configure themselves to work correctly with the Cortex-M3 during debug. Figure 5-3. IDCODE Register Format ### 5.4.2.2 BYPASS Data Register The format for the 1-bit BYPASS Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-4 on page 60. The standard requires that every JTAG-compliant device implement either the BYPASS instruction or the IDCODE instruction as the default instruction. The LSB of the BYPASS Data Register is defined to be a 0 to distinguish it from the IDCODE instruction, which has an LSB of 1. This allows auto configuration test tools to determine which instruction is the default instruction. Figure 5-4. BYPASS Register Format ### 5.4.2.3 Boundary Scan Data Register The format of the Boundary Scan Data Register is shown in Figure 5-5 on page 60. Each GPIO pin, in a counter-clockwise direction from the JTAG port pins, is included in the Boundary Scan Data Register. Each GPIO pin has three associated digital signals that are included in the chain. These signals are input, output, and output enable, and are arranged in that order as can be seen in the figure. In addition to the GPIO pins, the controller reset pin, $\overline{RST}$ , is included in the chain. Because the reset pin is always an input, only the input signal is included in the Data Register chain. When the Boundary Scan Data Register is accessed with the SAMPLE/PRELOAD instruction, the input, output, and output enable from each digital pad are sampled and then shifted out of the chain to be verified. The sampling of these values occurs on the rising edge of TCK in the Capture DR state of the TAP controller. While the sampled data is being shifted out of the Boundary Scan chain in the Shift DR state of the TAP controller, new data can be preloaded into the chain for use with the EXTEST and INTEST instructions. These instructions either force data out of the controller, with the EXTEST instruction, or into the controller, with the INTEST instruction. Figure 5-5. Boundary Scan Register Format For detailed information on the order of the input, output, and output enable bits for each of the GPIO ports, please refer to the Stellaris<sup>®</sup> Family Boundary Scan Description Language (BSDL) files, downloadable from www.luminarymicro.com. #### 5.4.2.4 APACC Data Register The format for the 35-bit APACC Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. #### 5.4.2.5 DPACC Data Register The format for the 35-bit DPACC Data Register defined by ARM is described in the *ARM*® Cortex™-M3 Technical Reference Manual. # 5.4.2.6 ABORT Data Register The format for the 35-bit ABORT Data Register defined by ARM is described in the *ARM*® *Cortex™-M3 Technical Reference Manual*. # 6 System Control System control determines the overall operation of the device. It provides information about the device, controls the clocking to the core and individual peripherals, and handles reset detection and reporting. ## 6.1 Functional Description The System Control module provides the following capabilities: - Device identification, see "Device Identification" on page 62 - Local control, such as reset (see "Reset Control" on page 62), power (see "Power Control" on page 65) and clock control (see "Clock Control" on page 65) - System control (Run, Sleep, and Deep-Sleep modes), see "System Control" on page 69 ### 6.1.1 Device Identification Seven read-only registers provide software with information on the microcontroller, such as version, part number, SRAM size, flash size, and other features. See the **DID0**, **DID1**, and **DC0-DC7** registers. #### 6.1.2 Reset Control This section discusses aspects of hardware functions during reset as well as system software requirements following the reset sequence. #### 6.1.2.1 Reset Sources The controller has six sources of reset: - 1. External reset input pin (RST) assertion, see "RST Pin Assertion" on page 62. - 2. Power-on reset (POR), see "Power-On Reset (POR)" on page 63. - 3. Internal brown-out (BOR) detector, see "Brown-Out Reset (BOR)" on page 63. - 4. Software-initiated reset (with the software reset registers), see "Software Reset" on page 64. - 5. A watchdog timer reset condition violation, see "Watchdog Timer Reset" on page 64. - MOSC failure After a reset, the **Reset Cause (RESC)** register is set with the reset cause. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an internal POR is the cause, and then all the other bits in the **RESC** register are cleared except for the POR indicator. ### 6.1.2.2 RST Pin Assertion The external reset pin (RST) resets the controller. This resets the core and all the peripherals except the JTAG TAP controller (see "JTAG Interface" on page 50). The external reset sequence is as follows: 1. The external reset pin (RST) is asserted and then de-asserted. 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. A few clocks cycles from RST de-assertion to the start of the reset sequence is necessary for synchronization. The external reset timing is shown in Figure 21-8 on page 541. ### 6.1.2.3 Power-On Reset (POR) The Power-On Reset (POR) circuit monitors the power supply voltage ( $V_{DD}$ ). The POR circuit generates a reset signal to the internal logic when the power supply ramp reaches a threshold value ( $V_{TH}$ ). If the application only uses the POR circuit, the $\overline{\tt RST}$ input needs to be connected to the power supply ( $V_{DD}$ ) through a pull-up resistor (1K to 10K $\Omega$ ). The device must be operating within the specified operating parameters at the point when the on-chip power-on reset pulse is complete. The 3.3-V power supply to the device must reach 3.0 V within 10 msec of it crossing 2.0 V to guarantee proper operation. For applications that require the use of an external reset to hold the device in reset longer than the internal POR, the RST input may be used with the circuit as shown in Figure 6-1 on page 63. Figure 6-1. External Circuitry to Extend Reset The $R_1$ and $C_1$ components define the power-on delay. The $R_2$ resistor mitigates any leakage from the $\overline{RST}$ input. The diode (D<sub>1</sub>) discharges $C_1$ rapidly when the power supply is turned off. The Power-On Reset sequence is as follows: - 1. The controller waits for the later of external reset (RST) or internal POR to go inactive. - 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. The internal POR is only active on the initial power-up of the controller. The Power-On Reset timing is shown in Figure 21-9 on page 541. Note: The power-on reset also resets the JTAG controller. An external reset does not. ### 6.1.2.4 Brown-Out Reset (BOR) A drop in the input voltage resulting in the assertion of the internal brown-out detector can be used to reset the controller. This is initially disabled and may be enabled by software. The system provides a brown-out detection circuit that triggers if the power supply $(V_{DD})$ drops below a brown-out threshold voltage $(V_{BTH})$ . If a brown-out condition is detected, the system may generate a controller interrupt or a system reset. Brown-out resets are controlled with the **Power-On and Brown-Out Reset Control (PBORCTL)** register. The BORIOR bit in the **PBORCTL** register must be set for a brown-out condition to trigger a reset. The brown-out reset is equivelent to an assertion of the external $\overline{\mathtt{RST}}$ input and the reset is held active until the proper $V_{DD}$ level is restored. The **RESC** register can be examined in the reset interrupt handler to determine if a Brown-Out condition was the cause of the reset, thus allowing software to determine what actions are required to recover. The internal Brown-Out Reset timing is shown in Figure 21-10 on page 542. #### 6.1.2.5 Software Reset Software can reset a specific peripheral or generate a reset to the entire system . Peripherals can be individually reset by software via three registers that control reset signals to each peripheral (see the **SRCRn** registers). If the bit position corresponding to a peripheral is set and subsequently cleared, the peripheral is reset. The encoding of the reset registers is consistent with the encoding of the clock gating control for peripherals and on-chip functions (see "System Control" on page 69). Note that all reset signals for all clocks of the specified unit are asserted as a result of a software-initiated reset. The entire system can be reset by software by setting the SYSRESETREQ bit in the Cortex-M3 Application Interrupt and Reset Control register resets the entire system including the core. The software-initiated system reset sequence is as follows: - 1. A software system reset is initiated by writing the SYSRESETREQ bit in the ARM Cortex-M3 Application Interrupt and Reset Control register. - 2. An internal reset is asserted. - The internal reset is deasserted and the controller loads from memory the initial stack pointer, the initial program counter, and the first instruction designated by the program counter, and then begins execution. The software-initiated system reset timing is shown in Figure 21-11 on page 542. ### 6.1.2.6 Watchdog Timer Reset The watchdog timer module's function is to prevent system hangs. The watchdog timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. After the first time-out event, the 32-bit counter is reloaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled, the watchdog timer asserts its reset signal to the system. The watchdog timer reset sequence is as follows: - 1. The watchdog timer times out for the second time without being serviced. - 2. An internal reset is asserted. - The internal reset is released and the controller loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. The watchdog reset timing is shown in Figure 21-12 on page 542. ### 6.1.3 Non-Maskable Interrupt The controller has two sources of non-maskable interrupt (NMI): - The assertion of the NMI signal. - A main oscillator verification error. If both sources of NMI are enabled, software must check that the main oscillator verification is the cause of the interrupt in order to distinguish between the two sources. #### 6.1.3.1 NMI Pin The alternate function to GPIO port pin B7 is an NMI signal. The alternate function must be enabled in the GPIO for the signal to be used as an interrupt, as described in "General-Purpose Input/Outputs (GPIOs)" on page 214. Note that enabling the NMI alternate function requires the use of the GPIO lock and commit function just like the GPIO port pins associated with JTAG/SWD functionality. The active sense of the NMI signal is High; asserting the enabled NMI signal above $V_{\text{IH}}$ initiates the NMI interrupt sequence. #### 6.1.3.2 Main Oscillator Verification Failure The main oscillator verification circuit may generate a reset event and then, during the subsequent POR, control is transferred to the NMI handler. The detection circuit is enabled using the CVAL bit in the **Main Oscillator Control (MOSCCTL)** register. The main oscillator verification error is indicated in the main oscillator fail status bit (MOSCFAIL bit in the **Reset Cause (RESC)** register. The main oscillator verification circuit action is described in more detail in "Clock Control" on page 65. #### 6.1.4 Power Control The Stellaris microcontroller provides an integrated LDO regulator that may be used to provide power to the majority of the controller's internal logic. The LDO regulator provides software a mechanism to adjust the regulated value, in small increments (VSTEP), over the range of 2.25 V to 2.75 V (inclusive)—or 2.5 V $\pm$ 10%. The adjustment is made by changing the value of the VADJ field in the **LDO Power Control (LDOPCTL)** register. Note: On the printed circuit board, use the LDO output as the source of VDD25 input. In addition, the LDO requires decoupling capacitors. See "On-Chip Low Drop-Out (LDO) Regulator Characteristics" on page 533. #### 6.1.5 Clock Control System control determines the control of clocks in this part. #### 6.1.5.1 Fundamental Clock Sources There are four clock sources for use in the device: Internal Oscillator (IOSC): The internal oscillator is an on-chip clock source. It does not require the use of any external components. The frequency of the internal oscillator is 12 MHz ± 30%. Applications that do not depend on accurate clock sources may use this clock source to reduce system cost. The internal oscillator is the clock source the device uses during and following POR. If the main oscillator is required, software must enable the main oscillator following reset and allow the main oscillator to stabilize before changing the clock reference. - Main Oscillator (MOSC): The main oscillator provides a frequency-accurate clock source by one of two means: an external single-ended clock source is connected to the OSCO input pin, or an external crystal is connected across the OSCO input and OSCI output pins. If the PLL is being used, the crystal value must be one of the supported frequencies between 3.579545 MHz through 16.384 MHz (inclusive). If the PLL is not being used, the crystal may be any one of the supported frequencies between 1 MHz and 16.384 MHz. The single-ended clock source range is from DC through the specified speed of the device. The supported crystals are listed in the XTAL bit field in the RCC register (see page 80). - Internal 30-kHz Oscillator: The internal 30-kHz oscillator is similar to the internal oscillator, except that it provides an operational frequency of 30 kHz ± 50%. It is intended for use during Deep-Sleep power-saving modes. This power-savings mode benefits from reduced internal switching and also allows the main oscillator to be powered down. The internal system clock (SysClk), is derived from any of the four sources plus two others: the output of the main internal PLL, and the internal oscillator divided by four (3 MHz $\pm$ 30%). The frequency of the PLL clock reference must be in the range of 3.579545 MHz to 16.384 MHz (inclusive). The Run-Mode Clock Configuration (RCC) and Run-Mode Clock Configuration 2 (RCC2) registers provide control for the system clock. The RCC2 register is provided to extend fields that offer additional encodings over the RCC register. When used, the RCC2 register field values are used by the logic over the corresponding field in the RCC register. In particular, RCC2 provides for a larger assortment of clock configuration options. Figure 6-2 on page 67 shows the logic for the main clock tree. The peripheral blocks are driven by the system clock signal and can be programmatically enabled/disabled. The ADC clock signal is automatically divided down to 16 MHz for proper ADC operation. The PWM clock signal is a synchronous divide by of the system clock to provide the PWM circuit with more range. Figure 6-2. Main Clock Tree - a. Control provided by RCC register bit/field. - b. Control provided by RCC register bit/field or RCC2 register bit/field, if overridden with RCC2 register bit USERCC2. - c. Control provided by RCC2 register bit/field. - d. Also may be controlled by DSLPCLKCFG when in deep sleep mode. Note: The figure above shows all features available on all Stellaris® DustDevil-class devices. # 6.1.5.2 Crystal Configuration for the Main Oscillator (MOSC) The main oscillator supports the use of a select number of crystals. If the main oscillator is used by the PLL as a reference clock, the supported range of crystals is 3.579545 to 16.384 MHz, otherwise, the range of supported crystals is 1 to 16.384 MHz. The XTAL bit in the **RCC** register (see page 80) describes the available crystal choices and default programming values. Software configures the **RCC** register XTAL field with the crystal number. If the PLL is used in the design, the XTAL field value is internally translated to the PLL settings. ### 6.1.5.3 Main PLL Frequency Configuration The main PLL is disabled by default during power-on reset and is enabled later by software if required. Software specifies the output divisor to set the system clock frequency, and enables the main PLL to drive the output. If the main oscillator provides the clock reference to the main PLL, the translation provided by hardware and used to program the PLL is available for software in the **XTAL to PLL Translation** (**PLLCFG**) register (see page 85). The internal translation provides a translation within $\pm$ 1% of the targeted PLL VCO frequency. The Crystal Value field (XTAL) on page 80 describes the available crystal choices and default programming of the **PLLCFG** register. The crystal number is written into the XTAL field of the **Run-Mode Clock Configuration (RCC)** register. Any time the XTAL field changes, the new settings are translated and the internal PLL settings are updated. #### 6.1.5.4 PLL Modes The PLL hastwo modes of operation: Normal and Power-Down - Normal: The PLL multiplies the input clock reference and drives the output. - Power-Down: Most of the PLL internal circuitry is disabled and the PLL does not drive the output. The modes are programmed using the RCC/RCC2 register fields (see page 80 and page 87). ### 6.1.5.5 PLL Operation If a PLL configuration is changed, the PLL output frequency is unstable until it reconverges (relocks) to the new setting. The time between the configuration change and relock is T<sub>READY</sub> (see Table 21-6 on page 535). During the relock time, the affected PLL is not usable as a clock reference. The PLL is changed by one of the following: - Change to the XTAL value in the **RCC** register—writes of the same value do not cause a relock. - Change in the PLL from Power-Down to Normal mode. A counter is defined to measure the $T_{READY}$ requirement. The counter is clocked by the main oscillator. The range of the main oscillator has been taken into account and the down counter is set to 0x1200 (that is, ~600 $\mu$ s at an 8.192 MHz external oscillator clock). When the XTAL value is greater than 0x0f, the down counter is set to 0x2400 to maintain the required lock time on higher frequency crystal inputs. Hardware is provided to keep the PLL from being used as a system clock until the $T_{READY}$ condition is met after one of the two changes above. It is the user's responsibility to have a stable clock source (like the main oscillator) before the RCC/RCC2 register is switched to use the PLL. If the main PLL is enabled and the system clock is switched to use the PLL in one step, the system control hardware continues to clock the controller from the oscillator selected by the RCC/RCC2 register until the main PLL is stable (T<sub>READY</sub> time met), after which it changes to the PLL. Software can use many methods to ensure that the system is clocked from the main PLL, including periodically polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register, and enabling the PLL Lock interrupt. #### 6.1.5.6 Main Oscillator Verification Circuit A circuit is added to ensure that the main oscillator is running at the appropriate frequency. The circuit monitors the main oscillator frequency and signals if the frequency is outside of the allowable band of attached crystals. The detection circuit is enabled using the CVAL bit in the **Main Oscillator Control (MOSCCTL)** register. If this circuit is enabled and detects an error, the following sequence is performed by the hardware: - The MOSCFAIL bit in the Reset Cause (RESC) register is set. - 2. If the internal oscillator (IOSC) is disabled, it is enabled. - 3. The system clock is switched from the main oscillator to the IOSC. - 4. A system-wide reset is initiated that lasts for 32 IOSC periods. - 5. Reset is de-asserted and the processor is directed to the NMI handler during the reset seguence. ### 6.1.6 System Control For power-savings purposes, the **RCGCn**, **SCGCn**, and **DCGCn** registers control the clock gating logic for each peripheral or block in the system while the controller is in Run, Sleep, and Deep-Sleep mode, respectively. In Run mode, the processor executes code. In Sleep mode, the clock frequency of the active peripherals is unchanged, but the processor is not clocked and therefore no longer executes code. In Deep-Sleep mode, the clock frequency of the active peripherals may change (depending on the Run mode clock configuration) in addition to the processor clock being stopped. An interrupt returns the device to Run mode from one of the sleep modes; the sleep modes are entered on request from the code. Each mode is described in more detail below. There are four levels of operation for the device defined as: - Run Mode. Run mode provides normal operation of the processor and all of the peripherals that are currently enabled by the RCGCn registers. The system clock can be any of the available clock sources including the PLL. - Sleep Mode. Sleep mode is entered by the Cortex-M3 core executing a WFI (Wait for Interrupt) instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex™-M3 Technical Reference Manual for more details. - In Sleep mode, the Cortex-M3 processor core and the memory subsystem are not clocked. Peripherals are clocked that are enabled in the **SCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when the auto-clock gating is disabled. The system clock has the same source and frequency as that during Run mode. - Deep-Sleep Mode. Deep-Sleep mode is entered by first writing the Deep Sleep Enable bit in the ARM Cortex-M3 NVIC system control register and then executing a WFI instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex™-M3 Technical Reference Manual for more details. The Cortex-M3 processor core and the memory subsystem are not clocked. Peripherals are clocked that are enabled in the **DCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when auto-clock gating is disabled. The system clock source is the main oscillator by default or the internal oscillator specified in the **DSLPCLKCFG** register if one is enabled. When the **DSLPCLKCFG** register is used, the internal oscillator is powered up, if necessary, and the main oscillator is powered down. If the PLL is running at the time of the WFI instruction, hardware will power the PLL down and override the SYSDIV field of the active **RCC/RCC2** register to be /16 or /64, respectively. When the Deep-Sleep exit event occurs, hardware brings the system clock back to the source and frequency it had at the onset of Deep-Sleep mode before enabling the clocks that had been stopped during the Deep-Sleep duration. # 6.2 Initialization and Configuration The PLL is configured using direct register writes to the RCC/RCC2 register. If the RCC2 register is being used, the USERCC2 bit must be set and the appropriate RCC2 bit/field is used. The steps required to successfully change the PLL-based system clock are: - Bypass the PLL and system clock divider by setting the BYPASS bit and clearing the USESYS bit in the RCC register. This configures the system to run off a "raw" clock source (using the main oscillator or internal oscillator) and allows for the new PLL configuration to be validated before switching the system clock to the PLL. - 2. Select the crystal value (XTAL) and oscillator source (OSCSRC), and clear the PWRDN bit in RCC/RCC2. Setting the XTAL field automatically pulls valid PLL configuration data for the appropriate crystal, and clearing the PWRDN bit powers and enables the PLL and its output. - 3. Select the desired system divider (SYSDIV) in RCC/RCC2 and set the USESYS bit in RCC. The SYSDIV field determines the system frequency for the microcontroller. - 4. Wait for the PLL to lock by polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register. - 5. Enable use of the PLL by clearing the BYPASS bit in RCC/RCC2. # 6.3 Register Map Table 6-1 on page 70 lists the System Control registers, grouped by function. The offset listed is a hexadecimal increment to the register's address, relative to the System Control base address of 0x400F.E000. Note: Spaces in the System Control register space that are not used are reserved for future or internal use by Luminary Micro, Inc. Software should not modify any reserved memory address. Note: Additional Flash and ROM registers defined in the System Control register space are described in the "Internal Memory" on page 124. Table 6-1. System Control Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------|------|-------------|-------------------------|-------------| | 0x000 | DID0 | RO | - | Device Identification 0 | 72 | | 0x004 | DID1 | RO | - | Device Identification 1 | 91 | | 0x008 | DC0 | RO | 0x007F.003F | Device Capabilities 0 | 93 | | 0x010 | DC1 | RO | 0x0011.32BF | Device Capabilities 1 | 94 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------------|-------|-------------|-------------------------------------------------|-------------| | 0x014 | DC2 | RO | 0x000F.1113 | Device Capabilities 2 | 96 | | 0x018 | DC3 | RO | 0x8F0F.803F | Device Capabilities 3 | 97 | | 0x01C | DC4 | RO | 0x0000.301F | Device Capabilities 4 | 99 | | 0x020 | DC5 | RO | 0x0110.003F | Device Capabilities 5 | 100 | | 0x024 | DC6 | RO | 0x0000.0000 | Device Capabilities 6 | 101 | | 0x028 | DC7 | RO | 0x00C0.0F00 | Device Capabilities 7 | 102 | | 0x030 | PBORCTL | R/W | 0x0000.7FFD | Brown-Out Reset Control | 74 | | 0x034 | LDOPCTL | R/W | 0x0000.0000 | LDO Power Control | 75 | | 0x040 | SRCR0 | R/W | 0x00000000 | Software Reset Control 0 | 121 | | 0x044 | SRCR1 | R/W | 0x00000000 | Software Reset Control 1 | 122 | | 0x048 | SRCR2 | R/W | 0x00000000 | Software Reset Control 2 | 123 | | 0x050 | RIS | RO | 0x0000.0000 | Raw Interrupt Status | 76 | | 0x054 | IMC | R/W | 0x0000.0000 | Interrupt Mask Control | 77 | | 0x058 | MISC | R/W1C | 0x0000.0000 | Masked Interrupt Status and Clear | 78 | | 0x05C | RESC | R/W | - | Reset Cause | 79 | | 0x060 | RCC | R/W | 0x078E.3AD1 | Run-Mode Clock Configuration | 80 | | 0x064 | PLLCFG | RO | - | XTAL to PLL Translation | 85 | | 0x06C | GPIOHSCTL | R/W | 0x0000.0000 | GPIO High Speed Control | 86 | | 0x070 | RCC2 | R/W | 0x0780.6810 | Run-Mode Clock Configuration 2 | 87 | | 0x07C | MOSCCTL | R/W | 0x0000.0000 | Main Oscillator Control | 89 | | 0x100 | RCGC0 | R/W | 0x00000040 | Run Mode Clock Gating Control Register 0 | 103 | | 0x104 | RCGC1 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 1 | 109 | | 0x108 | RCGC2 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 2 | 115 | | 0x110 | SCGC0 | R/W | 0x00000040 | Sleep Mode Clock Gating Control Register 0 | 105 | | 0x114 | SCGC1 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 1 | 111 | | 0x118 | SCGC2 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 2 | 117 | | 0x120 | DCGC0 | R/W | 0x00000040 | Deep Sleep Mode Clock Gating Control Register 0 | 107 | | 0x124 | DCGC1 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 1 | 113 | | 0x128 | DCGC2 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 2 | 119 | | 0x144 | DSLPCLKCFG | R/W | 0x0780.0000 | Deep Sleep Clock Configuration | 90 | # 6.4 Register Descriptions All addresses given are relative to the System Control base address of 0x400F.E000. # Register 1: Device Identification 0 (DID0), offset 0x000 This register identifies the version of the device. Device Identification 0 (DID0) Base 0x400F.E000 Offset 0x000 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30:28 | VER | RO | 0x1 | DID0 Version | | | | | | This field defines the $\textbf{DID0}$ register format version. The version number is numeric. The value of the $\mathtt{VER}$ field is encoded as follows: | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID0</b> register format. | | 27:24 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:16 | CLASS | RO | 0x3 | Device Class | The CLASS field value identifies the internal design from which all mask sets are generated for all devices in a particular product line. The CLASS field value is changed for new product lines, for changes in fab process (for example, a remap or shrink), or any case where the MAJOR or MINOR fields require differentiation from prior devices. The value of the CLASS field is encoded as follows (all other encodings are reserved): Value Description 0x3 Stellaris® DustDevil-class devices | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | MAJOR | RO | - | Major Revision | | | | | | This field specifies the major revision number of the device. The major revision reflects changes to base layers of the design. The major revision number is indicated in the part number as a letter (A for first revision, B for second, and so on). This field is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Revision A (initial device) | | | | | | 0x1 Revision B (first base layer revision) | | | | | | 0x2 Revision C (second base layer revision) | | | | | | and so on. | | 7:0 | MINOR | RO | - | Minor Revision | | | | | | This field specifies the minor revision number of the device. The minor revision reflects changes to the metal layers of the design. The ${\tt MINOR}$ field value is reset when the ${\tt MAJOR}$ field is changed. This field is numeric and is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Initial device, or a major revision update. | | | | | | 0x1 First metal layer change. | | | | | | 0x2 Second metal layer change. | | | | | | and so on. | # Register 2: Brown-Out Reset Control (PBORCTL), offset 0x030 This register is responsible for controlling reset conditions after initial power-on reset. #### Brown-Out Reset Control (PBORCTL) Base 0x400F.E000 Offset 0x030 Type R/W, reset 0x0000.7FFD | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIOR | R/W | 0 | BOR Interrupt or Reset | | | | | | This bit controls how a BOR event is signaled to the controller. If set, a reset is signaled. Otherwise, an interrupt is signaled. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 3: LDO Power Control (LDOPCTL), offset 0x034 The VADJ field in this register adjusts the on-chip output voltage ( $V_{OUT}$ ). #### LDO Power Control (LDOPCTL) Base 0x400F.E000 Offset 0x034 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | VADJ | R/W | 0x0 | LDO Output Voltage | This field sets the on-chip output voltage. The programming values for the VADJ field are provided below. | Value | $V_{OUT}\left( V\right)$ | |-----------|--------------------------| | 0x00 | 2.50 | | 0x01 | 2.45 | | 0x02 | 2.40 | | 0x03 | 2.35 | | 0x04 | 2.30 | | 0x05 | 2.25 | | 0x06-0x3F | Reserved | | 0x1B | 2.75 | | 0x1C | 2.70 | | 0x1D | 2.65 | | 0x1E | 2.60 | | 0x1F | 2.55 | # Register 4: Raw Interrupt Status (RIS), offset 0x050 Central location for system control raw interrupts. These are set and cleared by hardware. #### Raw Interrupt Status (RIS) Base 0x400F.E000 Offset 0x050 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | MOSCPUPRIS | RO | 0 | MOSC Power Up Raw Interrupt Status | | | | | | This bit is set when the PLL $T_{MOSCPUP}$ Timer asserts. | | 7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLRIS | RO | 0 | PLL Lock Raw Interrupt Status | | | | | | This bit is set when the PLL $T_{READY}$ Timer asserts. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORRIS | RO | 0 | Brown-Out Reset Raw Interrupt Status | | | | | | This bit is the raw interrupt status for any brown-out conditions. If set, a brown-out condition is currently active. This is an unregistered signal from the brown-out detection circuit. An interrupt is reported if the BORIM bit in the <b>IMC</b> register is set and the BORIOR bit in the <b>PBORCTL</b> register is cleared. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 5: Interrupt Mask Control (IMC), offset 0x054 Central location for system control interrupt masks. #### Interrupt Mask Control (IMC) Base 0x400F.E000 Offset 0x054 Type R/W, reset 0x0000.0000 | D:4/E: -1-1 | Mana | <b>T</b> | Deset | Description | |-------------|-----------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Type | Reset | Description | | 31:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | MOSCPUPIM | R/W | 0 | MOSC Power Up Interrupt Mask | | | | | | This bit specifies whether a current limit detection is promoted to a controller interrupt. If set, an interrupt is generated if MOSCPUPRIS in RIS is set; otherwise, an interrupt is not generated. | | 7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLIM | R/W | 0 | PLL Lock Interrupt Mask | | | | | | This bit specifies whether a current limit detection is promoted to a controller interrupt. If set, an interrupt is generated if PLLLRIS in <b>RIS</b> is set; otherwise, an interrupt is not generated. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIM | R/W | 0 | Brown-Out Reset Interrupt Mask | | | | | | This bit specifies whether a brown-out condition is promoted to a controller interrupt. If set, an interrupt is generated if BORRIS is set; otherwise, an interrupt is not generated. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 6: Masked Interrupt Status and Clear (MISC), offset 0x058 On a read, this register gives the current masked status value of the corresponding interrupt. All of the bits are R/W1C and this action also clears the corresponding raw interrupt bit in the **RIS** register (see page 76). Masked Interrupt Status and Clear (MISC) Base 0x400F.E000 Offset 0x058 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | MOSCPUPMIS | R/W1C | 0 | MOSC Power Up Masked Interrupt Status | | | | | | This bit is set when the $\rm T_{MOSCPUP}$ timer asserts. The interrupt is cleared by writing a 1 to this bit. | | 7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLMIS | R/W1C | 0 | PLL Lock Masked Interrupt Status | | | | | | This bit is set when the PLL $T_{READY}$ timer asserts. The interrupt is cleared by writing a 1 to this bit. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORMIS | R/W1C | 0 | BOR Masked Interrupt Status | | | | | | The ${\tt BORMIS}$ is simply the ${\tt BORRIS}$ ANDed with the mask value, ${\tt BORIM}.$ | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 7: Reset Cause (RESC), offset 0x05C This register is set with the reset cause after reset. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an external reset is the cause, and then all the other bits in the **RESC** register are cleared. #### Reset Cause (RESC) Base 0x400F.E000 Offset 0x05C Type R/W, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | MOSCFAIL | R/W | - | MOSC Failure Reset | | | | | | When set, indicates the MOSC circuit was enable for clock validation and failed. This generated a reset event. | | 15:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SW | R/W | - | Software Reset | | | | | | When set, indicates a software reset is the cause of the reset event. | | 3 | WDT | R/W | - | Watchdog Timer Reset | | | | | | When set, indicates a watchdog reset is the cause of the reset event. | | 2 | BOR | R/W | - | Brown-Out Reset | | | | | | When set, indicates a brown-out reset is the cause of the reset event. | | 1 | POR | R/W | - | Power-On Reset | | | | | | When set, indicates a power-on reset is the cause of the reset event. | | 0 | EXT | R/W | - | External Reset | | | | | | When set, indicates an external reset ( $\overline{\tt RST}$ assertion) is the cause of the reset event. | # Register 8: Run-Mode Clock Configuration (RCC), offset 0x060 This register is defined to provide source control and frequency speed. Run-Mode Clock Configuration (RCC) Base 0x400F.E000 Offset 0x060 Type R/W, reset 0x078E.3AD1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 27 | ACG | R/W | 0 | Auto Clock Gating | This bit specifies whether the system uses the Sleep-Mode Clock Gating Control (SCGCn) registers and Deep-Sleep-Mode Clock Gating Control (DCGCn) registers if the controller enters a Sleep or Deep-Sleep mode (respectively). If set, the SCGCn or DCGCn registers are used to control the clocks distributed to the peripherals when the controller is in a sleep mode. Otherwise, the Run-Mode Clock Gating Control (RCGCn) registers are used when the controller enters a sleep mode. The **RCGCn** registers are always used to control the clocks in Run mode. This allows peripherals to consume less power when the controller is in a sleep mode and the peripheral is unused. | Bit/Field | Name | Туре | Reset | Description | | | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | 26:23 | SYSDIV | R/W | 0xF | System Clock Divisor | | | | | | | | Specifies which divisor is used to generate the system clock from the PLL output. | | | | | | | | The PLL VCO frequency is 400 MHz. | | | | | | | | Value Divisor (RVPA | .SS=1) Frequency (BYPASS=0) | | | | | | | 0x0 reserved | reserved | | | | | | | 0x1 /2 | reserved | | | | | | | 0x2 /3 | reserved | | | | | | | 0x3 /4 | 50 MHz | | | | | | | 0x4 /5 | 40 MHz | | | | | | | 0x5 /6 | 33.33 MHz | | | | | | | 0x6 /7 | 28.57 MHz | | | | | | | 0x7 /8 | 25 MHz | | | | | | | 0x8 /9 | 22.22 MHz | | | | | | | 0x9 /10 | 20 MHz | | | | | | | 0xA /11 | 18.18 MHz | | | | | | | 0xB /12 | 16.67 MHz | | | | | | | 0xC /13 | 15.38 MHz | | | | | | | 0xD /14 | 14.29 MHz | | | | | | | 0xE /15 | 13.33 MHz | | | | | | | 0xF /16 | 12.5 MHz (default) | | | | | | | page 80), the SYSDIV | n-Mode Clock Configuration (RCC) register (see value is MINSYSDIV if a lower divider was L is being used. This lower value is allowed to ree. | | | 22 | USESYSDIV | R/W | 0 | Enable System Clock | Divider | | | | | | | • | divider as the source for the system clock. The s forced to be used when the PLL is selected as | | | 21 | reserved | RO | 0 | compatibility with futu | ely on the value of a reserved bit. To provide re products, the value of a reserved bit should be ead-modify-write operation. | | | 20 | USEPWMDIV | R/W | 0 | Enable PWM Clock D | ivisor | | | | | | | Use the PWM clock d | ivider as the source for the PWM clock. | | June 02, 2008 81 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19:17 | PWMDIV | R/W | 0x7 | PWM Unit Clock Divisor | | | | | | This field specifies the binary divisor used to predivide the system clock down for use as the timing reference for the PWM module. This clock is only power 2 divide and rising edge is synchronous without phase shift from the system clock. | | | | | | Value Divisor | | | | | | 0x0 /2 | | | | | | 0x1 /4 | | | | | | 0x2 /8 | | | | | | 0x3 /16 | | | | | | 0x4 /32 | | | | | | 0x5 /64 | | | | | | 0x6 /64 | | | | | | 0x7 /64 (default) | | 16:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | PWRDN | R/W | 1 | PLL Power Down | | | | | | This bit connects to the PLL PWRDN input. The reset value of 1 powers down the PLL. | | 12 | reserved | RO | 1 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | BYPASS | R/W | 1 | PLL Bypass | | | | | | Chooses whether the system clock is derived from the PLL output or the OSC source. If set, the clock that drives the system is the OSC source. Otherwise, the clock that drives the system is the PLL output clock divided by the system divider. | | | | | | Note: The ADC must be clocked from the PLL or directly from a | Note: The ADC must be clocked from the PLL or directly from a 14-MHz to 18-MHz clock source to operate properly. While the ADC works in a 14-18 MHz range, to maintain a 1 M sample/second rate, the ADC must be provided a 16-MHz clock source. | Bit/Field | Name | Туре | Reset | Description | | | |-----------|----------|------|-------|---------------|------------------------------------------------------------------------------------------------|---------------------------------------| | 10:6 | XTAL | R/W | 0xB | Crystal Value | е | | | | | | | | ecifies the crystal value attact this field is provided below. | hed to the main oscillator. The | | | | | | Value | Crystal Frequency (MHz)<br>Not Using the PLL | Crystal Frequency (MHz) Using the PLL | | | | | | 0x00 | 1.000 | reserved | | | | | | 0x01 | 1.8432 | reserved | | | | | | 0x02 | 2.000 | reserved | | | | | | 0x03 | 2.4576 | reserved | | | | | | 0x04 | 3.579 | 545 MHz | | | | | | 0x05 | 3.68 | 64 MHz | | | | | | 0x06 | 4 | MHz | | | | | | 0x07 | 4.09 | 96 MHz | | | | | | 80x0 | 4.91 | 52 MHz | | | | | | 0x09 | 5 | MHz | | | | | | 0x0A | 5.1 | 2 MHz | | | | | | 0x0B | 6 MHz ( | reset value) | | | | | | 0x0C | 6.14 | 4 MHz | | | | | | 0x0D | | 28 MHz | | | | | | 0x0E | | MHz | | | | | | 0x0F | 8.19 | 2 MHz | | | | | | 0x10 | | 0 MHz | | | | | | 0x11 | 12. | 0 MHz | | | | | | 0x12 | | 88 MHz | | | | | | 0x13 | | 66 MHz | | | | | | 0x14 | | 818 MHz | | | | | | 0x15 | | 0 MHz | | | | | | 0x16 | 16.3 | 84 MHz | | 5:4 | OSCSRC | R/W | 0x1 | Oscillator Sc | ource | | | | | | | Picks among | g the four input sources for the | ne OSC. The values are: | | | | | | Value Input | Source | | | | | | | 0x0 Main | oscillator | | | | | | | 0x1 Inter | nal oscillator (default) | | | | | | | 0x2 Inter | nal oscillator / 4 (this is nece | ssary if used as input to PLL) | | | | | | 0x3 30 K | Hz internal oscillator | | | 3:2 | reserved | RO | 0x0 | compatibility | ould not rely on the value of<br>with future products, the val<br>cross a read-modify-write op | ue of a reserved bit should be | | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|-------------------------------------------| | 1 | IOSCDIS | R/W | 0 | Internal Oscillator Disable | | | | | | 0: Internal oscillator (IOSC) is enabled. | | | | | | 1: Internal oscillator is disabled. | | 0 | MOSCDIS | R/W | 1 | Main Oscillator Disable | | | | | | 0: Main oscillator is enabled . | | | | | | 1: Main oscillator is disabled (default). | # Register 9: XTAL to PLL Translation (PLLCFG), offset 0x064 This register provides a means of translating external crystal frequencies into the appropriate PLL settings. This register is initialized during the reset sequence and updated anytime that the XTAL field changes in the **Run-Mode Clock Configuration (RCC)** register (see page 80). The PLL frequency is calculated using the PLLCFG field values, as follows: #### XTAL to PLL Translation (PLLCFG) Base 0x400F.E000 Offset 0x064 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:5 | F | RO | - | PLL F Value This field specifies the value supplied to the PLL's F input. | | 4:0 | R | RO | - | PLL R Value | This field specifies the value supplied to the PLL's R input. # Register 10: GPIO High Speed Control (GPIOHSCTL), offset 0x06C This register provides the user the ability to change the GPIO ports to run on a single-cycle bus equivalent to the processor clock instead of the legacy bus with two-cycle access. The address aperture in the memory map will change for the ports that are enabled for high-speed access (see Table 9-3 on page 221). #### GPIO High Speed Control (GPIOHSCTL) Base 0x400F.E000 Offset 0x06C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | PORTEHS | R/W | 0 | Port E High-Speed | | | | | | When set, the memory aperture for Port H is selected to be high speed (single-cycle). Otherwise, the legacy aperture (two-cycle) is chosen. | | 3 | PORTDHS | R/W | 0 | Port D High-Speed | | | | | | When set, the memory aperture for Port H is selected to be high speed (single-cycle). Otherwise, the legacy aperture (two-cycle) is chosen. | | 2 | PORTCHS | R/W | 0 | Port C High-Speed | | | | | | When set, the memory aperture for Port H is selected to be high speed (single-cycle). Otherwise, the legacy aperture (two-cycle) is chosen. | | 1 | PORTBHS | R/W | 0 | Port B High-Speed | | | | | | When set, the memory aperture for Port H is selected to be high speed (single-cycle). Otherwise, the legacy aperture (two-cycle) is chosen. | | 0 | PORTAHS | R/W | 0 | Port A High-Speed | | | | | | | When set, the memory aperture for Port H is selected to be high speed (single-cycle). Otherwise, the legacy aperture (two-cycle) is chosen. ### Register 11: Run-Mode Clock Configuration 2 (RCC2), offset 0x070 This register overrides the RCC equivalent register fields when the USERCC2 bit is set. This allows RCC2 to be used to extend the capabilities, while also providing a means to be backward-compatible to previous parts. The fields within the RCC2 register occupy the same bit positions as they do within the RCC register as LSB-justified. The SYSDIV2 field is wider so that additional larger divisors are possible. This allows a lower system clock frequency for improved Deep Sleep power consumption. Run-Mode Clock Configuration 2 (RCC2) Base 0x400F.E000 Offset 0x070 Type R/W, reset 0x0780.6810 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | USERCC2 | R/W | 0 | Use RCC2 | | | | | | When set, overrides the <b>RCC</b> register fields. | | 30:29 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28:23 | SYSDIV2 | R/W | 0x0F | System Clock Divisor | | | | | | Specifies which divisor is used to generate the system clock from the PLL output. | | | | | | The PLL VCO frequency is 400 MHz. | | | | | | This field is wider than the RCC register SYSDIV field in order to provide additional divisor values. This permits the system clock to be run at much lower frequencies during Deep Sleep mode. For example, where the RCC register SYSDIV encoding of 1111 provides /16, the RCC2 register SYSDIV2 encoding of 111111 provides /64. | | 22:15 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 14 | reserved-1 | RO | 1 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | Note that reset value is 1. | | 13 | PWRDN2 | R/W | 1 | Power-Down PLL | | | | | | When set, powers down the PLL. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | BYPASS2 | R/W | 1 | Bypass PLL | | | | | | When set, bypasses the PLL for the clock source. | | 10:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:4 | OSCSRC2 | R/W | 0x1 | Oscillator Source | | | | | | Picks among the input sources for the OSC. The values are: | | | | | | Value Description | | | | | | 0x0 Main oscillator (MOSC) | | | | | | 0x1 Internal oscillator (IOSC) | | | | | | 0x2 Internal oscillator / 4 | | | | | | 0x3 30 kHz internal oscillator | | | | | | 0x7 Reserved | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 12: Main Oscillator Control (MOSCCTL), offset 0x07C This register provides control over the features of the main oscillator, including the ability to enable the MOSC clock validation circuit. When enabled, this circuit monitors the energy on the MOSC pins to provide a Clock Valid signal. If the clock goes invalid after being enabled, the part does a hardware reset and reboots to the NMI handler. #### Main Oscillator Control (MOSCCTL) Base 0x400F.E000 Offset 0x07C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | CVAL | R/W | 0 | Clock Validation for MOSC | When set, the monitor circuit is enabled. # Register 13: Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 This register provides configuration information for the hardware control of Deep Sleep Mode. Deep Sleep Clock Configuration (DSLPCLKCFG) Base 0x400F.E000 Offset 0x144 Type R/W, reset 0x0780.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28:23 | DSDIVORIDE | R/W | 0x0F | Divider Field Override | | | | | | 6-bit system divider field to override when Deep-Sleep occurs with PLL running. | | 22:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:4 | DSOSCSRC | R/W | 0x0 | Clock Source | | | | | | Specifies the clock source during Deep-Sleep mode. | | | | | | Value Description | | | | | | 0x0 NOORIDE | | | | | | No override to the oscillator clock source is done. | | | | | | 0x1 IOSC | | | | | | Use internal 12 MHz oscillator as source. 0x3 30kHz | | | | | | Use 30 kHz internal oscillator. | | | | | | 0x7 Reserved | | 3:0 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 14: Device Identification 1 (DID1), offset 0x004 This register identifies the device family, part number, temperature range, and package type. Device Identification 1 (DID1) Base 0x400F.E000 Offset 0x004 Type RO, reset - | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | VER | RO | 0x1 | DID1 Version | | | | | | This field defines the <b>DID1</b> register format version. The version number is numeric. The value of the $vertext{NER}$ field is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID1</b> register format. | | 27:24 | FAM | RO | 0x0 | Family | | | | | | This field provides the family identification of the device within the Luminary Micro product portfolio. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Stellaris family of microcontollers, that is, all devices with external part numbers starting with LM3S. | | 23:16 | PARTNO | RO | 0x05 | Part Number | | | | | | This field provides the part number of the device within the family. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x05 LM3S1627 | | 15:13 | PINCOUNT | RO | 0x3 | Package Pin Count | | | | | | This field specifies the number of pins on the device package. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | 64-pin package | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:5 | TEMP | RO | - | Temperature Range | | | | | | This field specifies the temperature rating of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Commercial temperature range (0°C to 70°C) | | | | | | 0x1 Industrial temperature range (-40°C to 85°C) | | | | | | 0x2 Extended temperature range (-40°C to 105°C) | | 4:3 | PKG | RO | - | Package Type | | | | | | This field specifies the package type. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 SOIC package | | | | | | 0x1 LQFP package | | | | | | 0x2 BGA package | | 2 | ROHS | RO | 1 | RoHS-Compliance | | | | | | This bit specifies whether the device is RoHS-compliant. A 1 indicates the part is RoHS-compliant. | | 1:0 | QUAL | RO | - | Qualification Status | | | | | | This field specifies the qualification status of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Engineering Sample (unqualified) | | | | | | 0x1 Pilot Production (unqualified) | | | | | | 0x2 Fully Qualified | | | | | | | # Register 15: Device Capabilities 0 (DC0), offset 0x008 This register is predefined by the part and can be used to verify features. Device Capabilities 0 (DC0) Base 0x400F.E000 Offset 0x008 Type RO, reset 0x007F.003F | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|--------|--------------------------------------------------------------------------------------------------| | 31:16 | SRAMSZ | RO | 0x007F | SRAM Size Indicates the size of the on-chip SRAM memory. Value Description 0x007F 32 KB of SRAM | | 15:0 | FLASHSZ | RO | 0x003F | Flash Size | Indicates the size of the on-chip flash memory. Value Description 0x003F 128 KB of Flash # Register 16: Device Capabilities 1 (DC1), offset 0x010 This register is predefined by the part and can be used to verify features. The PWM, SARADCO, MAXADCSPD, WDT, SWO, SWD, and JTAG bits mask the RCGC0, SCGC0, and DCGC0 registers. Other bits are passed as 0. MAXADCSPD is clipped to the maximum value specified in DC1. Device Capabilities 1 (DC1) Base 0x400F.E000 Offset 0x010 Type RO, reset 0x0011.32BF | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWM | RO | 1 | PWM Module Present | | | | | | When set, indicates that the PWM module is present. | | 19:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | ADC | RO | 1 | ADC Module Present. When set, indicates that the ADC module is present. | | 15:12 | MINSYSDIV | RO | 0x3 | System Clock Divider. Minimum 4-bit divider value for system clock. The reset value is hardware-dependent. See the <b>RCC</b> register for how to change the system clock divisor using the SYSDIV bit. | | | | | | Value Description | | | | | | 0x3 Specifies a 50-MHz CPU clock with a PLL divider of 4. | | 11:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9:8 | MAXADCSPD | RO | 0x2 | Max ADC Speed. This field indicates the maximum rate at which the ADC samples data. | | | | | | Value Description | | | | | | 0x2 500K samples/second | | 7 | MPU | RO | 1 | MPU Present. When set, indicates that the Cortex-M3 Memory Protection Unit (MPU) module is present. See the ARM Cortex-M3 Technical Reference Manual for details on the MPU. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | TEMPSNS | RO | 1 | Temp Sensor Present. When set, indicates that the on-chip temperature sensor is present. | | 4 | PLL | RO | 1 | PLL Present. When set, indicates that the on-chip Phase Locked Loop (PLL) is present. | | 3 | WDT | RO | 1 | Watchdog Timer Present. When set, indicates that a watchdog timer is present. | | 2 | SWO | RO | 1 | SWO Trace Port Present. When set, indicates that the Serial Wire Output (SWO) trace port is present. | | 1 | SWD | RO | 1 | SWD Present. When set, indicates that the Serial Wire Debugger (SWD) is present. | | 0 | JTAG | RO | 1 | JTAG Present. When set, indicates that the JTAG debugger interface is present. | # Register 17: Device Capabilities 2 (DC2), offset 0x014 This register is predefined by the part and can be used to verify features. Device Capabilities 2 (DC2) Base 0x400F.E000 Offset 0x014 Type RO, reset 0x000F.1113 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | RO | 1 | Timer 3 Present. When set, indicates that General-Purpose Timer module 3 is present. | | 18 | TIMER2 | RO | 1 | Timer 2 Present. When set, indicates that General-Purpose Timer module 2 is present. | | 17 | TIMER1 | RO | 1 | Timer 1 Present. When set, indicates that General-Purpose Timer module 1 is present. | | 16 | TIMER0 | RO | 1 | Timer 0 Present. When set, indicates that General-Purpose Timer module 0 is present. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | RO | 1 | I2C Module 0 Present. When set, indicates that I2C module 0 is present. | | 11:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | QEI0 | RO | 1 | QEI0 Present. When set, indicates that QEI module 0 is present. | | 7:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | RO | 1 | SSI0 Present. When set, indicates that SSI module 0 is present. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | RO | 1 | UART1 Present. When set, indicates that UART module 1 is present. | | 0 | UART0 | RO | 1 | UART0 Present. When set, indicates that UART module 0 is present. | # Register 18: Device Capabilities 3 (DC3), offset 0x018 This register is predefined by the part and can be used to verify features. Device Capabilities 3 (DC3) Base 0x400F.E000 Offset 0x018 Type RO, reset 0x8F0F.803F | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|----------|----|------|----------|------|------|----|------|-------|------|------|------|------|------| | | 32KHZ | | reserved | | CCP3 | CCP2 | CCP1 | CCP0 | | rese | erved | | ADC3 | ADC2 | ADC1 | ADC0 | | Type | RO | Reset | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PWMFAULT | | ' | | | reserved | | 1 | 1 | ' | PWM5 | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | | Туре | RO | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 32KHZ | RO | 1 | 32KHz Input Clock Available. When set, indicates an even CCP pin is present and can be used as a 32-KHz input clock. | | 30:28 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 27 | CCP3 | RO | 1 | CCP3 Pin Present. When set, indicates that Capture/Compare/PWM pin 3 is present. | | 26 | CCP2 | RO | 1 | CCP2 Pin Present. When set, indicates that Capture/Compare/PWM pin 2 is present. | | 25 | CCP1 | RO | 1 | CCP1 Pin Present. When set, indicates that Capture/Compare/PWM pin 1 is present. | | 24 | CCP0 | RO | 1 | CCP0 Pin Present. When set, indicates that Capture/Compare/PWM pin 0 is present. | | 23:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | ADC3 | RO | 1 | ADC3 Pin Present. When set, indicates that ADC pin 3 is present. | | 18 | ADC2 | RO | 1 | ADC2 Pin Present. When set, indicates that ADC pin 2 is present. | | 17 | ADC1 | RO | 1 | ADC1 Pin Present. When set, indicates that ADC pin 1 is present. | | 16 | ADC0 | RO | 1 | ADC0 Pin Present. When set, indicates that ADC pin 0 is present. | | 15 | PWMFAULT | RO | 1 | PWM Fault Pin Present. When set, indicates that a PWM Fault pin is present. See <b>DC5</b> for specific Fault pins on this device. | | 14:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | PWM5 | RO | 1 | PWM5 Pin Present. When set, indicates that the PWM pin 5 is present. | | 4 | PWM4 | RO | 1 | PWM4 Pin Present. When set, indicates that the PWM pin 4 is present. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|----------------------------------------------------------------------| | 3 | PWM3 | RO | 1 | PWM3 Pin Present. When set, indicates that the PWM pin 3 is present. | | 2 | PWM2 | RO | 1 | PWM2 Pin Present. When set, indicates that the PWM pin 2 is present. | | 1 | PWM1 | RO | 1 | PWM1 Pin Present. When set, indicates that the PWM pin 1 is present. | | 0 | PWM0 | RO | 1 | PWM0 Pin Present. When set, indicates that the PWM pin 0 is present. | # Register 19: Device Capabilities 4 (DC4), offset 0x01C This register is predefined by the part and can be used to verify features. #### Device Capabilities 4 (DC4) Base 0x400F.E000 Offset 0x01C Type RO, reset 0x0000.301F | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | UDMA | RO | 1 | Micro-DMA is present | | 12 | ROM | RO | 1 | Internal Code ROM is present | | 11:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | GPIOE | RO | 1 | GPIO Port E Present. When set, indicates that GPIO Port E is present. | | 3 | GPIOD | RO | 1 | GPIO Port D Present. When set, indicates that GPIO Port D is present. | | 2 | GPIOC | RO | 1 | GPIO Port C Present. When set, indicates that GPIO Port C is present. | | 1 | GPIOB | RO | 1 | GPIO Port B Present. When set, indicates that GPIO Port B is present. | | 0 | GPIOA | RO | 1 | GPIO Port A Present. When set, indicates that GPIO Port A is present. | # Register 20: Device Capabilities 5 (DC5), offset 0x020 This register is predefined by the part and can be used to verify features. #### Device Capabilities 5 (DC5) Base 0x400F.E000 Offset 0x020 Type RO, reset 0x0110.003F | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | PWMFAULT0 | RO | 1 | PWM Fault 0 Pin Present. When set, indicates that the PWM Fault 0 pin is present. | | 23:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWMESYNC | RO | 1 | PWM Extended SYNC feature is active | | 19:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | PWM5 | RO | 1 | PWM5 Pin Present. When set, indicates that the PWM pin 5 is present. | | 4 | PWM4 | RO | 1 | PWM4 Pin Present. When set, indicates that the PWM pin 4 is present. | | 3 | PWM3 | RO | 1 | PWM3 Pin Present. When set, indicates that the PWM pin 3 is present. | | 2 | PWM2 | RO | 1 | PWM2 Pin Present. When set, indicates that the PWM pin 2 is present. | | 1 | PWM1 | RO | 1 | PWM1 Pin Present. When set, indicates that the PWM pin 1 is present. | | 0 | PWM0 | RO | 1 | PWM0 Pin Present. When set, indicates that the PWM pin 0 is present. | # Register 21: Device Capabilities 6 (DC6), offset 0x024 This register is predefined by the part and can be used to verify features. Device Capabilities 6 (DC6) Base 0x400F.E000 Offset 0x024 Type RO, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 reserved RO 0 Software should Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. # Register 22: Device Capabilities 7 (DC7), offset 0x028 This register is predefined by the part and can be used to verify uDMA channel features. Device Capabilities 7 (DC7) Base 0x400F.E000 Offset 0x028 Type RO, reset 0x00C0.0F00 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23 | UART1_TX | RO | 1 | UART1 TX on uDMA Ch23. When set, indicates uDMA channel 23 is available and connected to the transmit path of UART module 1. | | 22 | UART1_RX | RO | 1 | UART1 RX on uDMA Ch22. When set, indicates uDMA channel 22 is available and connected to the receive path of UART module 1. | | 21:12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | SSI0_TX | RO | 1 | SSI0 TX on uDMA Ch11. When set, indicates uDMA channel 11 is available and connected to the transmit path of SSI module 0. | | 10 | SSI0_RX | RO | 1 | SSI0 RX on uDMA Ch10. When set, indicates uDMA channel 10 is available and connected to the receive path of SSI module 0. | | 9 | UART0_TX | RO | 1 | UART0 TX on uDMA Ch9. When set, indicates uDMA channel 9 is available and connected to the transmit path of UART module 0. | | 8 | UART0_RX | RO | 1 | UART0 RX on uDMA Ch8. When set, indicates uDMA channel 8 is available and connected to the receive path of UART module 0. | | 7:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 23: Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 0 (RCGC0) Base 0x400F.E000 Offset 0x100 Type R/W, reset 0x00000040 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWM | R/W | 0 | PWM Clock Gating Control. This bit controls the clock gating for the PWM module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 19:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | ADC | R/W | 0 | ADC0 Clock Gating Control. This bit controls the clock gating for SAR ADC module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 15:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | MAXADCSPD | R/W | 0 | ADC Sample Speed. This field sets the rate at which the ADC samples data. You cannot set the rate higher than the maximum rate. You can set the sample rate by setting the MAXADCSPD bit as follows: | | | | | | Value Description | | | | | | 0x2 500K samples/second | | | | | | 0x1 250K samples/second | | | | | | 0x0 125K samples/second | | 7:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control. This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 24: Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 0 (SCGC0) Base 0x400F.E000 Offset 0x110 Type R/W, reset 0x00000040 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWM | R/W | 0 | PWM Clock Gating Control. This bit controls the clock gating for the PWM module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 19:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | ADC | R/W | 0 | ADC0 Clock Gating Control. This bit controls the clock gating for general SAR ADC module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 15:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | MAXADCSPD | R/W | 0 | ADC Sample Speed. This field sets the rate at which the ADC samples data. You cannot set the rate higher than the maximum rate. You can set the sample rate by setting the MAXADCSPD bit as follows: | | | | | | Value Description | | | | | | 0x2 500K samples/second | | | | | | 0x1 250K samples/second | | | | | | 0x0 125K samples/second | | 7:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control. This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 25: Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0) Base 0x400F.E000 Offset 0x120 Type R/W, reset 0x00000040 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|--------------|----|----|----|----|----------|-------|-------|----|------|------|-----|-----|----------|----------|-----| | | | | | | 1 | reserved | | | 1 | | | PWM | | reserved | | ADC | | Туре | RO R/W | RO | RO | RO | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | - 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved MAX | | | | | | MAXAI | DCSPD | | rese | rved | | WDT | | reserved | | | Туре | RO | RO | RO | RO | RO | RO | R/W | R/W | RO | RO | RO | RO | R/W | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWM | R/W | 0 | PWM Clock Gating Control. This bit controls the clock gating for the PWM module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 19:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | ADC | R/W | 0 | ADC0 Clock Gating Control. This bit controls the clock gating for general SAR ADC module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 15:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | MAXADCSPD | R/W | 0 | ADC Sample Speed. This field sets the rate at which the ADC samples data. You cannot set the rate higher than the maximum rate. You can set the sample rate by setting the MAXADCSPD bit as follows: | | | | | | Value Description | | | | | | 0x2 500K samples/second | | | | | | 0x1 250K samples/second | | | | | | 0x0 125K samples/second | | 7:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control. This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 26: Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 1 (RCGC1) Base 0x400F.E000 Offset 0x104 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control. This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | QEI0 | R/W | 0 | QEI0 Clock Gating Control. This bit controls the clock gating for QEI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 7:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSIO | R/W | 0 | SSI0 Clock Gating Control. This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control. This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UARTO Clock Gating Control. This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 27: Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 1 (SCGC1) Base 0x400F.E000 Offset 0x114 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control. This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | QEI0 | R/W | 0 | QEI0 Clock Gating Control. This bit controls the clock gating for QEI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 7:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSIO | R/W | 0 | SSI0 Clock Gating Control. This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control. This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control. This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 28: Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 1 (DCGC1) Base 0x400F.E000 Offset 0x124 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----------|----|------|----|----------|------|------|----|----------|----|------|--------|--------|--------|--------| | | | | | | | rese | rved | • | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | Туре | RO R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | I2C0 | | reserved | | QEI0 | | reserved | | SSI0 | rese | rved | UART1 | UART0 | | Туре | RO | RO | RO | R/W | RO | RO | RO | R/W | RO | RO | RO | R/W | RO | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control. This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control. This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | QEI0 | R/W | 0 | QEI0 Clock Gating Control. This bit controls the clock gating for QEI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 7:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSIO | R/W | 0 | SSI0 Clock Gating Control. This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control. This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control. This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 29: Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC2** is the clock configuration register for running operation, **SCGC2** for Sleep operation, and **DCGC2** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 2 (RCGC2) Base 0x400F.E000 Offset 0x108 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | UDMA | R/W | 0 | UDMA Clock Gating Control. This bit controls the clock gating for Port H. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 12:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control. This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control. This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control. This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control. This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control. This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 30: Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC2** is the clock configuration register for running operation, **SCGC2** for Sleep operation, and **DCGC2** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 2 (SCGC2) Base 0x400F.E000 Offset 0x118 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|------|------|------|----|----|----|------|------|------|----|----|-------|-------|-------|-------|-------| | | | | • | | | | | rese | rved | | • | • | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | rese | rved | UDMA | | | | rese | rved | | | ' | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Туре | RO | RO | R/W | RO R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | UDMA | R/W | 0 | UDMA Clock Gating Control. This bit controls the clock gating for Port H. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 12:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control. This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control. This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control. This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control. This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control. This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 31: Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC2** is the clock configuration register for running operation, **SCGC2** for Sleep operation, and **DCGC2** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 2 (DCGC2) Base 0x400F.E000 Offset 0x128 Type R/W, reset 0x00000000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|---------|----------|---------|---------|----------|---------|---------|---------|---------|---------|----------|----------|----------|----------|----------| | | | | | | | | | rese | rved | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | rese | rved | UDMA | | | reserved | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Type<br>Reset | RO<br>0 | RO<br>0 | R/W<br>0 | RO<br>0 R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | UDMA | R/W | 0 | UDMA Clock Gating Control. This bit controls the clock gating for Port H. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 12:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control. This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control. This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control. This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control. This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control. This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | ## Register 32: Software Reset Control 0 (SRCR0), offset 0x040 Writes to this register are masked by the bits in the Device Capabilities 1 (DC1) register. ### Software Reset Control 0 (SRCR0) Base 0x400F.E000 Offset 0x040 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20 | PWM | R/W | 0 | PWM Reset Control. Reset control for PWM module. | | 19:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | ADC | R/W | 0 | ADC0 Reset Control. Reset control for SAR ADC module 0. | | 15:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Reset Control. Reset control for Watchdog unit. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 33: Software Reset Control 1 (SRCR1), offset 0x044 Writes to this register are masked by the bits in the **Device Capabilities 2 (DC2)** register. ### Software Reset Control 1 (SRCR1) Base 0x400F.E000 Offset 0x044 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Reset Control. Reset control for General-Purpose Timer module 3. | | 18 | TIMER2 | R/W | 0 | Timer 2 Reset Control. Reset control for General-Purpose Timer module 2. | | 17 | TIMER1 | R/W | 0 | Timer 1 Reset Control. Reset control for General-Purpose Timer module 1. | | 16 | TIMER0 | R/W | 0 | Timer 0 Reset Control. Reset control for General-Purpose Timer module 0. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | R/W | 0 | I2C0 Reset Control. Reset control for I2C unit 0. | | 11:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | QEI0 | R/W | 0 | QEI0 Reset Control. Reset control for QEI unit 0. | | 7:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Reset Control. Reset control for SSI unit 0. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Reset Control. Reset control for UART unit 1. | | 0 | UART0 | R/W | 0 | UART0 Reset Control. Reset control for UART unit 0. | # Register 34: Software Reset Control 2 (SRCR2), offset 0x048 Writes to this register are masked by the bits in the Device Capabilities 4 (DC4) register. ### Software Reset Control 2 (SRCR2) Base 0x400F.E000 Offset 0x048 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | UDMA | R/W | 0 | UDMA Reset Control. Reset control for uDMA unit. | | 12:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | GPIOE | R/W | 0 | Port E Reset Control. Reset control for GPIO Port E. | | 3 | GPIOD | R/W | 0 | Port D Reset Control. Reset control for GPIO Port D. | | 2 | GPIOC | R/W | 0 | Port C Reset Control. Reset control for GPIO Port C. | | 1 | GPIOB | R/W | 0 | Port B Reset Control. Reset control for GPIO Port B. | | 0 | GPIOA | R/W | 0 | Port A Reset Control. Reset control for GPIO Port A. | # 7 Internal Memory The LM3S1627 microcontroller comes with 32 KB of bit-banded SRAM and 128 KB of flash memory. The flash controller provides a user-friendly interface, making flash programming a simple task. Flash protection can be applied to the flash memory on a 2-KB block basis. # 7.1 Block Diagram Figure 7-1 on page 124 illustrates the Flash functions. The dashed boxes in the figure indicate registers residing in the System Control module rather than the Flash Control module. Figure 7-1. Flash Block Diagram # 7.2 Functional Description This section describes the functionality of the SRAM, ROM, and Flash memories. ### 7.2.1 SRAM Memory Note: The SRAM memory is implemented using two 32-bit wide SRAM banks (separate SRAM arrays). The banks are partitioned so that one bank contains all even words (the even bank) and the other contains all odd words (the odd bank). A write access that is followed immediately by a read access to the same bank will incur a stall of a single clock cycle. However, a write to one bank followed by a read of the other bank can occur in successive clock cycles without incurring any delay. The internal SRAM of the Stellaris<sup>®</sup> devices is located at address 0x2000.0000 of the device memory map. To reduce the number of time consuming read-modify-write (RMW) operations, ARM has introduced *bit-banding* technology in the Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. The bit-band alias is calculated by using the formula: ``` bit-band alias = bit-band base + (byte offset * 32) + (bit number * 4) ``` For example, if bit 3 at address 0x2000.1000 is to be modified, the bit-band alias is calculated as: ``` 0x2200.0000 + (0x1000 * 32) + (3 * 4) = 0x2202.000C ``` With the alias address calculated, an instruction performing a read/write to address 0x2202.000C allows direct access to only bit 3 of the byte at address 0x2000.1000. For details about bit-banding, please refer to Chapter 4, "Memory Map" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual.* ### 7.2.2 ROM Memory The 16 KB of internal ROM of the Stellaris<sup>®</sup> device is located at address 0x0100.0000 of the device memory map and contains the following components: - A copy of the Serial Flash Loader and vector table - A copy of the peripheral driver library (DriverLib) release for product-specific peripherals and interfaces - Some pre-loaded code provided for manufacturing tests ### 7.2.3 Flash Memory The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. An individual 32-bit word can be programmed to change bits that are currently 1 to a 0. These blocks are paired into a set of 2-KB blocks that can be individually protected. The protection allows blocks to be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. ### 7.2.3.1 Flash Memory Timing The timing for the flash is automatically handled by the flash controller. However, in order to do so, it must know the clock rate of the system in order to time its internal signals properly. The number of clock cycles per microsecond must be provided to the flash controller for it to accomplish this timing. It is software's responsibility to keep the flash controller updated with this information via the **USec Reload (USECRL)** register. On reset, the **USECRL** register is loaded with a value that configures the flash timing so that it works with the maximum clock rate of the part. If software changes the system operating frequency, the new operating frequency minus 1 (in MHz) must be loaded into **USECRL** before any flash modifications are attempted. For example, if the device is operating at a speed of 20 MHz, a value of 0x13 (20-1) must be written to the **USECRL** register. ### 7.2.3.2 Flash Memory Protection The user is provided two forms of flash protection per 2-KB flash blocks in two pairs of 32-bit wide registers. The protection policy for each form is controlled by individual bits (per policy per block) in the **FMPPEn** and **FMPREn** registers. - Flash Memory Protection Program Enable (FMPPEn): If set, the block may be programmed (written) or erased. If cleared, the block may not be changed. - Flash Memory Protection Read Enable (FMPREn): If set, the block may be executed or read by software or debuggers. If cleared, the block may only be executed and contents of the memory block are prohibited from being accessed as data. The policies may be combined as shown in Table 7-1 on page 126. **Table 7-1. Flash Protection Policy Combinations** | FMPPEn | FMPREn | Protection | |--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | Execute-only protection. The block may only be executed and may not be written or erased. This mode is used to protect code. | | 1 | 0 | The block may be written, erased or executed, but not read. This combination is unlikely to be used. | | 0 | | Read-only protection. The block may be read or executed but may not be written or erased. This mode is used to lock the block from further modification while allowing any read or execute access. | | 1 | 1 | No protection. The block may be written, erased, executed or read. | An access that attempts to program or erase a PE-protected block is prohibited. A controller interrupt may be optionally generated (by setting the AMASK bit in the **FIM** register) to alert software developers of poorly behaving software during the development and debug phases. An access that attempts to read an RE-protected block is prohibited. Such accesses return data filled with all 0s. A controller interrupt may be optionally generated to alert software developers of poorly behaving software during the development and debug phases. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This implements a policy of open access and programmability. The register bits may be changed by writing the specific register bit. The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. Details on programming these bits are discussed in "Nonvolatile Register Programming" on page 127. # 7.3 Flash Memory Initialization and Configuration ### 7.3.1 Flash Programming The Stellaris<sup>®</sup> devices provide a user-friendly interface for flash programming. All erase/program operations are handled via three registers: **FMA**, **FMD**, and **FMC**. ### 7.3.1.1 To program a 32-bit word - Write source data to the FMD register. - 2. Write the target address to the **FMA** register. - 3. Write the flash write key and the WRITE bit (a value of 0xA442.0001) to the FMC register. 4. Poll the FMC register until the WRITE bit is cleared. ### 7.3.1.2 To perform an erase of a 1-KB page - Write the page address to the FMA register. - 2. Write the flash write key and the ERASE bit (a value of 0xA442.0002) to the FMC register. - 3. Poll the FMC register until the ERASE bit is cleared. ### 7.3.1.3 To perform a mass erase of the flash - 1. Write the flash write key and the MERASE bit (a value of 0xA442.0004) to the FMC register. - 2. Poll the FMC register until the MERASE bit is cleared. ### 7.3.2 Nonvolatile Register Programming This section discusses how to update registers that are resident within the flash memory itself. These registers exist in a separate space from the main flash array and are not affected by an ERASE or MASS ERASE operation. These nonvolatile registers are updated by using the COMT bit in the **FMC** register to activate a write operation. For the **USER\_DBG** register, the data to be written must be loaded into the **FMD** register before it is "committed". All other registers are R/W and can have their operation tried before committing them to nonvolatile memory. Important: These registers can only have bits changed from 1 to 0 by user programming, but can be restored to their factory default values by performing the sequence described in the section called "Recovering a "Locked" Device" on page 55. The mass erase of the main flash array caused by the sequence is performed prior to restoring these registers. In addition, the **USER\_REG0**, **USER\_REG1**, and **USER\_DBG** use bit 31 (NW) of their respective registers to indicate that they are available for user write. These three registers can only be written once whereas the flash protection registers may be written multiple times. Table 7-2 on page 127 provides the FMA address required for commitment of each of the registers and the source of the data to be written when the COMT bit of the **FMC** register is written with a value of 0xA442.0008. After writing the COMT bit, the user may poll the **FMC** register to wait for the commit operation to complete. Table 7-2. Flash Resident Registers<sup>a</sup> | Register to be Committed | FMA Value | Data Source | |--------------------------|-------------|-------------| | FMPRE0 | 0x0000.0000 | FMPRE0 | | FMPRE1 | 0x0000.0002 | FMPRE1 | | FMPRE2 | 0x0000.0004 | FMPRE2 | | FMPRE3 | 0x0000.0008 | FMPRE3 | | FMPPE0 | 0x0000.0001 | FMPPE0 | | FMPPE1 | 0x0000.0003 | FMPPE1 | | FMPPE2 | 0x0000.0005 | FMPPE2 | | FMPPE3 | 0x0000.0007 | FMPPE3 | | USER_REG0 | 0x8000.0000 | USER_REG0 | | USER_REG1 | 0x8000.0001 | USER_REG1 | | Register to be Committed | FMA Value | Data Source | |--------------------------|-------------|-------------| | USER_DBG | 0x7510.0000 | FMD | a. Which FMPREn and FMPPEn registers are available depend on the flash size of your particular Stellaris® device. # 7.4 Register Map Table 7-3 on page 128 lists the ROM Controller registers and the Flash memory and control registers. The offset listed is a hexadecimal increment to the register's address. The ROM Controller registers are relative to the System Control base address of 0x400F.E000. The **FMA**, **FMD**, **FMC**, **FCRIS**, **FCIM**, and **FCMISC** registers are relative to the Flash control base address of 0x400F.D000. The **FMPREn**, **FMPPEn**, **USECRL**, **USER\_DBG**, and **USER\_REGn** registers are relative to the System Control base address of 0x400F.E000. Table 7-3. Flash Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |-----------|---------------------------|---------|-------------|----------------------------------------------------|-------------| | ROM Reg | isters (System Control C | Offset) | | | | | 0x0F0 | RMCTL | R/W1C | - | ROM Control | 130 | | Flash Re | gisters (Flash Control Of | fset) | | | | | 0x000 | FMA | R/W | 0x0000.0000 | Flash Memory Address | 131 | | 0x004 | FMD | R/W | 0x0000.0000 | Flash Memory Data | 132 | | 0x008 | FMC | R/W | 0x0000.0000 | Flash Memory Control | 133 | | 0x00C | FCRIS | RO | 0x0000.0000 | Flash Controller Raw Interrupt Status | 135 | | 0x010 | FCIM | R/W | 0x0000.0000 | Flash Controller Interrupt Mask | 136 | | 0x014 | FCMISC | R/W1C | 0x0000.0000 | Flash Controller Masked Interrupt Status and Clear | 137 | | Flash Reg | gisters (System Control ( | Offset) | | | | | 0x0F4 | RMVER | RO | 0x0000.0000 | ROM Version Register | 139 | | 0x130 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 140 | | 0x200 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 140 | | 0x134 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 141 | | 0x400 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 141 | | 0x140 | USECRL | R/W | 0x31 | USec Reload | 138 | | 0x1D0 | USER_DBG | R/W | 0xFFFF.FFFE | User Debug | 142 | | 0x1E0 | USER_REG0 | R/W | 0xFFFF.FFFF | User Register 0 | 143 | | 0x1E4 | USER_REG1 | R/W | 0xFFFF.FFFF | User Register 1 | 144 | | 0x1E8 | USER_REG2 | R/W | 0xFFFF.FFFF | User Register 2 | 145 | | 0x1EC | USER_REG3 | R/W | 0xFFFF.FFFF | User Register 3 | 146 | | 0x204 | FMPRE1 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 1 | 147 | | 0x208 | FMPRE2 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 2 | 148 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------|------|-------------|------------------------------------------|-------------| | 0x20C | FMPRE3 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 3 | 149 | | 0x404 | FMPPE1 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 1 | 150 | | 0x408 | FMPPE2 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 2 | 151 | | 0x40C | FMPPE3 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 3 | 152 | # 7.5 ROM Register Descriptions (System Control Offset) This section lists and describes the ROM Controller registers, in numerical order by address offset. Registers in this section are relative to the System Control base address of 0x400F.E000. ## Register 1: ROM Control (RMCTL), offset 0x0F0 This register provides control of the ROM controller state. ### ROM Control (RMCTL) Base 0x400F.E000 Offset 0x0F0 Type R/W1C, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DΛ | DAMAC | | Poot Alias | - The device has ROM. - The first two words of the Flash memory contain 0xFFFF.FFFF. This bit is cleared by writing a 1 to this bit position. When the BA bit is set, the boot alias is in effect and the ROM appears at address 0x0. When the BA bit is clear, the Flash appears at address 0x0. # 7.6 Flash Register Descriptions (Flash Control Offset) This section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the Flash control base address of 0x400F.D000. # Register 2: Flash Memory Address (FMA), offset 0x000 During a write operation, this register contains a 4-byte-aligned address and specifies where the data is written. During erase operations, this register contains a 1 KB-aligned address and specifies which page is erased. Note that the alignment requirements must be met by software or the results of the operation are unpredictable. ### Flash Memory Address (FMA) Base 0x400F.D000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16:0 | OFFSET | R/W | 0x0 | Address Offset | Address offset in flash where operation is performed, except for nonvolatile registers (see "Nonvolatile Register Programming" on page 127 for details on values for this field). ## Register 3: Flash Memory Data (FMD), offset 0x004 This register contains the data to be written during the programming cycle or read during the read cycle. Note that the contents of this register are undefined for a read access of an execute-only block. This register is not used during the erase cycles. Base 0x400F.D000 Offset 0x004 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 DATA R/W 0x0 Data Value Data value for write operation. ## Register 4: Flash Memory Control (FMC), offset 0x008 When this register is written, the flash controller initiates the appropriate access cycle for the location specified by the **Flash Memory Address (FMA)** register (see page 131). If the access is a write access, the data contained in the **Flash Memory Data (FMD)** register (see page 132) is written. This is the final register written and initiates the memory operation. There are four control bits in the lower byte of this register that, when set, initiate the memory operation. The most used of these register bits are the ERASE and WRITE bits. It is a programming error to write multiple control bits and the results of such an operation are unpredictable. #### Flash Memory Control (FMC) Name COMT Base 0x400F.D000 Offset 0x008 Bit/Field 3 Type R/W, reset 0x0000.0000 Reset 0 | 31:16 | WRKEY | WO | 0x0 | Flash Write Key | |-------|----------|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This field contains a write key, which is used to minimize the incidence of accidental flash writes. The value 0xA442 must be written into this field for a write to occur. Writes to the <b>FMC</b> register without this WRKEY value are ignored. A read of this field returns the value 0. | | 15:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Description Commit Register Value Commit (write) of register value to nonvolatile storage. A write of 0 has no effect on the state of this bit. If read, the state of the previous commit access is provided. If the previous commit access is complete, a 0 is returned; otherwise, if the commit access is not complete, a 1 is returned. This can take up to 50 µs. 2 MERASE R/W 0 Mass Erase Flash Memory R/W Type If this bit is set, the flash main memory of the device is all erased. A write of 0 has no effect on the state of this bit. If read, the state of the previous mass erase access is provided. If the previous mass erase access is complete, a 0 is returned; otherwise, if the previous mass erase access is not complete, a 1 is returned. This can take up to 250 ms. | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ERASE | R/W | 0 | Erase a Page of Flash Memory | | | | | | If this bit is set, the page of flash main memory as specified by the contents of <b>FMA</b> is erased. A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous erase access is provided. If the previous erase access is complete, a 0 is returned; otherwise, if the previous erase access is not complete, a 1 is returned. | | | | | | This can take up to 25 ms. | | 0 | WRITE | R/W | 0 | Write a Word into Flash Memory | | | | | | If this bit is set, the data stored in <b>FMD</b> is written into the location as specified by the contents of <b>FMA</b> . A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous write update is provided. If the previous write access is complete, a 0 is returned; otherwise, if the write access is not complete, a 1 is returned. | | | | | | This can take up to 50 μs. | ## Register 5: Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C This register indicates that the flash controller has an interrupt condition. An interrupt is only signaled if the corresponding **FCIM** register bit is set. Flash Controller Raw Interrupt Status (FCRIS) Base 0x400F.D000 Offset 0x00C Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PRIS | RO | 0 | Programming Raw Interrupt Status | | | | | | This bit indicates the current state of the programming cycle. If set, the programming cycle completed; if cleared, the programming cycle has not completed. Programming cycles are either write or erase actions generated through the <b>Flash Memory Control (FMC)</b> register bits (see page 133). | | 0 | ARIS | RO | 0 | Access Raw Interrupt Status | This bit indicates if the flash was improperly accessed. If set, the program tried to access the flash counter to the policy as set in the **Flash Memory Protection Read Enable (FMPREn)** and **Flash Memory Protection Program Enable (FMPPEn)** registers. Otherwise, no access has tried to improperly access the flash. # Register 6: Flash Controller Interrupt Mask (FCIM), offset 0x010 This register controls whether the flash controller generates interrupts to the controller. Flash Controller Interrupt Mask (FCIM) Base 0x400F.D000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PMASK | R/W | 0 | Programming Interrupt Mask | | | | | | This bit controls the reporting of the programming raw interrupt status to the controller. If set, a programming-generated interrupt is promoted to the controller. Otherwise, interrupts are recorded but suppressed from the controller. | | 0 | AMASK | R/W | 0 | Access Interrupt Mask | This bit controls the reporting of the access raw interrupt status to the controller. If set, an access-generated interrupt is promoted to the controller. Otherwise, interrupts are recorded but suppressed from the controller. ### Register 7: Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 This register provides two functions. First, it reports the cause of an interrupt by indicating which interrupt source or sources are signalling the interrupt. Second, it serves as the method to clear the interrupt reporting. Flash Controller Masked Interrupt Status and Clear (FCMISC) Base 0x400F.D000 Offset 0x014 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PMISC | R/W1C | 0 | Programming Masked Interrupt Status and Clear | | | | | | This bit indicates whether an interrupt was signaled because a programming cycle completed and was not masked. This bit is cleared by writing a 1. The PRIS bit in the <b>FCRIS</b> register (see page 135) is also cleared when the PMISC bit is cleared. | | 0 | AMISC | R/W1C | 0 | Access Masked Interrupt Status and Clear | This bit indicates whether an interrupt was signaled because an improper access was attempted and was not masked. This bit is cleared by writing a 1. The ARIS bit in the FCRIS register is also cleared when the AMISC bit is cleared. #### 7.7 Flash Register Descriptions (System Control Offset) The remainder of this section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the System Control base address of 0x400F.E000. ### Register 8: USec Reload (USECRL), offset 0x140 Note: Offset is relative to System Control base address of 0x400F.E000 This register is provided as a means of creating a 1-µs tick divider reload value for the flash controller. The internal flash has specific minimum and maximum requirements on the length of time the high voltage write pulse can be applied. It is required that this register contain the operating frequency (in MHz -1) whenever the flash is being erased or programmed. The user is required to change this value if the clocking conditions are changed for a flash erase/program operation. ### USec Reload (USECRL) Base 0x400F.E000 Offset 0x140 Type R/W, reset 0x31 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | USEC | R/W | 0x31 | Microsecond Reload Value | MHz -1 of the controller clock when the flash is being erased or programmed. If the maximum system frequency is being used, ${\tt USEC}$ should be set to 0x31 (50 MHz) whenever the flash is being erased or programmed. # Register 9: ROM Version Register (RMVER), offset 0x0F4 Note: Offset is relative to System Control base address of 0x400FE000. A 32-bit read-only register containing the ROM content version information. ### ROM Version Register (RMVER) Base 0x400F.E000 Offset 0x0F4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 31:24 | CONT | RO | 0x0 | ROM Contents This field specifies the contents of the ROM. Value Description 0x0 Stellaris Boot Loader & DriverLib | | 23:16 | SIZE | RO | 0x0 | ROM Size This field encodes the size of the ROM. Value Description 0x0 11 KB | | 15:8 | VER | RO | 0x0 | ROM Version | | 7:0 | REV | RO | 0x0 | ROM Revision | # Register 10: Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 Note: This register is aliased for backwards compatability. Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. #### Flash Memory Protection Read Enable 0 (FMPRE0) READ\_ENABLE Base 0x400F.E000 Offset 0x130 and 0x200 Type R/W, reset 0xFFFF.FFFF 31:0 0xFFFFFFF Bit/Field Name Type Reset Description R/W Flash Read Enable. Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 128 KB of flash. # Register 11: Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 Note: This register is aliased for backwards compatability. Note: Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 0 (FMPPE0) Base 0x400F.E000 Offset 0x134 and 0x400 Type R/W, reset 0xFFFF.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|-------------|------|-----------|--------------------------| | 31:0 | PROG_ENABLE | R/W | 0xFFFFFFF | Flash Programming Enable | Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 128 KB of flash. # Register 12: User Debug (USER\_DBG), offset 0x1D0 Note: Offset is relative to System Control base address of 0x400FE000. This register provides a write-once mechanism to disable external debugger access to the device in addition to 27 additional bits of user-defined data. The DBG0 bit (bit 0) is set to 0 from the factory and the DBG1 bit (bit 1) is set to 1, which enables external debuggers. Changing the DBG1 bit to 0 disables any external debugger access to the device permanently, starting with the next power-up cycle of the device. The NOTWRITTEN bit (bit 31) indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. #### User Debug (USER DBG) Base 0x400F.E000 Offset 0x1D0 Type R/W, reset 0xFFFF.FFFE | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|------------|-----------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | User Debug Not Written. Specifies that this 32-bit dword has not been written. | | 30:2 | DATA | R/W | 0x1FFFFFFF | User Data. Contains the user data value. This field is initialized to all 1s and can only be written once. | | 1 | DBG1 | R/W | 1 | Debug Control 1. The <code>DBG1</code> bit must be 1 and <code>DBG0</code> must be 0 for debug to be available. | | 0 | DBG0 | R/W | 0 | Debug Control 0. The DBG1 bit must be 1 and DBG0 must be 0 for debug to be available. | # Register 13: User Register 0 (USER\_REG0), offset 0x1E0 Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 0 (USER\_REG0) Base 0x400F.E000 Offset 0x1E0 Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written. Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data. Contains the user data value. This field is initialized to all 1s and can only be written once. | # Register 14: User Register 1 (USER\_REG1), offset 0x1E4 Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 1 (USER\_REG1) Base 0x400F.E000 Offset 0x1E4 Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-----------|------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written. Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data. Contains the user data value. This field is initialized to all 1s and can only be written once. | ## Register 15: User Register 2 (USER\_REG2), offset 0x1E8 Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 2 (USER\_REG2) Base 0x400F.E000 Offset 0x1E8 Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written. Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data. Contains the user data value. This field is initialized to all 1s and can only be written once. | ## Register 16: User Register 3 (USER\_REG3), offset 0x1EC Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 3 (USER\_REG3) Base 0x400F.E000 Offset 0x1EC Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|------------|------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written. Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFFF | User Data. Contains the user data value. This field is initialized to all 1s and can only be written once. | ## Register 17: Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 1 (FMPRE1) Base 0x400F.E000 Offset 0x204 Type R/W, reset 0xFFFF.FFFF Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0xFFFFFFF Flash Read Enable. Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 128 KB of flash. ## Register 18: Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 2 (FMPRE2) Base 0x400F.E000 Offset 0x208 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0x00000000 Flash Read Enable. Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. ## Register 19: Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 3 (FMPRE3) Base 0x400F.E000 Offset 0x20C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0x00000000 Flash Read Enable. Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. # Register 20: Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 1 (FMPPE1) PROG\_ENABLE Base 0x400F.E000 Offset 0x404 31:0 Type R/W, reset 0xFFFF.FFFF 0xFFFFFFF Bit/Field Name Type Reset Description R/W Flash Programming Enable. Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 128 KB of flash. # Register 21: Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 2 (FMPPE2) Base 0x400F.E000 Offset 0x408 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable. Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description Description 0x00000000 Enables 128 KB of flash. # Register 22: Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 3 (FMPPE3) Base 0x400F.E000 Offset 0x40C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable. Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description Description 0x00000000 Enables 128 KB of flash. ## 8 Micro Direct Memory Access (µDMA) The LM3S1627 microcontroller includes a Direct Memory Access (DMA) controller, known as micro-DMA ( $\mu$ DMA). The $\mu$ DMA controller provides a way to offload data transfer tasks from the Cortex-M3 processor, allowing for more effecient use of the processor and the expanded available bus bandwidth. The $\mu$ DMA controller can perform transfers between memory and peripherals. It has dedicated channels for each supported peripheral and can be programmed to automatically perform transfers between peripherals and memory as the peripheral is ready to transfer more data. The $\mu$ DMA controller also supports sophisticated transfer modes such as ping-pong and scatter-gather, which allows the processor to set up a list of transfer tasks for the controller. The µDMA controller has the following features: - ARM PrimeCell® 32-channel configurable µDMA controller - Support for multiple transfer modes: - Basic, for simple transfer scenarios - Ping-pong, for continuous data flow to/from peripherals - Scatter-gather, from a programmable list of arbitrary transfers initiated from a single request - Dedicated channels for supported peripherals - One channel each for receive and transmit path for bidirectional peripherals - Dedicated channel for software-initiated transfers - Independently configured and operated channels - Per-channel configurable bus arbitration scheme - Two levels of priority - Design optimizations for improved bus access performance between μDMA controller and the processor core: - µDMA controller access is subordinate to core access - RAM striping - Peripheral bus segmentation - Data sizes of 8, 16, and 32 bits - Source and destination address increment size of byte, half-word, word, or no increment - Maskable device requests - Optional software initiated requests for any channel - Interrupt on transfer completion, with a separate interrupt per channel ## 8.1 Block Diagram Figure 8-1. µDMA Block Diagram ## 8.2 Functional Description The $\mu$ DMA controller is a flexible and highly configurable DMA controller designed to work effeciently with the microcontroller's Cortex-M3 processor core. It supports multiple data sizes and address increment schemes, multiple levels of priority among DMA channels, and several transfer modes to allow for sophisticated programmed data transfers. The DMA controller's usage of the bus is always subordinate to the processor core, and so it will never hold up a bus transaction by the processor. Because the $\mu$ DMA controller is only using otherwise-idle bus cycles, the data transfer bandwidth it provides is essentially free, with no impact on the rest of the system. The bus architecture has been optimized to greatly reduce contention between the processor core and the $\mu$ DMA controller, thus improving performance. The optimizations include RAM striping and peripheral bus segmentation, which in many cases allows both the processor core and the $\mu$ DMA controller to access the bus and perform simultaneous data transfers. Each peripheral function that is supported has a dedicated channel on the $\mu DMA$ controller that can be configured independently. The µDMA controller makes use of a unique configuration method by using channel control structures that are maintained in system memory by the processor. While simple transfer modes are supported, it is also possible to build up sophisticated "task" lists in memory that allow the controller to perform arbitrary-sized transfers to and from arbitrary locations as part of a single transfer request. The controller also supports the use of ping-pong buffering to accommodate constant streaming of data to or from a peripheral. Each channel also has a configurable arbitration size. The arbitration size is the number of items that will be transferred in a burst before the controller rearbitrates for channel priority. Using the arbitration size, it is possible to control exactly how many items are transferred to or from a peripheral each time it makes a DMA service request. ### 8.2.1 Channel Assigments μDMA channels 0-31 are assigned to peripherals according to the following table. **Note:** Channels that are not listed in the table may be assigned to peripherals in the future. However, they are currently available for software use. **Table 8-1. DMA Channel Assignments** | DMA Channel | Peripheral Assigned | | |-------------|----------------------------|--| | 8 | UART0 Receive | | | 9 | UART0 Transmit | | | 10 | SSI0 Receive | | | 11 | SSI0 Transmit | | | 22 | UART1 Receive | | | 23 | UART1 Transmit | | | 30 | Dedicated for software use | | ## 8.2.2 Priority The µDMA controller assigns priority to each channel based on the channel number and the priority level bit for the channel. Channel number 0 has the highest priority and as the channel number increases, the priority of a channel decreases. Each channel has a priority level bit to provide two levels of priority: default priority and high priority. If the priority level bit is set, then that channel has higher priority than all other channels at default priority. If multiple channels are set for high priority, then the channel number is used to determine relative priority among all the high priority channels. The priority bit for a channel can be set using the **DMA Channel Priority Set (DMAPRIOSET)** register, and cleared with the **DMA Channel Priority Clear (DMAPRIOCLR)** register. #### 8.2.3 Arbitration Size When a $\mu$ DMA channel requests a transfer, the $\mu$ DMA controller arbitrates between all the channels making a request and services the DMA channel with the highest priority. Once a transfer begins, it continues for a selectable number of transfers before rearbitrating among the requesting channels again. The arbitration size can be configured for each channel, ranging from 1 to 1024 item transfers. After the $\mu$ DMA controller transfers the number of items specified by the arbitration size, it then checks among all the channels making a request and services the channel with the highest priority. If a lower priority DMA channel uses a large arbitration size, the latency for higher priority channels will be increased because the $\mu$ DMA controller will complete the lower priority burst before checking for higher priority requests. Therefore, lower priority channels should not use a large arbitration size for best response on high priority channels. The arbitration size can also be thought of as a burst size. It is the maximum number of items that will be transferred at any one time in a burst. Here, the term arbitration refers to determination of DMA channel priority, not arbitration for the bus. When the $\mu$ DMA controller arbitrates for the bus, the processor always takes priority. Furthermore, the $\mu$ DMA controller will be held off whenever the processor needs to perform a bus transaction on the same bus, even in the middle of a burst transfer. #### 8.2.4 Request Types The µDMA controller responds to two types of requests from a peripheral: single or burst. Each peripheral may support either or both types of requests. A single request means that the peripheral is ready to transfer one item, while a burst request means that the peripheral is ready to transfer multiple items. The $\mu$ DMA controller responds differently depending on whether the peripheral is making a single request or a burst request. If both are asserted and the $\mu$ DMA channel has been set up for a burst transfer, then the burst request takes precedence. See Table 8-2 on page 156, which shows how each peripheral supports the two request types. Table 8-2. Request Type Support | Peripheral | Single Request Signal | Burst Request Signal | |------------|-----------------------|------------------------------| | UART TX | TX FIFO Not Full | TX FIFO Level (configurable) | | UART RX | RX FIFO Not Empty | RX FIFO Level (configurable) | | SSI TX | TX FIFO Not Full | TX FIFO Level (fixed at 4) | | SSI RX | RX FIFO Not Empty | RX FIFO Level (fixed at 4) | ### 8.2.4.1 Single Request When a single request is detected, and not a burst request, the µDMA controller will transfer one item, and then stop and wait for another request. ## 8.2.4.2 Burst Request When a burst request is detected, the $\mu$ DMA controller will transfer the number of items that is the lesser of the arbitration size or the number of items remaining in the transfer. Therefore, the arbitration size should be the same as the number of data items that the peripheral can accomodate when making a burst request. For example, the UART will generate a burst request based on the FIFO trigger level. In this case, the arbitration size should be set to the amount of data that the FIFO can transfer when the trigger level is reached. It may be desirable to use only burst transfers and not allow single transfers. For example, perhaps the nature of the data is such that it only makes sense when transferred together as a single unit rather than one piece at a time. The single request can be disabled by using the **DMA Channel Useburst Set (DMAUSEBURSTSET)** register. By setting the bit for a channel in this register, the $\mu DMA$ controller will only respond to burst requests for that channel. ## 8.2.5 Channel Configuration The $\mu$ DMA controller uses an area of system memory to store a set of channel control structures in a table. The control table may have one or two entries for each DMA channel. Each entry in the table structure contains source and destination pointers, transfer size, and transfer mode. The control table can be located anywhere in system memory, but it must be contiguous and aligned on a 1024-byte boundary. Table 8-3 on page 157 shows the layout in memory of the channel control table. Each channel may have one or two control structures in the contol table: a primary control structure and an optional alternate control structure. The table is organized so that all of the primary entries are in the first half of the table and all the alternate structures are in the second half of the table. The primary entry is used for simple transfer modes where transfers can be reconfigured and restarted after each transfer is complete. In this case, the alternate control structures are not used and therefore only the first half of the table needs to be allocated in memory. The second half of the control table is not needed and that memory can be used for something else. If a more complex transfer mode is used such as ping-pong or scatter-gather, then the alternate control structure is also used and memory space should be allocated for the entire table. Any unused memory in the control table may be used by the application. This includes the control structures for any channels that are unused by the application as well as the unused control word for each channel. **Table 8-3. Control Structure Memory Map** | Offset | Channel | |--------|---------------| | 0x0 | 0, Primary | | 0x10 | 1, Primary | | | | | 0x1F0 | 31, Primary | | 0x200 | 0, Alternate | | 0x210 | 1, Alternate | | | | | 0x3F0 | 31, Alternate | Table 8-4 on page 157 shows an individual control structure entry in the control table. Each entry has a source and destination *end* pointer. These pointers point to the ending address of the transfer and are inclusive. If the source or destination is non-incrementing (as for a peripheral register), then the pointer should point to the transfer address. **Table 8-4. Channel Control Structure** | Offset | Description | | |--------|-------------------------|--| | 0x000 | Source End Pointer | | | 0x004 | Destination End Pointer | | | 0x008 | Control Word | | | 0x00C | Unused | | The remaining part of the control structure is the control word. The control word contains the following fields: - Source and destination data sizes - Source and destination address increment size - Number of transfers before bus arbitration - Total number of items to transfer - Useburst flag - Transfer mode The control word and each field are described in detail in " $\mu$ DMA Channel Control Structure" on page 174. The $\mu$ DMA controller updates the transfer size and transfer mode fields as the transfer is performed. At the end of a transfer, the transfer size will indicate 0, and the transfer mode will indicate "stopped". Since the control word is modified by the $\mu$ DMA controller, it must be reconfigured before each new transfer. The source and destination end pointers are not modified so they can be left unchanged if the source or destination addresses remain the same. Prior to starting a transfer, a µDMA channel must be enabled by setting the appropriate bit in the **DMA Channel Enable Set ((DMAENASET)** register. A channel can be disabled by setting the channel bit in the **DMA Channel Enable Clear (DMAENACLR)** register. At the end of a complete DMA transfer, the controller will automatically disable the channel. #### 8.2.6 Transfer Modes The µDMA controller supports several transfer modes. Two of the modes support simple one-time transfers. There are several complex modes that are meant to support a continuous flow of data. #### 8.2.6.1 Stop Mode While Stop is not actually a transfer mode, it is a valid value for the mode field of the control word. When the mode field has this value, the $\mu DMA$ controller will not perform a transfer and will disable the channel if it is enabled. At the end of a transfer, the $\mu DMA$ controller will update the control word to set the mode to Stop. #### 8.2.6.2 Basic Mode In Basic mode, the $\mu$ DMA controller will perform transfers as long as there are more items to transfer and a transfer request is present. This mode is used with peripherals that assert a DMA request signal whenever the peripheral is ready for a data transfer. Basic mode should not be used in any situation where the request is momentary but the entire transfer should be completed. For example, for a software initiated transfer, the request is momentary, and if Basic mode is used then only one item will be transferred on a software request. When all of the items have been transferred using Basic mode, the µDMA controller will set the mode for that channel to Stop. #### 8.2.6.3 Auto Mode Auto mode is similar to Basic mode, except that once a transfer request is received the transfer will run to completion, even if the DMA request is removed. This mode is suitable for software-triggered transfers. Generally, you would not use Auto mode with a peripheral. When all the items have been transferred using Auto mode, the $\mu DMA$ controller will set the mode for that channel to Stop. #### 8.2.6.4 **Ping-Pong** Ping-Pong mode is used to support a continuous data flow to or from a peripheral. To use Ping-Pong mode, both the primary and alternate data structures are used. Both are set up by the processor for data transfer between memory and a peripheral. Then the transfer is started using the primary control structure. When the transfer using the primary control structure is complete, the $\mu$ DMA controller will then read the alternate control structure for that channel to continue the transfer. Each time this happens, an interrupt is generated and the processor can reload the control structure for the just-completed transfer. Data flow can continue indefinitely this way, using the primary and alternate control structures to switch back and forth between buffers as the data flows to or from the peripheral. Refer to Figure 8-2 on page 159 for an example showing operation in Ping-Pong mode. Figure 8-2. Example of Ping-Pong DMA Transaction ### 8.2.6.5 Memory Scatter-Gather Memory Scatter-Gather mode is a complex mode used when data needs to be transferred to or from varied locations in memory instead of a set of contiguous locations in a memory buffer. For example, a gather DMA operation could be used to selectively read the payload of several stored packets of a communication protocol, and store them together in sequence in a memory buffer. In Memory Scatter-Gather mode, the primary control structure is used to program the alternate control structure from a table in memory. The table is set up by the processor software and contains a list of control structures, each containing the source and destination end pointers, and the control word for a specific transfer. The mode of each control word must be set to Scatter-Gather mode. Each entry in the table is copied in turn to the alternate structure where it is then executed. The $\mu DMA$ controller alternates between using the primary control structure to copy the next transfer instruction from the list, and then executing the new transfer instruction. The end of the list is marked by setting the control word for the last entry to use Basic transfer mode. Once the last transfer is performed using Basic mode, the $\mu DMA$ controller will stop. A completion interrupt will only be generated after the last transfer. It is possible to loop the list by having the last entry copy the primary control structure to point back to the beginning of the list (or to a new list). It is also possible to trigger a set of other channels to perform a transfer, either directly by programming a write to the software trigger for another channel, or indirectly by causing a peripheral action that will result in a $\mu DMA$ request. By programming the $\mu$ DMA controller using this method, a set of arbitrary transfers can be performed based on a single DMA request. Refer to Figure 8-3 on page 161 and Figure 8-4 on page 162, which show an example of operation in Memory Scatter-Gather mode. This example shows a *gather* operation, where data in three separate buffers in memory will be copied together into one buffer. Figure 8-3 on page 161 shows how the application sets up a $\mu$ DMA *task list* in memory that is used by the controller to perform three sets of copy operations from different locations in memory. The primary control structure for the channel that will be used for the operation is configured to copy from the task list to the alternate control structure. Figure 8-4 on page 162 shows the sequence as the $\mu$ DMA controller performs the three sets of copy operations. First, using the primary control structure, the $\mu$ DMA controller loads the alternate control structure with task A. It then performs the copy operation specified by task A, copying the data from the source buffer A to the destination buffer. Next, the $\mu$ DMA controller again uses the primary control structure to load task B into the alternate control structure, and then performs the B operation with the alternate control structure. The process is repeated for task C. Figure 8-3. Memory Scatter-Gather, Setup and Configuration #### NOTES: - 1. Application has a need to copy data items from three separate location in memory into one combined buffer. - Application sets up uDMA "task list" in memory, which contains the pointers and control configuration for three uDMA copy "tasks." - 3. Application sets up the channel primary control structure to copy each task configuration, one at a time, to the alternate control structure, where it will be executed by the uDMA controller. Figure 8-4. Memory Scatter-Gather, µDMA Copy Sequence Using the channel's primary control structure, the uDMA controller copies task A configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer A to the destination buffer. \_\_\_\_\_\_ Using the channel's primary control structure, the uDMA controller copies task B configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer B to the destination buffer. Task List uDMA Control Table Buffers in Memory in Memory in Memory Using the channel's primary control structure, the uDMA controller copies task C configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer C to the destination buffer. ### 8.2.6.6 Peripheral Scatter-Gather Peripheral Scatter-Gather mode is very similar to Memory Scatter-Gather, except that the transfers are controlled by a peripheral making a DMA request. Upon detecting a DMA request from the peripheral, the $\mu$ DMA controller will use the primary control structure to copy one entry from the list to the alternate control structure, and then perform the transfer. At the end of this transfer, the next transfer will only be started if the peripheral again asserts a DMA request. The $\mu$ DMA controller will continue to perform transfers from the list only when the peripheral is making a request, until the last transfer is complete. A completion interrupt will only be generated after the last transfer. By programming the µDMA controller using this method, data can be transferred to or from a peripheral from a set of arbitrary locations whenever the peripheral is ready to transfer data. Refer to Figure 8-5 on page 164 and Figure 8-6 on page 165, which show an example of operation in Peripheral Scatter-Gather mode. This example shows a gather operation, where data from three separate buffers in memory will be copied to a single peripheral data register. Figure 8-5 on page 164 shows how the application sets up a $\mu$ DMA task list in memory that is used by the controller to perform three sets of copy operations from different locations in memory. The primary control structure for the channel that will be used for the operation is configured to copy from the task list to the alternate control structure. Figure 8-6 on page 165 shows the sequence as the $\mu$ DMA controller performs the three sets of copy operations. First, using the primary control structure, the $\mu$ DMA controller loads the alternate control structure with task A. It then performs the copy operation specified by task A, copying the data from the source buffer A to the peripheral data register. Next, the $\mu$ DMA controller again uses the primary control structure to load task B into the alternate control structure, and then performs the B operation with the alternate control structure. The process is repeated for task C. Figure 8-5. Peripheral Scatter-Gather, Setup and Configuration #### NOTES: - 1. Application has a need to copy data items from three separate location in memory into a peripheral data register. - 2. Application sets up uDMA "task list" in memory, which contains the pointers and control configuration for three uDMA copy "tasks." - 3. Application sets up the channel primary control structure to copy each task configuration, one at a time, to the alternate control structure, where it will be executed by the uDMA controller. Figure 8-6. Peripheral Scatter-Gather, µDMA Copy Sequence Using the channel's primary control structure, the uDMA controller copies task A configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer A to the peripheral data register. \_\_\_\_\_ Using the channel's primary control structure, the uDMA controller copies task B configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer B to the peripheral data register. \_\_\_\_\_\_ Using the channel's primary control structure, the uDMA controller copies task C configuration to the channel's alternate control structure. Then, using the channel's alternate control structure, the uDMA controller copies data from the source buffer C to the peripheral data register. #### 8.2.7 Transfer Size and Increment The μDMA controller supports transfer data sizes of 8, 16, or 32 bits. The source and destination data size must be the same for any given transfer. The source and destination address can be auto-incremented by bytes, half-words, or words, or can be set to no increment. The source and destination address increment values can be set independently, and it is not necessary for the address increment to match the data size as long as the increment is the same or larger than the data size. For example, it is possible to perform a transfer using 8-bit data size, but using an address increment of full words (4 bytes). The data to be transferred must be aligned in memory according to the data size (8, 16, or 32 bits). Table 8-5 on page 166 shows the configuration to read from a peripheral that supplies 8-bit data. | Field | Configuration | |-------------------------------|-------------------------------| | Source data size | 8 bits | | Destination data size | 8 bits | | Source address increment | No increment | | Destination address increment | Byte | | Source end pointer | Peripheral read FIFO register | Table 8-5. µDMA Read Example: 8-Bit Peripheral ## 8.2.8 Peripheral Interface Destination end pointer Each peripheral that supports $\mu DMA$ has a DMA single request and/or burst request signal that is asserted when the device is ready to transfer data. The request signal can be disabled or enabled by using the **DMA Channel Request Mask Set (DMAREQMASKSET)** and **DMA Channel Request Mask Clear (DMAREQMASKCLR)** registers. The DMA request signal is disabled, or masked, when the channel request mask bit is set. When the request is not masked, the DMA channel is configured correctly and enabled, and the peripheral asserts the DMA request signal, the $\mu DMA$ controller will begin the transfer. End of the data buffer in memory When a DMA transfer is complete, the $\mu$ DMA controller asserts a DMA Done signal, which is routed through the interrupt vector of the peripheral. Therefore, if DMA is used to transfer data for a peripheral and interrupts are used, then the interrupt handler for that peripheral must be designed to handle the $\mu$ DMA transfer completion interrupt. When DMA is enabled for a peripheral, the $\mu$ DMA controller will mask the normal interrupts for a peripheral. This means that when a large amount of data is transferred using DMA, instead of receiving multiple interrupts from the peripheral as data flows, the processor will only receive one interrupt when the transfer is complete. The interrupt request from the µDMA controller is automatically cleared when the interrupt handler is activated. #### 8.2.9 Software Request There is a dedicated µDMA channel for software-initiated transfers. This channel also has a dedicated interrupt to signal completion of a DMA transfer. A transfer is initiated by software by first configuring and enabling the transfer, and then issuing a software request using the **DMA Channel Software Request (DMASWREQ)** register. For software-based transfers, the Auto transfer mode should be used. It is possible to initiate a transfer on any channel using the **DMASWREQ** register. If a request is initiated by software using a peripheral DMA channel, then the completion interrupt will occur on the interrupt vector for the peripheral instead of the software interrupt vector. This means that any channel may be used for software requests as long as the corresponding peripheral is not using µDMA. ## 8.2.10 Interrupts and Errors When a DMA transfer is complete, the µDMA controller will generate a completion interrupt on the interrupt vector of the peripheral. If the transfer uses the software DMA channel, then the completion interrupt will occur on the dedicated software DMA interrupt vector. If the $\mu$ DMA controller encounters a bus or memory protection error as it attempts to perform a data transfer, it will disable the DMA channel that caused the error, and generate an interrupt on the $\mu$ DMA Error interrupt vector. The processor can read the **DMA Bus Error Clear (DMAERRCLR)** register to determine if an error is pending. The ERRCLR bit will be set if an error occurred. The error can be cleared by writing a 1 to the ERRCLR bit. Table 8-6 on page 167 shows the dedicated interrupt assignments for the µDMA controller. Table 8-6. µDMA Interrupt Assignments | Interrupt | Assignment | | | |-----------|--------------------------------|--|--| | 46 | μDMA Software Channel Transfer | | | | 47 | μDMA Error | | | ## 8.3 Initialization and Configuration #### 8.3.1 Module Initialization Before the $\mu$ DMA controller can be used, it must be enabled in the System Control block and in the peripheral. The location of the channel control structure must also be programmed. The following steps should be performed one time during system initialization: - The μDMA peripheral must be enabled in the System Control block. To do this, set the UDMA bit of the System Control RCGC2 register. - 2. Enable the μDMA controller by setting the MASTEREN bit of the **DMA Configuration (DMACFG)** register. - Program the location of the channel control table by writing the base address of the table to the DMA Channel Control Base Pointer (DMACTLBASE) register. The base address must be aligned on a 1024-byte boundary. #### 8.3.2 Configuring a Memory-to-Memory Transfer μDMA channel 30 is dedicated for software-initiated transfers. However, any channel can be used for software-initiated, memory-to-memory transfer if the associated peripheral is not being used. #### 8.3.2.1 Configure the Channel Attributes First, configure the channel attributes: - 1. Set bit 30 of the DMA Channel Priority Set (DMAPRIOSET) or DMA Channel Priority Clear (DMAPRIOCLR) registers to set the channel to High priority or Default priority. - 2. Set bit 30 of the **DMA Channel Primary Alternate Clear (DMAALTCLR)** register to select the primary channel control structure for this transfer. - 3. Set bit 30 of the **DMA Channel Useburst Clear (DMAUSEBURSTCLR)** register to allow the µDMA controller to respond to single and burst requests. - 4. Set bit 30 of the **DMA Channel Request Mask Clear (DMAREQMASKCLR)** register to allow the μDMA controller to recognize requests for this channel. #### 8.3.2.2 Configure the Channel Control Structure Now the channel control structure must be configured. This example will transfer 256 32-bit words from one memory buffer to another. Channel 30 is used for a software transfer, and the control structure for channel 30 is at offset 0x1E0 of the channel control table. The channel control structure for channel 30 is located at the offsets shown in Table 8-7 on page 168. Table 8-7. Channel Control Structure Offsets for Channel 30 | Offset | Description | |----------------------------|------------------------------------| | Control Table Base + 0x1E0 | Channel 30 Source End Pointer | | Control Table Base + 0x1E4 | Channel 30 Destination End Pointer | | Control Table Base + 0x1E8 | Channel 30 Control Word | #### Configure the Source and Destination The source and destination end pointers must be set to the last address for the transfer (inclusive). - Set the source end pointer at offset 0x1E0 to the address of the source buffer + 0x3FC. - 2. Set the destination end pointer at offset 0x1E4 to the address of the destination buffer + 0x3FC. The control word at offset 0x1E8 must be programmed according to Table 8-8 on page 168. Table 8-8. Channel Control Word Configuration for Memory Transfer Example | Field in DMACHCTL | Bits | Value | Description | |-------------------|-------|-------|--------------------------------------| | DSTINC | 31:30 | 2 | 32-bit destination address increment | | DSTSIZE | 29:28 | 2 | 32-bit destination data size | | SRCINC | 27:26 | 2 | 32-bit source address increment | | SRCSIZE | 25:24 | 2 | 32-bit source data size | | reserved | 23:18 | 0 | Reserved | | ARBSIZE | 17:14 | 3 | Arbitrates after 8 transfers | | XFERSIZE | 13:4 | 255 | Transfer 256 items | | NXTUSEBURST | 3 | 0 | N/A for this transfer type | | XFERMODE | 2:0 | 2 | Use Auto-request transfer mode | #### 8.3.2.3 Start the Transfer Now the channel is configured and is ready to start. - 1. Enable the channel by setting bit 30 of the DMA Channel Enable Set (DMAENASET) register. - Issue a transfer request by setting bit 30 of the DMA Channel Software Request (DMASWREQ) register. The DMA transfer will now take place. If the interrupt is enabled, then the processor will be notified by interrupt when the transfer is complete. If needed, the status can be checked by reading bit 30 of the **DMAENASET** register. This bit will be automatically cleared when the transfer is complete. The status can also be checked by reading the XFERMODE field of the channel control word at offset 0x1E8. This field will automatically be set to 0 at the end of the transfer. ### 8.3.3 Configuring a Peripheral for Simple Transmit This example will set up the $\mu$ DMA controller to transmit a buffer of data to a peripheral. The peripheral has a transmit FIFO with a trigger level of 4. The example peripheral will use $\mu$ DMA channel 7. ## 8.3.3.1 Configure the Channel Attributes First, configure the channel attributes: - 1. Set bit 7 of the DMA Channel Priority Set (DMAPRIOSET) or DMA Channel Priority Clear (DMAPRIOCLR) registers to set the channel to High priority or Default priority. - 2. Set bit 7 of the **DMA Channel Primary Alternate Clear (DMAALTCLR)** register to select the primary channel control structure for this transfer. - 3. Set bit 7 of the **DMA Channel Useburst Clear (DMAUSEBURSTCLR)** register to allow the μDMA controller to respond to single and burst requests. - 4. Set bit 7 of the **DMA Channel Request Mask Clear (DMAREQMASKCLR)** register to allow the μDMA controller to recognize requests for this channel. ### 8.3.3.2 Configure the Channel Control Structure Now the channel control structure must be configured. This example will transfer 64 8-bit bytes from a memory buffer to the peripheral's transmit FIFO register. This example uses $\mu$ DMA channel 7, and the control structure for channel 7 is at offset 0x070 of the channel control table. The channel control structure for channel 7 is located at the offsets shown in Table 8-9 on page 169. Table 8-9. Channel Control Structure Offsets for Channel 7 | Offset | Description | |----------------------------|-----------------------------------| | Control Table Base + 0x070 | Channel 7 Source End Pointer | | Control Table Base + 0x074 | Channel 7 Destination End Pointer | | Control Table Base + 0x078 | Channel 7 Control Word | #### Configure the Source and Destination The source and destination end pointers must be set to the last address for the transfer (inclusive). Since the peripheral pointer does not change, it simply points to the peripheral's data register. - 1. Set the source end pointer at offset 0x070 to the address of the source buffer + 0x3F. - 2. Set the destination end pointer at offset 0x074 to the address of the peripheral's transmit FIFO register. The control word at offset 0x078 must be programmed according to Table 8-10 on page 170. Table 8-10. Channel Control Word Configuration for Peripheral Transmit Example | Field in DMACHCTL | Bits | Value | Description | |-------------------|-------|-------|----------------------------------------| | DSTINC | 31:30 | 3 | Destination address does not increment | | DSTSIZE | 29:28 | 0 | 8-bit destination data size | | SRCINC | 27:26 | 0 | 8-bit source address increment | | SRCSIZE | 25:24 | 0 | 8-bit source data size | | reserved | 23:18 | 0 | Reserved | | ARBSIZE | 17:14 | 2 | Arbitrates after 4 transfers | | XFERSIZE | 13:4 | 63 | Transfer 64 items | | NXTUSEBURST | 3 | 0 | N/A for this transfer type | | XFERMODE | 2:0 | 1 | Use Basic transfer mode | Note: In this example, it is not important if the peripheral makes a single request or a burst request. Since the peripheral has a FIFO that will trigger at a level of 4, the arbitration size is set to 4. If the peripheral does make a burst request, then 4 bytes will be transferred, which is what the FIFO can accomodate. If the peripheral makes a single request (if there is any space in the FIFO), then one byte will be transferred at a time. If it is important to the application that transfers only be made in bursts, then the channel useburst SET[n] bit should be set by writing a 1 to bit 7 of the DMA Channel Useburst Set (DMAUSEBURSTSET) register. #### 8.3.3.3 Start the Transfer Now the channel is configured and is ready to start. Enable the channel by setting bit 7 of the DMA Channel Enable Set (DMAENASET) register. The $\mu$ DMA controller is now configured for transfer on channel 7. The controller will make transfers to the peripheral whenever the peripheral asserts a DMA request. The transfers will continue until the entire buffer of 64 bytes has been transferred. When that happens, the $\mu$ DMA controller will disable the channel and set the XFERMODE field of the channel control word to 0 (Stopped). The status of the transfer can be checked by reading bit 7 of the **DMA Channel Enable Set** (**DMAENASET**) register. This bit will be automatically cleared when the transfer is complete. The status can also be checked by reading the XFERMODE field of the channel control word at offset 0x078. This field will automatically be set to 0 at the end of the transfer. If peripheral interrupts were enabled, then the peripheral interrupt handler would receive an interrupt when the entire transfer was complete. ### 8.3.4 Configuring a Peripheral for Ping-Pong Receive This example will set up the $\mu$ DMA controller to continuously receive 8-bit data from a peripheral into a pair of 64 byte buffers. The peripheral has a receive FIFO with a trigger level of 8. The example peripheral will use $\mu$ DMA channel 8. ### 8.3.4.1 Configure the Channel Attributes First, configure the channel attributes: 1. Set bit 7 of the DMA Channel Priority Set (DMAPRIOSET) or DMA Channel Priority Clear (DMAPRIOCLR) registers to set the channel to High priority or Default priority. - Set bit 7 of the DMA Channel Primary Alternate Clear (DMAALTCLR) register to select the primary channel control structure for this transfer. - 3. Set bit 7 of the **DMA Channel Useburst Clear (DMAUSEBURSTCLR)** register to allow the μDMA controller to respond to single and burst requests. - 4. Set bit 7 of the **DMA Channel Request Mask Clear (DMAREQMASKCLR)** register to allow the μDMA controller to recognize requests for this channel. ## 8.3.4.2 Configure the Channel Control Structure Now the channel control structure must be configured. This example will transfer 8-bit bytes from the peripheral's receive FIFO register into two memory buffers of 64 bytes each. As data is received, when one buffer is full, the $\mu$ DMA controller switches to use the other. To use Ping-Pong buffering, both primary and alternate channel control structures must be used. The primary control structure for channel 8 is at offset 0x080 of the channel control table, and the alternate channel control structure is at offset 0x280. The channel control structures for channel 8 are located at the offsets shown in Table 8-11 on page 171. Table 8-11. Primary and Alternate Channel Control Structure Offsets for Channel 8 | Offset | Description | |----------------------------|---------------------------------------------| | Control Table Base + 0x080 | Channel 8 Primary Source End Pointer | | Control Table Base + 0x084 | Channel 8 Primary Destination End Pointer | | Control Table Base + 0x088 | Channel 8 Primary Control Word | | Control Table Base + 0x280 | Channel 8 Alternate Source End Pointer | | Control Table Base + 0x284 | Channel 8 Alternate Destination End Pointer | | Control Table Base + 0x288 | Channel 8 Alternate Control Word | #### Configure the Source and Destination The source and destination end pointers must be set to the last address for the transfer (inclusive). Since the peripheral pointer does not change, it simply points to the peripheral's data register. Both the primary and alternate sets of pointers must be configured. - Set the primary source end pointer at offset 0x080 to the address of the peripheral's receive buffer. - Set the primary destination end pointer at offset 0x084 to the address of ping-pong buffer A + 0x3F. - 3. Set the alternate source end pointer at offset 0x280 to the address of the peripheral's receive buffer. - Set the alternate destination end pointer at offset 0x284 to the address of ping-pong buffer B + 0x3F. The primary control word at offset 0x088, and the alternate control word at offset 0x288 must be programmed according to Table 8-10 on page 170. Both control words are initially programmed the same way. - 1. Program the primary channel control word at offset 0x088 according to Table 8-12 on page 172. - Program the alternate channel control word at offset 0x288 according to Table 8-12 on page 172. Table 8-12. Channel Control Word Configuration for Peripheral Ping-Pong Receive Example | Field in DMACHCTL | Bits | Value | Description | |-------------------|-------|-------|-------------------------------------| | DSTINC | 31:30 | 0 | 8-bit destination address increment | | DSTSIZE | 29:28 | 0 | 8-bit destination data size | | SRCINC | 27:26 | 3 | Source address does not increment | | SRCSIZE | 25:24 | 0 | 8-bit source data size | | reserved | 23:18 | 0 | Reserved | | ARBSIZE | 17:14 | 3 | Arbitrates after 8 transfers | | XFERSIZE | 13:4 | 63 | Transfer 64 items | | NXTUSEBURST | 3 | 0 | N/A for this transfer type | | XFERMODE | 2:0 | 3 | Use Ping-Pong transfer mode | Note: In this example, it is not important if the peripheral makes a single request or a burst request. Since the peripheral has a FIFO that will trigger at a level of 8, the arbitration size is set to 8. If the peripheral does make a burst request, then 8 bytes will be transferred, which is what the FIFO can accomodate. If the peripheral makes a single request (if there is any data in the FIFO), then one byte will be transferred at a time. If it is important to the application that transfers only be made in bursts, then the channel useburst SET[n] bit should be set by writing a 1 to bit 8 of the DMA Channel Useburst Set (DMAUSEBURSTSET) register. ### 8.3.4.3 Configure the Peripheral Interrupt In order to use $\mu$ DMA Ping-Pong mode, it is best to use an interrupt handler. (It is also possible to use ping-pong mode without interrupts by polling). The interrupt handler will be triggered after each buffer is complete. 1. Configure and enable an interrupt handler for the peripheral. #### 8.3.4.4 Enable the µDMA Channel Now the channel is configured and is ready to start. 1. Enable the channel by setting bit 8 of the DMA Channel Enable Set (DMAENASET) register. #### 8.3.4.5 Process Interrupts The $\mu$ DMA controller is now configured and enabled for transfer on channel 8. When the peripheral asserts the DMA request signal, the $\mu$ DMA controller will make transfers into buffer A using the primary channel control structure. When the primary transfer to buffer A is complete, it will switch to the alternate channel control structure and make transfers into buffer B. At the same time, the primary channel control word mode field will be set to indicate Stopped, and an interrupt will be triggered. When an interrupt is triggered, the interrupt handler must determine which buffer is complete and process the data, or set a flag that the data needs to be processed by non-interrupt buffer processing code. Then the next buffer transfer must be set up. In the interrupt handler: 1. Read the primary channel control word at offset 0x088 and check the XFERMODE field. If the field is 0, this means buffer A is complete. If buffer A is complete, then: - a. Process the newly received data in buffer A, or signal the buffer processing code that buffer A has data available. - b. Reprogram the primary channel control word at offset 0x88 according to Table 8-12 on page 172. - 2. Read the alternate channel control word at offset 0x288 and check the XFERMODE field. If the field is 0, this means buffer B is complete. If buffer B is complete, then: - a. Process the newly received data in buffer B, or signal the buffer processing code that buffer B has data available. - b. Reprogram the alternate channel control word at offset 0x288 according to Table 8-12 on page 172. ## 8.4 Register Map Table 8-13 on page 173 lists the $\mu$ DMA channel control structures and registers. The channel control structure shows the layout of one entry in the channel control table. The channel control table is located in system memory, and the location is determined by the application, that is, the base address is n/a (not applicable). In the table below, the offset for the channel control structures is the offset from the entry in the channel control table. See "Channel Configuration" on page 156 and Table 8-3 on page 157 for a description of how the entries in the channel control table are located in memory. The $\mu$ DMA register addresses are given as a hexadecimal increment, relative to the $\mu$ DMA base address of 0x400F.F000. Table 8-13. µDMA Register Map | Offset | Name | Type | Reset | Description | See<br>page | | | |---------|--------------------------------|------|-------------|---------------------------------------------|-------------|--|--| | μDMA Ch | μDMA Channel Control Structure | | | | | | | | 0x000 | DMASRCENDP | R/W | - | DMA Channel Source Address End Pointer | 175 | | | | 0x004 | DMADSTENDP | R/W | - | DMA Channel Destination Address End Pointer | 176 | | | | 0x008 | DMACHCTL | R/W | - | DMA Channel Control Word | 177 | | | | μDMA Re | gisters | | | | | | | | 0x000 | DMASTAT | RO | 0x001F.0000 | DMA Status | 181 | | | | 0x004 | DMACFG | WO | - | DMA Configuration | 183 | | | | 0x008 | DMACTLBASE | R/W | 0x0000.0000 | DMA Channel Control Base Pointer | 184 | | | | 0x00C | DMAALTBASE | RO | 0x0000.0200 | DMA Alternate Channel Control Base Pointer | 185 | | | | 0x010 | DMAWAITSTAT | RO | 0x0000.0000 | DMA Channel Wait on Request Status | 186 | | | | 0x014 | DMASWREQ | WO | - | DMA Channel Software Request | 187 | | | | 0x018 | DMAUSEBURSTSET | R/W | 0x0000.0000 | DMA Channel Useburst Set | 188 | | | | 0x01C | DMAUSEBURSTCLR | WO | - | DMA Channel Useburst Clear | 190 | | | | 0x020 | DMAREQMASKSET | R/W | 0x0000.0000 | DMA Channel Request Mask Set | 191 | | | | 0x024 | DMAREQMASKCLR | WO | - | DMA Channel Request Mask Clear | 193 | | | | Offset | Name | Type | Reset | Description | See<br>page | |--------|--------------|------|-------------|-------------------------------------|-------------| | 0x028 | DMAENASET | R/W | 0x0000.0000 | DMA Channel Enable Set | 194 | | 0x02C | DMAENACLR | WO | - | DMA Channel Enable Clear | 196 | | 0x030 | DMAALTSET | R/W | 0x0000.0000 | DMA Channel Primary Alternate Set | 197 | | 0x034 | DMAALTCLR | WO | - | DMA Channel Primary Alternate Clear | 199 | | 0x038 | DMAPRIOSET | R/W | 0x0000.0000 | DMA Channel Priority Set | 200 | | 0x03C | DMAPRIOCLR | WO | - | DMA Channel Priority Clear | 202 | | 0x04C | DMAERRCLR | R/W | 0x0000.0000 | DMA Bus Error Clear | 203 | | 0xFD0 | DMAPeriphID4 | RO | 0x0000.0004 | DMA Peripheral Identification 4 | 209 | | 0xFE0 | DMAPeriphID0 | RO | 0x0000.0030 | DMA Peripheral Identification 0 | 205 | | 0xFE4 | DMAPeriphID1 | RO | 0x0000.00B2 | DMA Peripheral Identification 1 | 206 | | 0xFE8 | DMAPeriphID2 | RO | 0x0000.000B | DMA Peripheral Identification 2 | 207 | | 0xFEC | DMAPeriphID3 | RO | 0x0000.0000 | DMA Peripheral Identification 3 | 208 | | 0xFF0 | DMAPCellID0 | RO | 0x0000.000D | DMA PrimeCell Identification 0 | 210 | | 0xFF4 | DMAPCellID1 | RO | 0x0000.00F0 | DMA PrimeCell Identification 1 | 211 | | 0xFF8 | DMAPCellID2 | RO | 0x0000.0005 | DMA PrimeCell Identification 2 | 212 | | 0xFFC | DMAPCellID3 | RO | 0x0000.00B1 | DMA PrimeCell Identification 3 | 213 | ## 8.5 µDMA Channel Control Structure The $\mu$ DMA Channel Control Structure holds the DMA transfer settings for a DMA channel. Each channel has two control structures, which are located in a table in system memory. Refer to "Channel Configuration" on page 156 for an explanation of the Channel Control Table and the Channel Control Structure. The channel control structure is one entry in the channel control table. There is a primary and alternate structure for each channel. The primary control structures are located at offsets 0x0, 0x10, 0x20 and so on. The alternate control structures are located at offsets 0x200, 0x210, 0x220, and so on. # Register 1: DMA Channel Source Address End Pointer (DMASRCENDP), offset 0x000 **DMA Channel Source Address End Pointer (DMASRCENDP)** is part of the Channel Control Structure, and is used to specify the source address for a DMA transfer. DMA Channel Source Address End Pointer (DMASRCENDP) Base n/a Offset 0x000 Type R/W, reset - Points to the last address of the DMA transfer source (inclusive). If the source address is not incrementing, then this points at the source location itself (such as a peripheral data register). # Register 2: DMA Channel Destination Address End Pointer (DMADSTENDP), offset 0x004 **DMA Channel Destination Address End Pointer (DMADSTENDP)** is part of the Channel Control Structure, and is used to specify the destination address for a DMA transfer. **Destination Address End Pointer** DMA Channel Destination Address End Pointer (DMADSTENDP) **ADDR** R/W Base n/a Offset 0x004 Type R/W, reset - 31:0 Points to the last address of the DMA transfer destination (inclusive). If the destination address is not incrementing, then this points at the destination location itself (such as a peripheral data register). ### Register 3: DMA Channel Control Word (DMACHCTL), offset 0x008 **DMA Channel Control Word (DMACHCTL)** is part of the Channel Control Structure, and is used to specify parameters of a DMA transfer. DMA Channel Control Word (DMACHCTL) Base n/a Offset 0x008 Type R/W, reset - Bit/Field Name Type Reset Description 31:30 DSTINC R/W - Destination Address Increment Sets the bits to control the destination address increment. The address increment value must be equal or greater than the value of the destination size (DSTSIZE). Value Description 0x0 Byte Increment by 8-bit locations. 0x1 Half-word Increment by 16-bit locations. 0x2 Word Increment by 32-bit locations. 0x3 No increment Address remains set to the value of the Destination Address End Pointer (DMADSTENDP) for the channel. 29:28 DSTSIZE R/W - Destination Data Size Sets the destination item data size. Note: You must set DSTSIZE to be the same as SRCSIZE. Value Description 0x0 Byte 8-bit data size. 0x1 Half-word 16-bit data size. 0x2 Word 32-bit data size. 0x3 Reserved | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27:26 | SRCINC | R/W | - | Source Address Increment | | | | | | Sets the bits to control the source address increment. | | | | | | The address increment value must be equal or greater than the value of the source size ( ${\tt SRCSIZE}$ ). | | | | | | Value Description | | | | | | 0x0 Byte | | | | | | Increment by 8-bit locations. | | | | | | 0x1 Half-word | | | | | | Increment by 16-bit locations. | | | | | | 0x2 Word | | | | | | Increment by 32-bit locations. | | | | | | 0x3 No increment | | | | | | Address remains set to the value of the Source Address End Pointer (DMASRCENDP) for the channel. | | 25:24 | SRCSIZE | R/W | - | Source Data Size | | | | | | Sets the source item data size. | | | | | | Note: You must set DSTSIZE to be the same as SRCSIZE. | | | | | | Value Description | | | | | | 0x0 Byte | | | | | | 8-bit data size. | | | | | | 0x1 Half-word | | | | | | 16-bit data size. | | | | | | 0x2 Word | | | | | | 32-bit data size. | | | | | | 0x3 Reserved | | 23:18 | reserved | R/W | - | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17:14 | ARBSIZE | R/W | - | Arbitration Size | | | | | | Sets the number of DMA transfers that can occur before the controller re-arbitrates. The possible arbitration rate settings represent powers of 2 and are shown below. | | | | | | Value Description | | | | | | 0x0 1 Transfer | | | | | | Arbitrates after each DMA transfer. | | | | | | 0x1 2 Transfers | | | | | | 0x2 4 Transfers | | | | | | 0x3 8 Transfers | | | | | | 0x4 16 Transfers | | | | | | 0x5 32 Transfers | | | | | | 0x6 64 Transfers | | | | | | 0x7 128 Transfers | | | | | | 0x8 256 Transfers | | | | | | 0x9 512 Transfers | | | | | | 0xA-0xF 1024 Transfers | | | | | | This means that no arbitration occurs during the DMA transfer because the maximum transfer size is 1024. | | 13:4 | XFERSIZE | R/W | - | Transfer Size (minus 1) | | | | | | Sets the total number of items to transfer. The value of this field is 1 less than the number to transfer (value 0 means transfer 1 item). The maximum value for this 10-bit field is 1023 which represents a transfer size of 1024 items. | | | | | | The transfer size is the number of items, not the number of bytes. If the data size is 32 bits, then this value is the number of 32-bit words to transfer. | | | | | | The controller updates this field immediately prior to it entering the arbitration process, so it contains the number of outstanding DMA items that are necessary to complete the DMA cycle. | | 3 | NXTUSEBURST | R/W | - | Next Useburst | | | | | | Controls whether the useburst SET[n] bit is automatically set for the last transfer of a peripheral scatter-gather operation. Normally, for the last transfer, if the number of remaining items to transfer is less than the arbitration size, the controller will use single transfers to complete the transaction. If this bit is set, then the controller will only use a burst transfer to complete the last transfer. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | XFERMODE | R/W | - | DMA Transfer Mode | | | | | | Since this register is in system RAM, it has no reset value. Therefore, this field should be initialized to 0 before the channel is enabled. | | | | | | The operating mode of the DMA cycle. Refer to "Transfer Modes" on page 158 for a detailed explanation of transfer modes. | | | | | | Value Description | | | | | | 0x0 Stop | | | | | | Channel is stopped, or configuration data is invalid. | | | | | | 0x1 Basic | | | | | | The controller must receive a new request, prior to it entering the arbitration process, to enable the DMA cycle to complete. | | | | | | 0x2 Auto-Request | | | | | | The initial request (software- or peripheral-initiated) is sufficient to complete the entire transfer of XFERSIZE items without any further requests. | | | | | | 0x3 Ping-Pong | | | | | | The controller performs a DMA cycle using one of the channel control structures. After the DMA cycle completes, it performs a DMA cycle using the other channel control structure. After the next DMA cycle completes (and provided that the host processor has updated the original channel control data structure), it performs a DMA cycle using the original channel control data structure. The controller continues to perform DMA cycles until it either reads an invalid data structure or the host processor changes this field to 0x1 or 0x2. See "Ping-Pong" on page 158. | | | | | | 0x4 Memory Scatter-Gather | | | | | | When the controller operates in Memory Scatter-Gather mode, you must only use this value in the primary channel control data structure. See "Memory Scatter-Gather" on page 159. | | | | | | 0x5 Alternate Memory Scatter-Gather | | | | | | When the controller operates in Memory Scatter-Gather mode, you must only use this value in the alternate channel control data structure. | | | | | | 0v6 Perinheral Scatter-Gather | 0x6 Peripheral Scatter-Gather When the controller operates in Peripheral Scatter-Gather mode, you must only use this value in the primary channel control data structure. See "Peripheral Scatter-Gather" on page 163. 0x7 Alternate Peripheral Scatter-Gather When the controller operates in Peripheral Scatter-Gather mode, you must only use this value in the alternate channel control data structure. ## 8.6 µDMA Register Descriptions The register addresses given are relative to the µDMA base address of 0x400F.F000. # Register 4: DMA Status (DMASTAT), offset 0x000 The DMA Status (DMASTAT) register returns the status of the controller. You cannot read this register when the controller is in the reset state. #### DMA Status (DMASTAT) Base 0x400F.F000 Offset 0x000 Type RO, reset 0x001F.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:21 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 20:16 | DMACHANS | RO | 0x1F | Available DMA Channels Minus 1 | | | | | | This bit contains a value equal to the number of DMA channels the controller is configured to use, minus one. That is, 32 DMA channels. | | 15:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | STATE | RO | 0x00 | Control State Machine State | | | | | | Current state of the control state machine. State can be one of the following. | | | | | | Value Description | | | | | | 0x0 Idle | | | | | | 0x1 Read Chan Control Data | | | | | | Reading channel controller data. | | | | | | 0x2 Read Source End Ptr | | | | | | Reading source end pointer. | | | | | | 0x3 Read Dest End Ptr | | | | | | Reading destination end pointer. | | | | | | 0x4 Read Source Data | | | | | | Reading source data. | | | | | | 0x5 Write Dest Data | | | | | | Writing destination data. | | | | | | 0x6 Wait for Req Clear | | | | | | Waiting for DMA request to clear. | | | | | | 0x7 Write Chan Control Data | | | | | | Writing channel controller data. | | | | | | 0x8 Stalled | | | | | | 0x9 Done | | | | | | 0xA-0xF Undefined | | 3:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | MASTEN | RO | 0x00 | Master Enable | | | | | | Returns status of the controller. | | | | | | Value Description | | | | | | 0 Disabled | | | | | | 1 Enabled | ### Register 5: DMA Configuration (DMACFG), offset 0x004 The **DMACFG** register controls the configuration of the controller. ### DMA Configuration (DMACFG) Base 0x400F.F000 Offset 0x004 Type WO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | WO | - | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | MASTEN | WO | _ | Controller Master Enable | Enables the controller. Value Description Disables 1 Enables ### Register 6: DMA Channel Control Base Pointer (DMACTLBASE), offset 0x008 The **DMACTLBASE** register must be configured so that the base pointer points to a location in system memory. The amount of system memory that you must assign to the controller depends on the number of DMA channels used and whether you configure it to use the alternate channel control data structure. See "Channel Configuration" on page 156 for details about the Channel Control Table. The base address must be aligned on a 1024-byte boundary. You cannot read this register when the controller is in the reset state. #### DMA Channel Control Base Pointer (DMACTLBASE) Base 0x400F.F000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | ADDR | R/W | 0x00 | Channel Control Base Address | | | | | | Pointer to the base address of the channel control table. The base address must be 1024-byte aligned. | | 9:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should | preserved across a read-modify-write operation. ### Register 7: DMA Alternate Channel Control Base Pointer (DMAALTBASE), offset 0x00C The **DMAALTBASE** register returns the base address of the alternate channel control data. This register removes the necessity for application software to calculate the base address of the alternate channel control structures. You cannot read this register when the controller is in the reset state. DMA Alternate Channel Control Base Pointer (DMAALTBASE) Base 0x400F.F000 Offset 0x00C Type RO, reset 0x0000.0200 Provides the base address of the alternate channel control structures. # Register 8: DMA Channel Wait on Request Status (DMAWAITSTAT), offset 0x010 This read-only register indicates that the $\mu DMA$ channel is waiting on a request. A peripheral can pull this Low to hold off the $\mu DMA$ from performing a single request until the peripheral is ready for a burst request. The use of this feature is dependent on the design of the peripheral and is used to enhance performance of the $\mu DMA$ with that peripheral. You cannot read this register when the controller is in the reset state. Base 0x400F.F000 Offset 0x010 Type RO, reset 0x0000.0000 Channel wait on request status. For each channel 0 through 31, a 1 in the corresponding bit field indicates that the channel is waiting on a request. ### Register 9: DMA Channel Software Request (DMASWREQ), offset 0x014 Each bit of the **DMASWREQ** register represents the corresponding DMA channel. When you set a bit, it generates a request for the specified DMA channel. Channel [n] Software Request DMA Channel Software Request (DMASWREQ) SWREQ[n] WO Base 0x400F.F000 Offset 0x014 Type WO, reset - 31:0 For each channel 0 through 31, write a 1 to the corresponding bit field to generate a software DMA request for that DMA channel. Writing a 0 does not create a DMA request for the corresponding channel. # Register 10: DMA Channel Useburst Set (DMAUSEBURSTSET), offset 0x018 Each bit of the **DMAUSEBURSTSET** register represents the corresponding DMA channel. Writing a 1 disables the peripheral's single request input from generating requests, and therefore only the peripheral's burst request generates requests. Reading the register returns the status of useburst. When there are fewer items remaining to transfer than the arbitration (burst) size, the controller automatically clears the useburst bit to 0. This enables the remaining items to transfer using single requests. This bit should not be set for a peripheral's channel that does not support the burst request model. Refer to "Request Types" on page 155 for more details about request types. #### **DMAUSEBURSTSET Reads** DMA Channel Useburst Set (DMAUSEBURSTSET) Base 0x400F.F000 Offset 0x018 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|--------------------------| | 31:0 | SET[n] | R | 0x00 | Channel [n] Useburst Set | Returns the useburst status of channel [n]. Value Description 0 Single and Burst DMA channel [n] responds to single or burst requests. 1 Burst Only DMA channel [n] responds only to burst requests. ### **DMAUSEBURSTSET Writes** DMA Channel Useburst Set (DMAUSEBURSTSET) Base 0x400F.F000 Offset 0x018 Type WO, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 SET[n] W 0x00 Channel [n] Useburst Set Sets useburst bit on channel [n]. Value Description 0 No Effect Use the **DMAUSEBURSTCLR** register to clear bit [n] to 0. DMA channel [n] responds only to burst requests. # Register 11: DMA Channel Useburst Clear (DMAUSEBURSTCLR), offset 0x01C Each bit of the **DMAUSEBURSTCLR** register represents the corresponding DMA channel. Writing a 1 enables ${\tt dma\_sreq[n]}$ to generate requests. DMA Channel Useburst Clear (DMAUSEBURSTCLR) Base 0x400F.F000 Offset 0x01C Type WO, reset - Bit/Field Name Type Reset Description 31:0 CLR[n] WO - Channel [n] Useburst Clear Clears useburst bit on channel [n]. Value Description 0 No Effect Use the **DMAUSEBURSTSET** to set bit [n] to 1. 1 Single and Burst DMA channel [n] responds to single and burst requests. ### Register 12: DMA Channel Request Mask Set (DMAREQMASKSET), offset 0x020 Each bit of the **DMAREQMASKSET** register represents the corresponding DMA channel. Writing a 1 disables DMA requests for the channel. Reading the register returns the request mask status. When a µDMA channel's request is masked, that means the peripheral can no longer request µDMA transfers. The channel can then be used for software-initiated transfers. #### **DMAREQMASKSET Reads** DMA Channel Request Mask Set (DMAREQMASKSET) Base 0x400F.F000 Offset 0x020 Type RO, reset 0x0000.0000 Returns the channel request mask status. Value Description 0 Enabled External requests are not masked for channel [n]. 1 Masked External requests are masked for channel [n]. #### **DMAREQMASKSET Writes** DMA Channel Request Mask Set (DMAREQMASKSET) Base 0x400F.F000 Offset 0x020 Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|------------------------------------------------------------------------------| | 31:0 | SET[n] | W | 0x00 | Channel [n] Request Mask Set | | | | | | Masks (disables) the corresponding channel [n] from generating DMA requests. | | | | | | Value Description | | | | | | 0 No Effect | | | | | | Use the DMAREQMASKCLR register to clear the request mask | | | | | | 1 Masked | | | | | | Masks (disables) DMA requests on channel [n]. | # Register 13: DMA Channel Request Mask Clear (DMAREQMASKCLR), offset 0x024 Each bit of the **DMAREQMASKCLR** register represents the corresponding DMA channel. Writing a 1 clears the request mask for the channel, and enables the channel to receive DMA requests. DMA Channel Request Mask Clear (DMAREQMASKCLR) Base 0x400F.F000 Offset 0x024 Type WO, reset - D:4/E: -1-4 | Bit/Field | ivame | туре | Reset | Description | |-----------|--------|------|-------|--------------------------------| | 31:0 | CLR[n] | WO | - | Channel [n] Request Mask Clear | Set the appropriate bit to clear the DMA request mask for channel [n]. This will enable DMA requests for the channel. Value Description 0 No Effect Use the **DMAREQMASKSET** register to set the request mask. 1 Clear Mask Clears the request mask for the DMA channel. This enables DMA requests for the channel. # Register 14: DMA Channel Enable Set (DMAENASET), offset 0x028 Each bit of the **DMAENASET** register represents the corresponding DMA channel. Writing a 1 enables the DMA channel. Reading the register returns the enable status of the channels. If a channel is enabled but the request mask is set (**DMAREQMASKSET**), then the channel can be used for software-initiated transfers. #### **DMAENASET Reads** DMA Channel Enable Set (DMAENASET) Base 0x400F.F000 Offset 0x028 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|------------------------| | 31:0 | SET[n] | R | 0x00 | Channel [n] Enable Set | Returns the enable status of the channels. Value Description 0 Disabled 1 Enabled #### **DMAENASET Writes** DMA Channel Enable Set (DMAENASET) Base 0x400F.F000 Offset 0x028 Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|--------------------------------------------------------------------------| | 31:0 | CHENSET[n] | W | 0x00 | Channel [n] Enable Set | | | | | | Enables the corresponding channels. | | | | | | Note: The controller disables a channel when it completes the DMA cycle. | | | | | | Value Description | | | | | | 0 No Effect | | | | | | Use the <b>DMAENACLR</b> register to disable a channel. | | | | | | 1 Enable | | | | | | Enables channel [n]. | # Register 15: DMA Channel Enable Clear (DMAENACLR), offset 0x02C Each bit of the **DMAENACLR** register represents the corresponding DMA channel. Writing a 1 disables the specified DMA channel. DMA Channel Enable Clear (DMAENACLR) Base 0x400F.F000 Offset 0x02C Type WO, reset - Bit/Field Name Type Reset Description 31:0 CLR[n] WO - Clear Channel [n] Enable Set the appropriate bit to disable the corresponding DMA channel. Note: The controller disables a channel when it completes the DMA cycle. Value Description 0 No Effect Use the **DMAENASET** register to enable DMA channels. 1 Disable Disables channel [n]. ### Register 16: DMA Channel Primary Alternate Set (DMAALTSET), offset 0x030 Each bit of the **DMAALTSET** register represents the corresponding DMA channel. Writing a 1 configures the DMA channel to use the alternate control data structure. Reading the register returns the status of which control data structure is in use for the corresponding DMA channel. #### **DMAALTSET Reads** DMA Channel Primary Alternate Set (DMAALTSET) Base 0x400F.F000 Offset 0x030 Type RO, reset 0x0000.0000 0x00 31:0 SET[n] R Channel [n] Alternate Set Returns the channel control data structure status. Value Description 0 Primary DMA channel [n] is using the primary control structure. Alternate DMA channel [n] is using the alternate control structure. #### **DMAALTSET Writes** DMA Channel Primary Alternate Set (DMAALTSET) Base 0x400F.F000 Offset 0x030 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|-----------------------------------------------------------------------------------------| | 31:0 | SET[n] | W | 0x00 | Channel [n] Alternate Set | | | | | | Selects the alternate channel control data structure for the corresponding DMA channel. | Note: For Ping-Pong and Scatter-Gather DMA cycle types, the controller automatically sets these bits to select the alternate channel control data structure. Value Description 0 No Effect Use the **DMAALTCLR** register to set bit [n] to 0. 1 Alternate Selects the alternate control data structure for channel [n]. # Register 17: DMA Channel Primary Alternate Clear (DMAALTCLR), offset 0x034 Each bit of the **DMAALTCLR** register represents the corresponding DMA channel. Writing a 1 configures the DMA channel to use the primary control data structure. DMA Channel Primary Alternate Clear (DMAALTCLR) Base 0x400F.F000 Offset 0x034 Type WO, reset - Bit/Field Name Type Reset Description 31:0 CLR[n] WO - Channel [n] Alternate Clear Set the appropriate bit to select the primary control data structure for the corresponding DMA channel. Note: For Ping-Pong and Scatter-Gather DMA cycle types, the controller sets these bits to select the primary channel control data structure. Value Description 0 No Effect Use the **DMAALTSET** register to select the alternate control data structure. 1 Primary Selects the primary control data structure for channel [n]. # Register 18: DMA Channel Priority Set (DMAPRIOSET), offset 0x038 Each bit of the the **DMAPRIOSET** register represents the corresponding DMA channel. Writing a 1 configures the DMA channel to have a high priority level. Reading the register returns the status of the channel priority mask. #### **DMAPRIOSET Reads** DMA Channel Priority Set (DMAPRIOSET) Base 0x400F.F000 Offset 0x038 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|--------------------------| | 31:0 | SET[n] | R | 0x00 | Channel [n] Priority Set | Returns the channel priority status. Value Description **Default Priority** DMA channel [n] is using the default priority level. High Priority DMA channel [n] is using a High Priority level. #### **DMAPRIOSET Writes** DMA Channel Priority Set (DMAPRIOSET) Base 0x400F.F000 Offset 0x038 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|--------------------------------------------------------------------------------------| | 31:0 | SET[n] | W | 0x00 | Channel [n] Priority Set | | | | | | Sets the channel priority to high. | | | | | | Value Description | | | | | | 0 No Effect | | | | | | Use the <b>DMAPRIOCLR</b> register to set channel [n] to the default priority level. | | | | | | 1 High Priority | | | | | | Sets DMA channel [n] to a High Priority level. | # Register 19: DMA Channel Priority Clear (DMAPRIOCLR), offset 0x03C Each bit of the **DMAPRIOCLR** register represents the corresponding DMA channel. Writing a 1 configures the DMA channel to have the default priority level. DMA Channel Priority Clear (DMAPRIOCLR) Base 0x400F.F000 Offset 0x03C Type WO, reset - Dit/Eiold | DIVI ICIU | INAILIC | туре | Neset | Description | |-----------|---------|------|-------|----------------------------| | 31:0 | CLR[n] | WO | _ | Channel [n] Priority Clear | Dooot Set the appropriate bit to clear the high priority level for the specified DMA channel. Value Description 0 No Effect Description Use the **DMAPRIOSET** register to set channel [n] to the High priority level. 1 Default Priority Sets DMA channel [n] to a Default priority level. # Register 20: DMA Bus Error Clear (DMAERRCLR), offset 0x04C The **DMAERRCLR** register is used to read and clear the DMA bus error status. The error status will be set if the $\mu$ DMA controller encountered a bus error while performing a DMA transfer. If a bus error occurs on a channel, that channel will be automatically disabled by the $\mu$ DMA controller. The other channels are unaffected. #### **DMAERRCLR Reads** DMA Bus Error Clear (DMAERRCLR) Base 0x400F.F000 Offset 0x04C Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | ERRCLR | R | 0 | DMA Bus Error Status | Value Description 0 Low No bus error is pending. 1 High Bus error is pending. #### **DMAERRCLR Writes** DMA Bus Error Clear (DMAERRCLR) Base 0x400F.F000 Offset 0x04C Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | ERRCLR | W | 0 | DMA Bus Error Status Clears the bus error. | | | | | | Value Description | | | | | | 0 No Effect | | | | | | Bus error status is unchanged. | | | | | | 1 Clear | | | | | | Clears a pending bus error. | # Register 21: DMA Peripheral Identification 0 (DMAPeriphID0), offset 0xFE0 The **DMAPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. ### DMA Peripheral Identification 0 (DMAPeriphID0) Base 0x400F.F000 Offset 0xFE0 Type RO, reset 0x0000.0030 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x30 | DMA Peripheral ID Register[7:0] | # Register 22: DMA Peripheral Identification 1 (DMAPeriphID1), offset 0xFE4 The **DMAPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. DMA Peripheral Identification 1 (DMAPeriphID1) Base 0x400F.F000 Offset 0xFE4 Type RO, reset 0x0000.00B2 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0xB2 | DMA Peripheral ID Register[15:8] | # Register 23: DMA Peripheral Identification 2 (DMAPeriphID2), offset 0xFE8 The **DMAPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. ### DMA Peripheral Identification 2 (DMAPeriphID2) Base 0x400F.F000 Offset 0xFE8 Type RO, reset 0x0000.000B | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x0B | DMA Peripheral ID Register[23:16] | # Register 24: DMA Peripheral Identification 3 (DMAPeriphID3), offset 0xFEC The **DMAPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. #### DMA Peripheral Identification 3 (DMAPeriphID3) Base 0x400F.F000 Offset 0xFEC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x00 | DMA Peripheral ID Register[31:24] | ### Register 25: DMA Peripheral Identification 4 (DMAPeriphID4), offset 0xFD0 The **DMAPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. #### DMA Peripheral Identification 4 (DMAPeriphID4) Base 0x400F.F000 Offset 0xFD0 Type RO, reset 0x0000.0004 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x04 | DMA Peripheral ID Register | # Register 26: DMA PrimeCell Identification 0 (DMAPCellID0), offset 0xFF0 The **DMAPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. DMA PrimeCell Identification 0 (DMAPCellID0) Base 0x400F.F000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | DMA PrimeCell ID Register[7:0] | ### Register 27: DMA PrimeCell Identification 1 (DMAPCellID1), offset 0xFF4 The **DMAPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. DMA PrimeCell Identification 1 (DMAPCellID1) Base 0x400F.F000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | DMA PrimeCell ID Register[15:8] | # Register 28: DMA PrimeCell Identification 2 (DMAPCellID2), offset 0xFF8 The **DMAPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. DMA PrimeCell Identification 2 (DMAPCelIID2) Base 0x400F.F000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | DMA PrimeCell ID Register[23:16] | ### Register 29: DMA PrimeCell Identification 3 (DMAPCellID3), offset 0xFFC The **DMAPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. DMA PrimeCell Identification 3 (DMAPCelIID3) Base 0x400F.F000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | DMA PrimeCell ID Register[31:24] | # 9 General-Purpose Input/Outputs (GPIOs) The GPIO module is composed of five physical GPIO blocks, each corresponding to an individual GPIO port (Port A, Port B, Port C, Port D, and Port E, ). The GPIO module supports 0-33 programmable input/output pins, depending on the peripherals being used. The GPIO module has the following features: - Two means of port access: either high speed (for single-cyle writes), or legacy for backwards-compatibility with existing code - Programmable control for GPIO interrupts - Interrupt generation masking - Edge-triggered on rising, falling, or both - Level-sensitive on High or Low values - 5-V-tolerant input/outputs - Bit masking in both read and write operations through address lines - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration: - Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - Slew rate control for the 8-mA drive - Open drain enables - Digital input enables # 9.1 Functional Description Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and GPIOPUR=0), with the exception of the four JTAG/SWD pins (PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1, GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (POR) or asserting RST puts both groups of pins back to their default state. Each GPIO port is a separate hardware instantiation of the same physical block(see Figure 9-1 on page 215 and Figure 9-2 on page 216). The LM3S1627 microcontroller contains five ports and thus five of these physical GPIO blocks. Figure 9-1. Digital I/O Pads Figure 9-2. Analog/Digital I/O Pads #### 9.1.1 Data Control The data control registers allow software to configure the operational modes of the GPIOs. The data direction register configures the GPIO as an input or an output while the data register either captures incoming data or drives it out to the pads. ### 9.1.1.1 Data Direction Operation The **GPIO Direction (GPIODIR)** register (see page 224) is used to configure each individual pin as an input or output. When the data direction bit is set to 0, the GPIO is configured as an input and the corresponding data register bit will capture and store the value on the GPIO port. When the data direction bit is set to 1, the GPIO is configured as an output and the corresponding data register bit will be driven out on the GPIO port. ### 9.1.1.2 Data Register Operation To aid in the efficiency of software, the GPIO ports allow for the modification of individual bits in the **GPIO Data (GPIODATA)** register (see page 223) by using bits [9:2] of the address bus as a mask. This allows software drivers to modify individual GPIO pins in a single instruction, without affecting the state of the other pins. This is in contrast to the "typical" method of doing a read-modify-write operation to set or clear an individual GPIO pin. To accommodate this feature, the **GPIODATA** register covers 256 locations in the memory map. During a write, if the address bit associated with that data bit is set to 1, the value of the **GPIODATA** register is altered. If it is cleared to 0, it is left unchanged. For example, writing a value of 0xEB to the address GPIODATA + 0x098 would yield as shown in Figure 9-3 on page 217, where ${\bf u}$ is data unchanged by the write. Figure 9-3. GPIODATA Write Example During a read, if the address bit associated with the data bit is set to 1, the value is read. If the address bit associated with the data bit is set to 0, it is read as a zero, regardless of its actual value. For example, reading address GPIODATA + 0x0C4 yields as shown in Figure 9-4 on page 217. Figure 9-4. GPIODATA Read Example ### 9.1.2 Interrupt Control The interrupt capabilities of each GPIO port are controlled by a set of seven registers. With these registers, it is possible to select the source of the interrupt, its polarity, and the edge properties. When one or more GPIO inputs cause an interrupt, a single interrupt output is sent to the interrupt controller for the entire GPIO port. For edge-triggered interrupts, software must clear the interrupt to enable any further interrupts. For a level-sensitive interrupt, it is assumed that the external source holds the level constant for the interrupt to be recognized by the controller. Three registers are required to define the edge or sense that causes interrupts: - GPIO Interrupt Sense (GPIOIS) register (see page 225) - GPIO Interrupt Both Edges (GPIOIBE) register (see page 226) - GPIO Interrupt Event (GPIOIEV) register (see page 227) Interrupts are enabled/disabled via the GPIO Interrupt Mask (GPIOIM) register (see page 228). When an interrupt condition occurs, the state of the interrupt signal can be viewed in two locations: the **GPIO Raw Interrupt Status (GPIORIS)** and **GPIO Masked Interrupt Status (GPIOMIS)** registers (see page 229 and page 230). As the name implies, the **GPIOMIS** register only shows interrupt conditions that are allowed to be passed to the controller. The **GPIORIS** register indicates that a GPIO pin meets the conditions for an interrupt, but has not necessarily been sent to the controller. In addition to providing GPIO functionality, PB4 can also be used as an external trigger for the ADC. If PB4 is configured as a non-masked interrupt pin (the appropriate bit of GPIOIM is set to 1), not only is an interrupt for PortB generated, but an external trigger signal is sent to the ADC. If the ADC Event Multiplexer Select (ADCEMUX) register is configured to use the external trigger, an ADC conversion is initiated. If no other PortB pins are being used to generate interrupts, the ARM Integrated Nested Vectored Interrupt Controller (NVIC) Interrupt Set Enable (SETNA) register can disable the PortB interrupts and the ADC interrupt can be used to read back the converted data. Otherwise, the PortB interrupt handler needs to ignore and clear interrupts on B4, and wait for the ADC interrupt or the ADC interrupt needs to be disabled in the SETNA register and the PortB interrupt handler polls the ADC registers until the conversion is completed. Interrupts are cleared by writing a 1 to the appropriate bit of the **GPIO Interrupt Clear (GPIOICR)** register (see page 231). When programming the following interrupt control registers, the interrupts should be masked (**GPIOIM** set to 0). Writing any value to an interrupt control register (**GPIOIS**, **GPIOIBE**, or **GPIOIEV**) can generate a spurious interrupt if the corresponding bits are enabled. #### 9.1.3 Mode Control The GPIO pins can be controlled by either hardware or software. When hardware control is enabled via the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 232), the pin state is controlled by its alternate function (that is, the peripheral). Software control corresponds to GPIO mode, where the **GPIODATA** register is used to read/write the corresponding pins. Note: If any pin is to be used as an ADC input, the appropriate bit in **GPIOAMSEL** must be written to 1 to disable the analog isolation circuit. #### 9.1.4 Commit Control The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 232), GPIO Pull-Up Select (GPIOPUR) register (see page 238), and GPIO Digital Enable (GPIODEN) register (see page 241) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 243) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 244) have been set to 1. #### 9.1.5 Pad Control The pad control registers allow for GPIO pad configuration by software based on the application requirements. The pad control registers include the **GPIODR2R**, **GPIODR4R**, **GPIODR8R**, **GPIODDR**, **GPIOPDR**, **GPIOPDR**, **GPIOPDR**, and **GPIODEN** registers. These registers control drive strength, open-drain configuration, pull-up and pull-down resistors, slew-rate control and digital input enable. For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package with the total number of high-current GPIO outputs not exceeding four for the entire package. ### 9.1.6 Identification The identification registers configured at reset allow software to detect and identify the module as a GPIO block. The identification registers include the **GPIOPeriphID0-GPIOPeriphID7** registers as well as the **GPIOPCeIIID0-GPIOPCeIIID3** registers. # 9.2 Initialization and Configuration The GPIO modules may be accessed via two different memory apertures. The legacy aperture is backwards-compatible with previous Stellaris parts and offers two-cycle access time to all GPIO registers. The high-speed aperture offers the same register map but provides single-cycle access times. These apertures are mutually exclusive. The aperture enabled for a given GPIO port is controlled by the appropriate bit in the **GPIOHSCTL** register (see page 86). To use the GPIO, the peripheral clock must be enabled by setting the appropriate GPIO Port bit field (GPIOn) in the **RCGC2** register. On reset, all GPIO pins (except for the four JTAG pins) are configured out of reset to be undriven (tristate): **GPIOAFSEL**=0, **GPIODEN**=0, **GPIOPDR**=0, and **GPIOPUR**=0. Table 9-1 on page 219 shows all possible configurations of the GPIO pads and the control register settings required to achieve them. Table 9-2 on page 220 shows how a rising edge interrupt would be configured for pin 2 of a GPIO port. **Table 9-1. GPIO Pad Configuration Examples** | Configuration | GPIO Register Bit Value <sup>a</sup> | | | | | | | | | | |-----------------------------------------------|--------------------------------------|-----|-----|-----|-----|-----|------|------|------|-----| | | AFSEL | DIR | ODR | DEN | PUR | PDR | DR2R | DR4R | DR8R | SLR | | Digital Input (GPIO) | 0 | 0 | 0 | 1 | ? | ? | Х | Х | Х | Х | | Digital Output (GPIO) | 0 | 1 | 0 | 1 | ? | ? | ? | ? | ? | ? | | Open Drain Input<br>(GPIO) | 0 | 0 | 1 | 1 | Х | Х | Х | Х | Х | Х | | Open Drain Output<br>(GPIO) | 0 | 1 | 1 | 1 | Х | Х | ? | ? | ? | ? | | Open Drain<br>Input/Output (I <sup>2</sup> C) | 1 | Х | 1 | 1 | Х | Х | ? | ? | ? | ? | | Digital Input (Timer CCP) | 1 | Х | 0 | 1 | ? | ? | Х | Х | Х | Х | | Digital Input (QEI) | 1 | Х | 0 | 1 | ? | ? | Х | Х | Х | Х | | Digital Output (PWM) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | Digital Output (Timer PWM) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | Digital Input/Output (SSI) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | Digital Input/Output (UART) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | a. X=Ignored (don't care bit) ?=Can be either 0 or 1, depending on the configuration **Table 9-2. GPIO Interrupt Configuration Example** | Register | Desired | Pin 2 Bit Value <sup>a</sup> | | | | | | | | |----------|--------------------------------------|------------------------------|---|---|---|---|---|---|---| | | Interrupt<br>Event<br>Trigger | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GPIOIS | 0=edge<br>1=level | Х | Х | Х | Х | Х | 0 | Х | Х | | GPIOIBE | 0=single<br>edge | Х | Х | Х | Х | Х | 0 | Х | Х | | | 1=both<br>edges | | | | | | | | | | GPIOIEV | 0=Low level,<br>or negative<br>edge | X | X | X | X | X | 1 | X | X | | | 1=High level,<br>or positive<br>edge | | | | | | | | | | GPIOIM | 0=masked<br>1=not<br>masked | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | a. X=Ignored (don't care bit) # 9.3 Register Map Table 9-3 on page 221 lists the GPIO registers. The offset listed is a hexadecimal increment to the register's address, relative to that GPIO port's base address: GPIO Port A (legacy): 0x4000.4000 GPIO Port A (high-speed): 0x4005.8000 GPIO Port B (legacy): 0x4000.5000 GPIO Port B (high-speed): 0x4005.9000 GPIO Port C (legacy): 0x4000.6000 GPIO Port C (high-speed): 0x4005.A000 GPIO Port D (legacy): 0x4000.7000 GPIO Port D (high-speed): 0x4005.B000 GPIO Port E (legacy): 0x4002.4000 GPIO Port E (high-speed): 0x4005.C000 Important: The GPIO registers in this chapter are duplicated in each GPIO block, however, depending on the block, all eight bits may not be connected to a GPIO pad. In those cases, writing to those unconnected bits has no effect and reading those unconnected bits returns no meaningful data. Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the four JTAG/SWD pins (PC[3:0]). These four pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for Port C is 0x0000.000F. The default register type for the **GPIOCR** register is RO for all GPIO pins, with the exception of the NMI pin and the four JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the NMI pin and the four JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these four pins default to non-committable. To ensure that the NMI pin is not accidentally programmed as the non-maskable interrupt pin, it defaults to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00F0. Table 9-3. GPIO Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|-----------|------|-------------|--------------------------------|-------------| | 0x000 | GPIODATA | R/W | 0x0000.0000 | GPIO Data | 223 | | 0x400 | GPIODIR | R/W | 0x0000.0000 | GPIO Direction | 224 | | 0x404 | GPIOIS | R/W | 0x0000.0000 | GPIO Interrupt Sense | 225 | | 0x408 | GPIOIBE | R/W | 0x0000.0000 | GPIO Interrupt Both Edges | 226 | | 0x40C | GPIOIEV | R/W | 0x0000.0000 | GPIO Interrupt Event | 227 | | 0x410 | GPIOIM | R/W | 0x0000.0000 | GPIO Interrupt Mask | 228 | | 0x414 | GPIORIS | RO | 0x0000.0000 | GPIO Raw Interrupt Status | 229 | | 0x418 | GPIOMIS | RO | 0x0000.0000 | GPIO Masked Interrupt Status | 230 | | 0x41C | GPIOICR | W1C | 0x0000.0000 | GPIO Interrupt Clear | 231 | | 0x420 | GPIOAFSEL | R/W | - | GPIO Alternate Function Select | 232 | | 0x500 | GPIODR2R | R/W | 0x0000.00FF | GPIO 2-mA Drive Select | 234 | | 0x504 | GPIODR4R | R/W | 0x0000.0000 | GPIO 4-mA Drive Select | 235 | | 0x508 | GPIODR8R | R/W | 0x0000.0000 | GPIO 8-mA Drive Select | 236 | | 0x50C | GPIOODR | R/W | 0x0000.0000 | GPIO Open Drain Select | 237 | | 0x510 | GPIOPUR | R/W | - | GPIO Pull-Up Select | 238 | | 0x514 | GPIOPDR | R/W | 0x0000.0000 | GPIO Pull-Down Select | 239 | | 0x518 | GPIOSLR | R/W | 0x0000.0000 | GPIO Slew Rate Control Select | 240 | | 0x51C | GPIODEN | R/W | - | GPIO Digital Enable | 241 | | 0x520 | GPIOLOCK | R/W | 0x0000.0001 | GPIO Lock | 243 | | 0x524 | GPIOCR | - | - | GPIO Commit | 244 | | 0x528 | GPIOAMSEL | R/W | 0x0000.0000 | GPIO Analog Mode Select | 246 | | Offset | Name | Type | Reset | Description | See<br>page | |--------|---------------|------|-------------|----------------------------------|-------------| | 0xFD0 | GPIOPeriphID4 | RO | 0x0000.0000 | GPIO Peripheral Identification 4 | 247 | | 0xFD4 | GPIOPeriphID5 | RO | 0x0000.0000 | GPIO Peripheral Identification 5 | 248 | | 0xFD8 | GPIOPeriphID6 | RO | 0x0000.0000 | GPIO Peripheral Identification 6 | 249 | | 0xFDC | GPIOPeriphID7 | RO | 0x0000.0000 | GPIO Peripheral Identification 7 | 250 | | 0xFE0 | GPIOPeriphID0 | RO | 0x0000.0061 | GPIO Peripheral Identification 0 | 251 | | 0xFE4 | GPIOPeriphID1 | RO | 0x0000.0000 | GPIO Peripheral Identification 1 | 252 | | 0xFE8 | GPIOPeriphID2 | RO | 0x0000.0018 | GPIO Peripheral Identification 2 | 253 | | 0xFEC | GPIOPeriphID3 | RO | 0x0000.0001 | GPIO Peripheral Identification 3 | 254 | | 0xFF0 | GPIOPCellID0 | RO | 0x0000.000D | GPIO PrimeCell Identification 0 | 255 | | 0xFF4 | GPIOPCellID1 | RO | 0x0000.00F0 | GPIO PrimeCell Identification 1 | 256 | | 0xFF8 | GPIOPCellID2 | RO | 0x0000.0005 | GPIO PrimeCell Identification 2 | 257 | | 0xFFC | GPIOPCellID3 | RO | 0x0000.00B1 | GPIO PrimeCell Identification 3 | 258 | # 9.4 Register Descriptions The remainder of this section lists and describes the GPIO registers, in numerical order by address offset. ### Register 1: GPIO Data (GPIODATA), offset 0x000 The **GPIODATA** register is the data register. In software control mode, values written in the **GPIODATA** register are transferred onto the GPIO port pins if the respective pins have been configured as outputs through the **GPIO Direction (GPIODIR)** register (see page 224). In order to write to **GPIODATA**, the corresponding bits in the mask, resulting from the address bus bits [9:2], must be High. Otherwise, the bit values remain unchanged by the write. Similarly, the values read from this register are determined for each bit by the mask bit derived from the address used to access the data register, bits [9:2]. Bits that are 1 in the address mask cause the corresponding bits in **GPIODATA** to be read, and bits that are 0 in the address mask cause the corresponding bits in **GPIODATA** to be read as 0, regardless of their value. A read from **GPIODATA** returns the last bit value written if the respective pins are configured as outputs, or it returns the value on the corresponding input pin when these are configured as inputs. All bits are cleared by a reset. #### GPIO Data (GPIODATA) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x00 | GPIO Data | This register is virtually mapped to 256 locations in the address space. To facilitate the reading and writing of data to these registers by independent drivers, the data read from and the data written to the registers are masked by the eight address lines $\mathtt{ipaddr}[9:2]$ . Reads from this register return its current state. Writes to this register only affect bits that are not masked by $\mathtt{ipaddr}[9:2]$ and are configured as outputs. See "Data Register Operation" on page 216 for examples of reads and writes. # Register 2: GPIO Direction (GPIODIR), offset 0x400 The **GPIODIR** register is the data direction register. Bits set to 1 in the **GPIODIR** register configure the corresponding pin to be an output, while bits set to 0 configure the pins to be inputs. All bits are cleared by a reset, meaning all GPIO pins are inputs by default. ### GPIO Direction (GPIODIR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4006.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x400 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DIR | R/W | 0x00 | GPIO Data Direction | The DIR values are defined as follows: - 0 Pins are inputs. - Pins are outputs. ### Register 3: GPIO Interrupt Sense (GPIOIS), offset 0x404 The **GPIOIS** register is the interrupt sense register. Bits set to 1 in **GPIOIS** configure the corresponding pins to detect levels, while bits set to 0 configure the pins to detect edges. All bits are cleared by a reset. ### GPIO Interrupt Sense (GPIOIS) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4006.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x404 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IS | R/W | 0x00 | GPIO Interrupt Sense | The IS values are defined as follows: - 0 Edge on corresponding pin is detected (edge-sensitive). - 1 Level on corresponding pin is detected (level-sensitive). # Register 4: GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 The **GPIOIBE** register is the interrupt both-edges register. When the corresponding bit in the **GPIO Interrupt Sense (GPIOIS)** register (see page 225) is set to detect edges, bits set to High in **GPIOIBE** configure the corresponding pin to detect both rising and falling edges, regardless of the corresponding bit in the **GPIO Interrupt Event (GPIOIEV)** register (see page 227). Clearing a bit configures the pin to be controlled by **GPIOIEV**. All bits are cleared by a reset. #### GPIO Interrupt Both Edges (GPIOIBE) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x408 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IBE | R/W | 0x00 | GPIO Interrupt Both Edges | The IBE values are defined as follows: ### Value Description - 0 Interrupt generation is controlled by the GPIO Interrupt Event (GPIOIEV) register (see page 227). - 1 Both edges on the corresponding pin trigger an interrupt. Note: Single edge is determined by the corresponding bit in **GPIOIEV**. # Register 5: GPIO Interrupt Event (GPIOIEV), offset 0x40C The **GPIOIEV** register is the interrupt event register. Bits set to High in **GPIOIEV** configure the corresponding pin to detect rising edges or high levels, depending on the corresponding bit value in the **GPIO Interrupt Sense (GPIOIS)** register (see page 225). Clearing a bit configures the pin to detect falling edges or low levels, depending on the corresponding bit value in **GPIOIS**. All bits are cleared by a reset. #### GPIO Interrupt Event (GPIOIEV) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4006.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x401C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IEV | R/W | 0x00 | GPIO Interrupt Event | The IEV values are defined as follows: - 0 Falling edge or Low levels on corresponding pins trigger interrupts. - Rising edge or High levels on corresponding pins trigger interrupts. # Register 6: GPIO Interrupt Mask (GPIOIM), offset 0x410 The **GPIOIM** register is the interrupt mask register. Bits set to High in **GPIOIM** allow the corresponding pins to trigger their individual interrupts and the combined **GPIOINTR** line. Clearing a bit disables interrupt triggering on that pin. All bits are cleared by a reset. ### GPIO Interrupt Mask (GPIOIM) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4006.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x410 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IME | R/W | 0x00 | GPIO Interrupt Mask Enable | The IME values are defined as follows: - 0 Corresponding pin interrupt is masked. - 1 Corresponding pin interrupt is not masked. # Register 7: GPIO Raw Interrupt Status (GPIORIS), offset 0x414 The **GPIORIS** register is the raw interrupt status register. Bits read High in **GPIORIS** reflect the status of interrupt trigger conditions detected (raw, prior to masking), indicating that all the requirements have been met, before they are finally allowed to trigger by the **GPIO Interrupt Mask (GPIOIM)** register (see page 228). Bits read as zero indicate that corresponding input pins have not initiated an interrupt. All bits are cleared by a reset. #### GPIO Raw Interrupt Status (GPIORIS) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4005.9000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x414 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | RIS | RO | 0x00 | GPIO Interrupt Raw Status | Reflects the status of interrupt trigger condition detection on pins (raw, prior to masking). The RIS values are defined as follows: - O Corresponding pin interrupt requirements not met. - 1 Corresponding pin interrupt has met requirements. ### Register 8: GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 The **GPIOMIS** register is the masked interrupt status register. Bits read High in **GPIOMIS** reflect the status of input lines triggering an interrupt. Bits read as Low indicate that either no interrupt has been generated, or the interrupt is masked. In addition to providing GPIO functionality, PB4 can also be used as an external trigger for the ADC. If PB4 is configured as a non-masked interrupt pin (the appropriate bit of GPIOIM is set to 1), not only is an interrupt for PortB generated, but an external trigger signal is sent to the ADC. If the **ADC Event Multiplexer Select (ADCEMUX)** register is configured to use the external trigger, an ADC conversion is initiated. If no other PortB pins are being used to generate interrupts, the ARM Integrated Nested Vectored Interrupt Controller (NVIC) Interrupt Set Enable (SETNA) register can disable the PortB interrupts and the ADC interrupt can be used to read back the converted data. Otherwise, the PortB interrupt handler needs to ignore and clear interrupts on B4, and wait for the ADC interrupt or the ADC interrupt needs to be disabled in the SETNA register and the PortB interrupt handler polls the ADC registers until the conversion is completed. **GPIOMIS** is the state of the interrupt after masking. #### GPIO Masked Interrupt Status (GPIOMIS) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (legacy) base: 0x4002:4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x418 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | MIS | RO | 0x00 | GPIO Masked Interrupt Status | Masked value of interrupt due to corresponding pin. The MIS values are defined as follows: - 0 Corresponding GPIO line interrupt not active. - 1 Corresponding GPIO line asserting interrupt. # Register 9: GPIO Interrupt Clear (GPIOICR), offset 0x41C The **GPIOICR** register is the interrupt clear register. Writing a 1 to a bit in this register clears the corresponding interrupt edge detection logic register. Writing a 0 has no effect. ### GPIO Interrupt Clear (GPIOICR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x41C Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IC | W1C | 0x00 | GPIO Interrupt Clear | The IC values are defined as follows: - 0 Corresponding interrupt is unaffected. - 1 Corresponding interrupt is cleared. ### Register 10: GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 The **GPIOAFSEL** register is the mode control select register. Writing a 1 to any bit in this register selects the hardware control for the corresponding GPIO line. All bits are cleared by a reset, therefore no GPIO line is set to hardware control by default. The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 232), GPIO Pull-Up Select (GPIOPUR) register (see page 238), and GPIO Digital Enable (GPIODEN) register (see page 241) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 243) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 244) have been set to 1. Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and **GPIOPUR=0**), with the exception of the four JTAG/SWD pins (PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1, GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (POR) or asserting RST puts both groups of pins back to their default state. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. #### GPIO Alternate Function Select (GPIOAFSEL) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x420 Type R/W, reset - preserved across a read-modify-write operation. | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 7:0 | AESEI | R/W | _ | GPIO Alternate Function Select | The AFSEL values are defined as follows: #### Value Description - O Software control of corresponding GPIO line (GPIO mode). - 1 Hardware control of corresponding GPIO line (alternate hardware function). #### Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the four JTAG/SWD pins (PC[3:0]). These four pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for Port C is 0x0000.000F. # Register 11: GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 The **GPIODR2R** register is the 2-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing a DRV2 bit for a GPIO signal, the corresponding DRV4 bit in the **GPIODR4R** register and the DRV8 bit in the **GPIODR8R** register are automatically cleared by hardware. #### GPIO 2-mA Drive Select (GPIODR2R) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x500 Type R/W, reset 0x0000.00FF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV2 | R/W | 0xFF | Output Pad 2-mA Drive Enable | A write of 1 to either **GPIODR4[n]** or **GPIODR8[n]** clears the corresponding 2-mA enable bit. The change is effective on the second clock cycle after the write if accessing GPIO via the legacy memory aperture. If using high-speed access, the change is effective on the next clock cycle. # Register 12: GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 The **GPIODR4R** register is the 4-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV4 bit for a GPIO signal, the corresponding DRV2 bit in the **GPIODR2R** register and the DRV8 bit in the **GPIODR8R** register are automatically cleared by hardware. #### GPIO 4-mA Drive Select (GPIODR4R) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x504 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV4 | R/W | 0x00 | Output Pad 4-mA Drive Enable | A write of 1 to either **GPIODR2[n]** or **GPIODR8[n]** clears the corresponding 4-mA enable bit. The change is effective on the second clock cycle after the write if accessing GPIO via the legacy memory aperture. If using high-speed access, the change is effective on the next clock cycle. ### Register 13: GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 The **GPIODR8R** register is the 8-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV8 bit for a GPIO signal, the corresponding DRV2 bit in the **GPIODR2R** register and the DRV4 bit in the **GPIODR4R** register are automatically cleared by hardware. The 8-mA setting is also used for high-current operation. **Note:** There is no configuration difference between 8-mA and high-current operation. The additional current capacity results from a shift in the V<sub>OH</sub>/V<sub>OL</sub> levels. See "Recommended DC Operating Conditions" on page 532 for further information. #### GPIO 8-mA Drive Select (GPIODR8R) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4005.4000 GPIO Port E (legacy) base: 0x4005.000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0x508 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV8 | R/W | 0x00 | Output Pad 8-mA Drive Enable | A write of 1 to either **GPIODR2[n]** or **GPIODR4[n]** clears the corresponding 8-mA enable bit. The change is effective on the second clock cycle after the write if accessing GPIO via the legacy memory aperture. If using high-speed access, the change is effective on the next clock cycle. # Register 14: GPIO Open Drain Select (GPIOODR), offset 0x50C The **GPIOODR** register is the open drain control register. Setting a bit in this register enables the open drain configuration of the corresponding GPIO pad. When open drain mode is enabled, the corresponding bit should also be set in the GPIO Digital Input Enable (GPIODEN) register (see page 241). Corresponding bits in the drive strength registers (GPIODR2R, GPIODR4R, GPIODR8R, and **GPIOSLR**) can be set to achieve the desired rise and fall times. The GPIO acts as an open drain input if the corresponding bit in the GPIODIR register is set to 0; and as an open drain output when set to 1. When using the I<sup>2</sup>C module, in addition to configuring the pin to open drain, the **GPIO Alternate** Function Select (GPIOAFSEL) register bit for the I<sup>2</sup>C clock and data pins should be set to 1 (see examples in "Initialization and Configuration" on page 219). #### GPIO Open Drain Select (GPIOODR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x50C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ODE | R/W | 0x00 | Output Pad Open Drain Enable | The ODE values are defined as follows: - Open drain configuration is disabled. - Open drain configuration is enabled. ### Register 15: GPIO Pull-Up Select (GPIOPUR), offset 0x510 The **GPIOPUR** register is the pull-up control register. When a bit is set to 1, it enables a weak pull-up resistor on the corresponding GPIO signal. Setting a bit in GPIOPUR automatically clears the corresponding bit in the GPIO Pull-Down Select (GPIOPDR) register (see page 239). Write access to this register is protected with the GPIOCR register. Bits in GPIOCR that are set to 0 will prevent writes to the equivalent bit in this register. The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 232), GPIO Pull-Up Select (GPIOPUR) register (see page 238), and GPIO Digital Enable (GPIODEN) register (see page 241) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 243) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 244) have been set to 1. #### GPIO Pull-Up Select (GPIOPUR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x510 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PUE | R/W | - | Pad Weak Pull-Up Enable | A write of 1 to GPIOPDR[n] clears the corresponding GPIOPUR[n] enables. The change is effective on the second clock cycle after the write. Note: The default reset value for the GPIOAFSEL, GPIOPUR, and GPIODEN registers are 0x0000.0000 for all GPIO pins, with the exception of the four JTAG/SWD pins (PC[3:0]). These four pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for Port C is 0x0000.000F. # Register 16: GPIO Pull-Down Select (GPIOPDR), offset 0x514 The **GPIOPDR** register is the pull-down control register. When a bit is set to 1, it enables a weak pull-down resistor on the corresponding GPIO signal. Setting a bit in **GPIOPDR** automatically clears the corresponding bit in the **GPIO Pull-Up Select (GPIOPUR)** register (see page 238). ### GPIO Pull-Down Select (GPIOPDR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4005.4000 GPIO Port E (high-speed) base: 0x4005.0000 GPIO Port E (high-speed) base: 0x4005.0000 Offset 0x514 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PDE | R/W | 0x00 | Pad Weak Pull-Down Enable | A write of 1 to **GPIOPUR[n]** clears the corresponding **GPIOPDR[n]** enables. The change is effective on the second clock cycle after the write. # Register 17: GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 The **GPIOSLR** register is the slew rate control register. Slew rate control is only available when using the 8-mA drive strength option via the **GPIO 8-mA Drive Select (GPIODR8R)** register (see page 236). ### GPIO Slew Rate Control Select (GPIOSLR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4000.6000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x518 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | SRL | R/W | 0x00 | Slew Rate Limit Enable (8-mA drive only) | The SRL values are defined as follows: - 0 Slew rate control disabled. - 1 Slew rate control enabled. # Register 18: GPIO Digital Enable (GPIODEN), offset 0x51C Note: Pins configured as digital inputs are Schmitt-triggered. The **GPIODEN** register is the digital enable register. By default, with the exception of the GPIO signals used for JTAG/SWD function, all other GPIO signals are configured out of reset to be undriven (tristate). Their digital function is disabled; they do not drive a logic value on the pin and they do not allow the pin voltage into the GPIO receiver. To use the pin in a digital function (either GPIO or alternate function), the corresponding GPIODEN bit must be set. Note: The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 232), GPIO Pull-Up Select (GPIOPUR) register (see page 238), and GPIO Digital Enable (GPIODEN) register (see page 241) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 243) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 244) have been set to 1. ### GPIO Digital Enable (GPIODEN) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x51C | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|----------------| | 7:0 | DEN | R/W | - | Digital Enable | The ${\tt DEN}$ values are defined as follows: #### Value Description - 0 Digital functions disabled. - Digital functions enabled. Note The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the four JTAG/SWD pins (PC[3:0]). These four pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for Port C is 0x0000.000F. # Register 19: GPIO Lock (GPIOLOCK), offset 0x520 The **GPIOLOCK** register enables write access to the **GPIOCR** register (see page 244). Writing 0x0x4C4F.434B to the **GPIOLOCK** register will unlock the **GPIOCR** register. Writing any other value to the **GPIOLOCK** register re-enables the locked state. Reading the **GPIOLOCK** register returns the lock status rather than the 32-bit value that was previously written. Therefore, when write accesses are disabled, or locked, reading the **GPIOLOCK** register returns 0x00000001. When write accesses are enabled, or unlocked, reading the **GPIOLOCK** register returns 0x000000000. #### GPIO Lock (GPIOLOCK) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4000.5000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0x520 | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------------|-------------| | 31:0 | LOCK | R/W | 0x0000.0001 | GPIO Lock | A write of the value 0x4C4F.434B unlocks the **GPIO Commit (GPIOCR)** register for write access. A write of any other value or a write to the **GPIOCR** register reapplies the lock, preventing any register updates. A read of this register returns the following values: Value Description 0x0000.0001 locked 0x0000.0000 unlocked ### Register 20: GPIO Commit (GPIOCR), offset 0x524 The **GPIOCR** register is the commit register. The value of the **GPIOCR** register determines which bits of the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are committed when a write to these registers is performed. If a bit in the **GPIOCR** register is zero, the data being written to the corresponding bit in the **GPIOAFSEL**, **GPIOPUR**, or **GPIODEN** registers cannot be committed and retains its previous value. If a bit in the **GPIOCR** register is set, the data being written to the corresponding bit of the **GPIOAFSEL**, **GPIOPUR**, or **GPIODEN** registers is committed to the register and reflects the new value. The contents of the **GPIOCR** register can only be modified if the **GPIOLOCK** register is unlocked. Writes to the **GPIOCR** register are ignored if the **GPIOLOCK** register is locked. Important: This register is designed to prevent accidental programming of the registers that control connectivity to the NMI and JTAG/SWD debug hardware. By initializing the bits of the GPIOCR register to 0 for PB7 and PC[3:0], the NMI and JTAG/SWD debug port can only be converted to GPIOs through a deliberate set of writes to the GPIOLOCK, GPIOCR, and the corresponding registers. Because this protection is currently only implemented on the NMI and JTAG/SWD pins on PB7 and PC[3:0], all of the other bits in the **GPIOCR** registers cannot be written with 0x0. These bits are hardwired to 0x1, ensuring that it is always possible to commit new values to the **GPIOAFSEL**, **GPIOPUR**, or **GPIODEN** register bits of these other pins. preserved across a read-modify-write operation. #### GPIO Commit (GPIOCR) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4005.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0x524 Type -, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|-------------| | 7:0 | CR | _ | _ | GPIO Commit | On a bit-wise basis, any bit set allows the corresponding GPIOAFSEL bit to be set to its alternate function. #### Note: The default register type for the **GPIOCR** register is RO for all GPIO pins, with the exception of the NMI pin and the four JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the NMI pin and the four JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these four pins default to non-committable. To ensure that the NMI pin is not accidentally programmed as the non-maskable interrupt pin, it defaults to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00F0. ### Register 21: GPIO Analog Mode Select (GPIOAMSEL), offset 0x528 **Note:** If any pin is to be used as an ADC input, the appropriate bit in **GPIOAMSEL** must be written to 1 to disable the analog isolation circuit. The **GPIOAMSEL** register controls isolation circuits to the analog side of a unified I/O pad. Because the GPIOs may be driven by a 5V source and affect analog operation, analog circuitry requires isolation from the pins when not used in their analog function. Each bit of this register controls the isolation circuitry for circuits that share the same pin as the GPIO bit lane. Note: This register is only valid for ports D and E. #### GPIO Analog Mode Select (GPIOAMSEL) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4002.0000 Offset 0x528 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3:0 | GPIOAMSEL | R/W | 0x00 | GPIO Analog Mode Select | ### Value Description - O Analog function of the pin is disabled, the isolation is enabled, and the pin is capable of digital functions as specified by the other GPIO configuration registers. - 1 Analog function of the pin is enabled, the isolation is disabled, and the pin is capable of analog functions. Note: This register and bits are required only for GPIO bit lanes that share analog function through a unified I/O pad. The reset state of this register is 0 for all bit lanes. # Register 22: GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 4 (GPIOPeriphID4) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | GPIO Peripheral ID Register[7:0] | # Register 23: GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 5 (GPIOPeriphID5) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | # Register 24: GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 6 (GPIOPeriphID6) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | GPIO Peripheral ID Register[23:16] | # Register 25: GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 7 (GPIOPeriphID7) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | GPIO Peripheral ID Register[31:24] | # Register 26: GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 The GPIOPeriphID0, GPIOPeriphID1, GPIOPeriphID2, and GPIOPeriphID3 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 0 (GPIOPeriphID0) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0xFE0 Type RO, reset 0x0000.0061 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x61 | GPIO Peripheral ID Register[7:0] | Can be used by software to identify the presence of this peripheral. # Register 27: GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 1 (GPIOPeriphID1) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | Can be used by software to identify the presence of this peripheral. # Register 28: GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 2 (GPIOPeriphID2) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | GPIO Peripheral ID Register[23:16] | Can be used by software to identify the presence of this peripheral. # Register 29: GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC The GPIOPeriphID0, GPIOPeriphID1, GPIOPeriphID2, and GPIOPeriphID3 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 3 (GPIOPeriphID3) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | GPIO Peripheral ID Register[31:24] | Can be used by software to identify the presence of this peripheral. # Register 30: GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 0 (GPIOPCellID0) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | GPIO PrimeCell ID Register[7:0] | $\label{provides} \mbox{Provides software a standard cross-peripheral identification system.}$ # Register 31: GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 1 (GPIOPCellID1) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | GPIO PrimeCell ID Register[15:8] | $\label{provides} \mbox{Provides software a standard cross-peripheral identification system.}$ # Register 32: GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 2 (GPIOPCellID2) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.A000 GPIO Port D (legacy) base: 0x4000.7000 GPIO Port D (high-speed) base: 0x4005.B000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.C000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | GPIO PrimeCell ID Register[23:16] | Provides software a standard cross-peripheral identification system. # Register 33: GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 3 (GPIOPCellID3) GPIO Port A (legacy) base: 0x4000.4000 GPIO Port A (high-speed) base: 0x4005.8000 GPIO Port B (legacy) base: 0x4000.5000 GPIO Port B (high-speed) base: 0x4005.9000 GPIO Port C (legacy) base: 0x4000.6000 GPIO Port C (high-speed) base: 0x4005.4000 GPIO Port D (legacy) base: 0x4005.7000 GPIO Port D (high-speed) base: 0x4005.8000 GPIO Port E (legacy) base: 0x4002.4000 GPIO Port E (high-speed) base: 0x4005.000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | GPIO PrimeCell ID Register[31:24] | $\label{provides} \mbox{Provides software a standard cross-peripheral identification system.}$ # 10 General-Purpose Timers Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris® General-Purpose Timer Module (GPTM) contains four GPTM blocks (Timer0, Timer1, Timer 2, and Timer 3). Each GPTM block provides two 16-bit timers/counters (referred to as TimerA and TimerB) that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). Timers can also be used to trigger analog-to-digital (ADC) conversions. The trigger signals from all of the general-purpose timers are ORed together before reaching the ADC module, so only one timer should be used to trigger ADC events. The General-Purpose Timer Module is one timing resource available on the Stellaris<sup>®</sup> microcontrollers. Other timer resources include the System Timer (SysTick) (see "System Timer (SysTick)" on page 41) and the PWM timer in the PWM module (see "PWM Timer" on page 466). The following modes are supported: - 32-bit Timer modes - Programmable one-shot timer - Programmable periodic timer - Real-Time Clock using 32.768-KHz input clock - Software-controlled event stalling (excluding RTC mode) - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler (for one-shot and periodic modes only) - Programmable one-shot timer - Programmable periodic timer - Software-controlled event stalling - 16-bit Input Capture modes - Input edge count capture - Input edge time capture - 16-bit PWM mode - Simple PWM mode with software-programmable output inversion of the PWM signal # 10.1 Block Diagram Note: In Figure 10-1 on page 260, the specific CCP pins available depend on the Stellaris<sup>®</sup> device. See Table 10-1 on page 260 for the available CCPs. Figure 10-1. GPTM Module Block Diagram Table 10-1. Available CCP Pins | Timer | 16-Bit Up/Down Counter | Even CCP Pin | Odd CCP Pin | |---------|------------------------|--------------|-------------| | Timer 0 | TimerA | CCP0 | - | | | TimerB | - | CCP1 | | Timer 1 | TimerA | CCP2 | - | | | TimerB | - | CCP3 | | Timer 2 | TimerA | - | - | | | TimerB | - | - | | Timer 3 | TimerA | - | - | | | TimerB | - | - | # 10.2 Functional Description The main components of each GPTM block are two free-running 16-bit up/down counters (referred to as TimerA and TimerB), two 16-bit match registers, and two 16-bit load/initialization registers and their associated control functions. The exact functionality of each GPTM is controlled by software and configured through the register interface. Software configures the GPTM using the **GPTM Configuration (GPTMCFG)** register (see page 271), the **GPTM TimerA Mode (GPTMTAMR)** register (see page 272), and the **GPTM TimerB Mode (GPTMTBMR)** register (see page 274). When in one of the 32-bit modes, the timer can only act as a 32-bit timer. However, when configured in 16-bit mode, the GPTM can have its two 16-bit timers configured in any combination of the 16-bit modes. ### 10.2.1 GPTM Reset Conditions After reset has been applied to the GPTM module, the module is in an inactive state, and all control registers are cleared and in their default states. Counters TimerA and TimerB are initialized to 0xFFFF, along with their corresponding load registers: the GPTM TimerA Interval Load (GPTMTAILR) register (see page 285) and the GPTM TimerB Interval Load (GPTMTBILR) register (see page 286). The prescale counters are initialized to 0x00: the GPTM TimerA Prescale (GPTMTAPR) register (see page 289) and the GPTM TimerB Prescale (GPTMTBPR) register (see page 290). ### 10.2.2 32-Bit Timer Operating Modes This section describes the three GPTM 32-bit timer modes (One-Shot, Periodic, and RTC) and their configuration. The GPTM is placed into 32-bit mode by writing a 0 (One-Shot/Periodic 32-bit timer mode) or a 1 (RTC mode) to the **GPTM Configuration (GPTMCFG)** register. In both configurations, certain GPTM registers are concatenated to form pseudo 32-bit registers. These registers include: - GPTM TimerA Interval Load (GPTMTAILR) register [15:0], see page 285 - GPTM TimerB Interval Load (GPTMTBILR) register [15:0], see page 286 - GPTM TimerA (GPTMTAR) register [15:0], see page 291 - GPTM TimerB (GPTMTBR) register [15:0], see page 292 In the 32-bit modes, the GPTM translates a 32-bit write access to **GPTMTAILR** into a write access to both **GPTMTAILR** and **GPTMTBILR**. The resulting word ordering for such a write operation is: ``` GPTMTBILR[15:0]:GPTMTAILR[15:0] ``` Likewise, a read access to **GPTMTAR** returns the value: GPTMTBR[15:0]:GPTMTAR[15:0] #### 10.2.2.1 32-Bit One-Shot/Periodic Timer Mode In 32-bit one-shot and periodic timer modes, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit down-counter. The selection of one-shot or periodic mode is determined by the value written to the TAMR field of the **GPTM TimerA Mode (GPTMTAMR)** register (see page 272), and there is no need to write to the **GPTM TimerB Mode (GPTMTBMR)** register. When software writes the TAEN bit in the **GPTM Control (GPTMCTL)** register (see page 276), the timer begins counting down from its preloaded value. Once the 0x0000.0000 state is reached, the timer reloads its start value from the concatenated **GPTMTAILR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the TAEN bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the GPTM generates interrupts and triggers when it reaches the 0x000.0000 state. The GPTM sets the TATORIS bit in the GPTM Raw Interrupt Status (GPTMRIS) register (see page 281), and holds it until it is cleared by writing the GPTM Interrupt Clear (GPTMICR) register (see page 283). If the time-out interrupt is enabled in the GPTM Interrupt Mask (GPTIMR) register (see page 279), the GPTM also sets the TATOMIS bit in the GPTM Masked Interrupt Status (GPTMMIS) register (see page 282). The trigger is enabled by setting the TAOTE bit in GPTMCTL, and can trigger SoC-level events such as ADC conversions. If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TASTALL bit in the **GPTMCTL** register is asserted, the timer freezes counting until the signal is deasserted. ### 10.2.2.2 32-Bit Real-Time Clock Timer Mode In Real-Time Clock (RTC) mode, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit up-counter. When RTC mode is selected for the first time, the counter is loaded with a value of 0x0000.0001. All subsequent load values must be written to the **GPTM TimerA Match (GPTMTAMATCHR)** register (see page 287) by the controller. The input clock on the CCP0, CCP2, or CCP4 pins is required to be 32.768 KHz in RTC mode. The clock signal is then divided down to a 1 Hz rate and is passed along to the input of the 32-bit counter. When software writes the TAEN bit inthe **GPTMCTL** register, the counter starts counting up from its preloaded value of 0x0000.0001. When the current count value matches the preloaded value in the **GPTMTAMATCHR** register, it rolls over to a value of 0x0000.0000 and continues counting until either a hardware reset, or it is disabled by software (clearing the TAEN bit). When a match occurs, the GPTM asserts the RTCRIS bit in **GPTMRIS**. If the RTC interrupt is enabled in **GPTIMR**, the GPTM also sets the RTCMIS bit in **GPTMISR** and generates a controller interrupt. The status flags are cleared by writing the RTCCINT bit in **GPTMICR**. If the TASTALL and/or TBSTALL bits in the **GPTMCTL** register are set, the timer does not freeze if the RTCEN bit is set in **GPTMCTL**. ### 10.2.3 16-Bit Timer Operating Modes The GPTM is placed into global 16-bit mode by writing a value of 0x4 to the **GPTM Configuration** (**GPTMCFG**) register (see page 271). This section describes each of the GPTM 16-bit modes of operation. TimerA and TimerB have identical modes, so a single description is given using an n to reference both. #### 10.2.3.1 16-Bit One-Shot/Periodic Timer Mode In 16-bit one-shot and periodic timer modes, the timer is configured as a 16-bit down-counter with an optional 8-bit prescaler that effectively extends the counting range of the timer to 24 bits. The selection of one-shot or periodic mode is determined by the value written to the $\mathtt{TnMR}$ field of the **GPTMTnMR** register. The optional prescaler is loaded into the **GPTM Timern Prescale (GPTMTnPR)** register. When software writes the TnEN bit in the **GPTMCTL** register, the timer begins counting down from its preloaded value. Once the 0x0000 state is reached, the timer reloads its start value from **GPTMTnILR** and **GPTMTnPR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the TnEN bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the timer generates interrupts and triggers when it reaches the 0x0000 state. The GPTM sets the TnTORIS bit in the **GPTMRIS** register, and holds it until it is cleared by writing the **GPTMICR** register. If the time-out interrupt is enabled in **GPTIMR**, the GPTM also sets the TnTOMIS bit in **GPTMISR** and generates a controller interrupt. The trigger is enabled by setting the TnOTE bit in the **GPTMCTL** register, and can trigger SoC-level events such as ADC conversions. If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TnSTALL bit in the **GPTMCTL** register is enabled, the timer freezes counting until the signal is deasserted. The following example shows a variety of configurations for a 16-bit free running timer while using the prescaler. All values assume a 50-MHz clock with Tc=20 ns (clock period). **Table 10-2. 16-Bit Timer With Prescaler Configurations** | Prescale | #Clock (T c) <sup>a</sup> | Max Time | Units | |----------|---------------------------|----------|-------| | 00000000 | 1 | 1.3107 | mS | | 00000001 | 2 | 2.6214 | mS | | 00000010 | 3 | 3.9321 | mS | | | | | | | 11111100 | 254 | 332.9229 | mS | | 11111110 | 255 | 334.2336 | mS | | 11111111 | 256 | 335.5443 | mS | a. Tc is the clock period. ## 10.2.3.2 16-Bit Input Edge Count Mode Note: For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling-edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. Note: The prescaler is not available in 16-Bit Input Edge Count mode. In Edge Count mode, the timer is configured as a down-counter capable of capturing three types of events: rising edge, falling edge, or both. To place the timer in Edge Count mode, the TnCMR bit of the GPTMTnMR register must be set to 0. The type of edge that the timer counts is determined by the TnEVENT fields of the GPTMCTL register. During initialization, the GPTM Timern Match (GPTMTnMATCHR) register is configured so that the difference between the value in the GPTMTnILR register and the GPTMTnMATCHR register equals the number of edge events that must be counted. When software writes the Tnen bit in the **GPTM Control (GPTMCTL)** register, the timer is enabled for event capture. Each input event on the CCP pin decrements the counter by 1 until the event count matches **GPTMTnMATCHR**. When the counts match, the GPTM asserts the CnMRIS bit in the **GPTMRIS** register (and the CnMMIS bit, if the interrupt is not masked). The counter is then reloaded using the value in **GPTMTnILR**, and stopped since the GPTM automatically clears the Tnen bit in the **GPTMCTL** register. Once the event count has been reached, all further events are ignored until Tnen is re-enabled by software. Figure 10-2 on page 264 shows how input edge count mode works. In this case, the timer start value is set to **GPTMnILR** =0x000A and the match value is set to **GPTMnMATCHR** =0x0006 so that four edge events are counted. The counter is configured to detect both edges of the input signal. Note that the last two edges are not counted since the timer automatically clears the $\mathtt{TnEN}$ bit after the current count matches the value in the **GPTMnMR** register. Figure 10-2. 16-Bit Input Edge Count Mode Example ## 10.2.3.3 16-Bit Input Edge Time Mode Note: For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. Note: The prescaler is not available in 16-Bit Input Edge Time mode. In Edge Time mode, the timer is configured as a free-running down-counter initialized to the value loaded in the **GPTMTnILR** register (or 0xFFFF at reset). This mode allows for event capture of either rising or falling edges, but not both. The timer is placed into Edge Time mode by setting the TnCMR bit in the **GPTMTnMR** register, and the type of event that the timer captures is determined by the TnEVENT fields of the **GPTMCnTL** register. When software writes the TnEN bit in the **GPTMCTL** register, the timer is enabled for event capture. When the selected input event is detected, the current **Tn** counter value is captured in the **GPTMTnR** register and is available to be read by the controller. The GPTM then asserts the CnERIS bit (and the CnEMIS bit, if the interrupt is not masked). After an event has been captured, the timer does not stop counting. It continues to count until the $\mathtt{TnEN}$ bit is cleared. When the timer reaches the 0x0000 state, it is reloaded with the value from the **GPTMnILR** register. Figure 10-3 on page 265 shows how input edge timing mode works. In the diagram, it is assumed that the start value of the timer is the default value of 0xFFFF, and the timer is configured to capture rising edge events. Each time a rising edge event is detected, the current count value is loaded into the **GPTMTnR** register, and is held there until another rising edge is detected (at which point the new count value is loaded into **GPTMTnR**). Figure 10-3. 16-Bit Input Edge Time Mode Example ### 10.2.3.4 16-Bit PWM Mode Note: The prescaler is not available in 16-Bit PWM mode. The GPTM supports a simple PWM generation mode. In PWM mode, the timer is configured as a down-counter with a start value (and thus period) defined by **GPTMTnILR**. PWM mode is enabled with the **GPTMTnMR** register by setting the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. When software writes the $\mathtt{TnEN}$ bit in the **GPTMCTL** register, the counter begins counting down until it reaches the 0x0000 state. On the next counter cycle, the counter reloads its start value from **GPTMTnILR** and continues counting until disabled by software clearing the $\mathtt{TnEN}$ bit in the **GPTMCTL** register. No interrupts or status bits are asserted in PWM mode. The output PWM signal asserts when the counter is at the value of the **GPTMTnILR** register (its start state), and is deasserted when the counter value equals the value in the **GPTM Timern Match Register (GPTMnMATCHR)**. Software has the capability of inverting the output PWM signal by setting the TnPWML bit in the **GPTMCTL** register. Figure 10-4 on page 266 shows how to generate an output PWM with a 1-ms period and a 66% duty cycle assuming a 50-MHz input clock and **TnPWML** =0 (duty cycle would be 33% for the **TnPWML** =1 configuration). For this example, the start value is **GPTMnIRL**=0xC350 and the match value is **GPTMnMR**=0x411A. Figure 10-4. 16-Bit PWM Mode Example # 10.3 Initialization and Configuration To use the general-purpose timers, the peripheral clock must be enabled by setting the TIMERO, TIMER1, TIMER2, and TIMER3 bits in the **RCGC1** register. This section shows module initialization and configuration examples for each of the supported timer modes. ### 10.3.1 32-Bit One-Shot/Periodic Timer Mode The GPTM is configured for 32-bit One-Shot and Periodic modes by the following sequence: - 1. Ensure the timer is disabled (the TAEN bit in the **GPTMCTL** register is cleared) before making any changes. - 2. Write the **GPTM Configuration Register (GPTMCFG)** with a value of 0x0. - 3. Set the TAMR field in the GPTM TimerA Mode Register (GPTMTAMR): - a. Write a value of 0x1 for One-Shot mode. - b. Write a value of 0x2 for Periodic mode. - 4. Load the start value into the GPTM TimerA Interval Load Register (GPTMTAILR). - If interrupts are required, set the TATOIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. 7. Poll the TATORIS bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TATOCINT bit of the **GPTM** Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 7 on page 267. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ### 10.3.2 32-Bit Real-Time Clock (RTC) Mode To use the RTC mode, the timer must have a 32.768-KHz input signal on its CCP0, CCP2, or CCP4 pins. To enable the RTC feature, follow these steps: - 1. Ensure the timer is disabled (the TAEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration Register (GPTMCFG)** with a value of 0x1. - Write the desired match value to the GPTM TimerA Match Register (GPTMTAMATCHR). - Set/clear the RTCEN bit in the GPTM Control Register (GPTMCTL) as desired. - If interrupts are required, set the RTCIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. When the timer count equals the value in the **GPTMTAMATCHR** register, the counter is re-loaded with 0x0000.0000 and begins counting. If an interrupt is enabled, it does not have to be cleared. ### 10.3.3 16-Bit One-Shot/Periodic Timer Mode A timer is configured for 16-bit One-Shot and Periodic modes by the following sequence: - Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the GPTM Configuration Register (GPTMCFG) with a value of 0x4. - 3. Set the TnMR field in the **GPTM Timer Mode (GPTMTnMR)** register: - a. Write a value of 0x1 for One-Shot mode. - b. Write a value of 0x2 for Periodic mode. - If a prescaler is to be used, write the prescale value to the GPTM Timern Prescale Register (GPTMTnPR). - Load the start value into the GPTM Timer Interval Load Register (GPTMTnILR). - If interrupts are required, set the Thtolm bit in the GPTM Interrupt Mask Register (GPTMIMR). - Set the TnEN bit in the GPTM Control Register (GPTMCTL) to enable the timer and start counting. - 8. Poll the TnTORIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TnTOCINT bit of the GPTM Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 8 on page 267. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ## 10.3.4 16-Bit Input Edge Count Mode A timer is configured to Input Edge Count mode by the following sequence: - 1. Ensure the timer is disabled (the THEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the **GPTM Timer Mode (GPTMTnMR)** register, write the TnCMR field to 0x0 and the TnMR field to 0x3. - Configure the type of event(s) that the timer captures by writing the Tnevent field of the GPTM Control (GPTMCTL) register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - Load the desired event count into the GPTM Timern Match (GPTMTnMATCHR) register. - 7. If interrupts are required, set the CnMIM bit in the GPTM Interrupt Mask (GPTMIMR) register. - 8. Set the TnEN bit in the **GPTMCTL** register to enable the timer and begin waiting for edge events. - 9. Poll the CnMRIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the CnMCINT bit of the GPTM Interrupt Clear (GPTMICR) register. In Input Edge Count Mode, the timer stops after the desired number of edge events has been detected. To re-enable the timer, ensure that the TnEN bit is cleared and repeat step 4 on page 268 through step 9 on page 268. ## 10.3.5 16-Bit Input Edge Timing Mode A timer is configured to Input Edge Timing mode by the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - In the GPTM Timer Mode (GPTMTnMR) register, write the TnCMR field to 0x1 and the TnMR field to 0x3. - 4. Configure the type of event that the timer captures by writing the Tnevent field of the **GPTM** Control (GPTMCTL) register. - 5. Load the timer start value into the **GPTM Timern Interval Load (GPTMTnILR)** register. - 6. If interrupts are required, set the Cneim bit in the GPTM Interrupt Mask (GPTMIMR) register. - Set the Then bit in the GPTM Control (GPTMCTL) register to enable the timer and start counting. - 8. Poll the Cners bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the Cnecint bit of the **GPTM** **Interrupt Clear (GPTMICR)** register. The time at which the event happened can be obtained by reading the **GPTM Timern (GPTMTnR)** register. In Input Edge Timing mode, the timer continues running after an edge event has been detected, but the timer interval can be changed at any time by writing the **GPTMTnILR** register. The change takes effect at the next cycle after the write. ### 10.3.6 16-Bit PWM Mode A timer is configured to PWM mode using the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the **GPTM Timer Mode (GPTMTnMR)** register, set the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. - 4. Configure the output state of the PWM signal (whether or not it is inverted) in the TREVENT field of the GPTM Control (GPTMCTL) register. - Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. Load the GPTM Timern Match (GPTMTnMATCHR) register with the desired value. - 7. Set the TnEN bit in the **GPTM Control (GPTMCTL)** register to enable the timer and begin generation of the output PWM signal. In PWM Timing mode, the timer continues running after the PWM signal has been generated. The PWM period can be adjusted at any time by writing the **GPTMTnILR** register, and the change takes effect at the next cycle after the write. # 10.4 Register Map Table 10-3 on page 269 lists the GPTM registers. The offset listed is a hexadecimal increment to the register's address, relative to that timer's base address: Timer0: 0x4003.0000 Timer1: 0x4003.1000 Timer2: 0x4003.2000 Timer3: 0x4003.3000 ### Table 10-3. Timers Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|--------------------|-------------| | 0x000 | GPTMCFG | R/W | 0x0000.0000 | GPTM Configuration | 271 | | 0x004 | GPTMTAMR | R/W | 0x0000.0000 | GPTM TimerA Mode | 272 | | 0x008 | GPTMTBMR | R/W | 0x0000.0000 | GPTM TimerB Mode | 274 | | 0x00C | GPTMCTL | R/W | 0x0000.0000 | GPTM Control | 276 | | Offset | Name | Type | Reset | Description | See<br>page | |--------|--------------|------|--------------------------------------------------------------|------------------------------|-------------| | 0x018 | GPTMIMR | R/W | 0x0000.0000 | GPTM Interrupt Mask | 279 | | 0x01C | GPTMRIS | RO | 0x0000.0000 | GPTM Raw Interrupt Status | 281 | | 0x020 | GPTMMIS | RO | 0x0000.0000 | GPTM Masked Interrupt Status | 282 | | 0x024 | GPTMICR | W1C | 0x0000.0000 | GPTM Interrupt Clear | 283 | | 0x028 | GPTMTAILR | R/W | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA Interval Load | 285 | | 0x02C | GPTMTBILR | R/W | 0x0000.FFFF | GPTM TimerB Interval Load | 286 | | 0x030 | GPTMTAMATCHR | R/W | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA Match | 287 | | 0x034 | GPTMTBMATCHR | R/W | 0x0000.FFFF | GPTM TimerB Match | 288 | | 0x038 | GPTMTAPR | R/W | 0x0000.0000 | GPTM TimerA Prescale | 289 | | 0x03C | GPTMTBPR | R/W | 0x0000.0000 | GPTM TimerB Prescale | 290 | | 0x048 | GPTMTAR | RO | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA | 291 | | 0x04C | GPTMTBR | RO | 0x0000.FFFF | GPTM TimerB | 292 | # 10.5 Register Descriptions The remainder of this section lists and describes the GPTM registers, in numerical order by address offset. # Register 1: GPTM Configuration (GPTMCFG), offset 0x000 This register configures the global operation of the GPTM module. The value written to this register determines whether the GPTM is in 32- or 16-bit mode. ### **GPTM Configuration (GPTMCFG)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2:0 | GPTMCFG | R/W | 0x0 | GPTM Configuration | The GPTMCFG values are defined as follows: Value Description 0x0 32-bit timer configuration. 0x1 32-bit real-time clock (RTC) counter configuration. 0x2 Reserved 0x3 Reserved 0x4-0x7 16-bit timer configuration, function is controlled by bits 1:0 of **GPTMTAMR** and **GPTMTBMR**. ## Register 2: GPTM TimerA Mode (GPTMTAMR), offset 0x004 This register configures the GPTM based on the configuration selected in the **GPTMCFG** register. When in 16-bit PWM mode, set the TAAMS bit to 0x1, the TACMR bit to 0x0, and the TAMR field to 0x2. ### GPTM TimerA Mode (GPTMTAMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TAAMS | R/W | 0 | GPTM TimerA Alternate Mode Select | The TAAMS values are defined as follows: Value Description Capture mode is enabled. PWM mode is enabled. Note: To enable PWM mode, you must also clear the TACMR bit and set the TAMR field to 0x2. 2 TACMR R/W 0 GPTM TimerA Capture Mode The TACMR values are defined as follows: Value Description 0 Edge-Count mode 1 Edge-Time mode | 1:0 TAMR | 0x0 | GPTM TimerA Mode The TAMR values are defined as follows: | |----------|-----|-----------------------------------------------------------------------------------------------------| | | | Value Description 0x0 Reserved 0x1 One-Shot Timer mode 0x2 Periodic Timer mode 0x3 Capture mode | Description Bit/Field Name Type Reset The Timer mode is based on the timer configuration defined by bits 2:0 in the **GPTMCFG** register (16-or 32-bit). In 16-bit timer configuration, $\mathtt{TAMR}$ controls the 16-bit timer modes for TimerA. In 32-bit timer configuration, this register controls the mode and the contents of $\ensuremath{\mathbf{GPTMTBMR}}$ are ignored. ## Register 3: GPTM TimerB Mode (GPTMTBMR), offset 0x008 This register configures the GPTM based on the configuration selected in the **GPTMCFG** register. When in 16-bit PWM mode, set the TBAMS bit to 0x1, the TBCMR bit to 0x0, and the TBMR field to 0x2. ### GPTM TimerB Mode (GPTMTBMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TBAMS | R/W | 0 | GPTM TimerB Alternate Mode Select | The TBAMS values are defined as follows: Value Description 0 Capture mode is enabled. PWM mode is enabled. Note: To enable PWM mode, you must also clear the TBCMR bit and set the TBMR field to 0x2. 2 TBCMR R/W 0 GPTM TimerB Capture Mode The TBCMR values are defined as follows: Value Description 0 Edge-Count mode 1 Edge-Time mode | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------| | 1:0 | TBMR | R/W | 0x0 | GPTM TimerB Mode | The TBMR values are defined as follows: Value Description 0x0 Reserved 0x1 One-Shot Timer mode 0x2 Periodic Timer mode 0x3 Capture mode The timer mode is based on the timer configuration defined by bits 2:0 in the $\mbox{\bf GPTMCFG}$ register. In 16-bit timer configuration, these bits control the 16-bit timer modes for $\mathsf{TimerB}.$ In 32-bit timer configuration, this register's contents are ignored and $\ensuremath{\mathbf{GPTMTAMR}}$ is used. ## Register 4: GPTM Control (GPTMCTL), offset 0x00C This register is used alongside the **GPTMCFG** and **GMTMTnMR** registers to fine-tune the timer configuration, and to enable other features such as timer stall and the output trigger. The output trigger can be used to initiate transfers on the ADC module. ### GPTM Control (GPTMCTL) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 14 | TBPWML | R/W | 0 | GPTM TimerB PWM Output Level | | | | | | The TBPWML values are defined as follows: | | | | | | Value Description | | | | | | 0 Output is unaffected. | | | | | | 1 Output is inverted. | | 13 | ТВОТЕ | R/W | 0 | GPTM TimerB Output Trigger Enable | | | | | | The TBOTE values are defined as follows: | | | | | | Value Description | | | | | | 0 The output TimerB trigger is disabled. | | | | | | 1 The output TimerB trigger is enabled. | | 12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:10 TBEVENT R/W 0x0 GPTM TimerB Event Mode The TBEVENT values are defined as follows: Value Description 0x0 Positive edge 0x1 Negative edge 0x2 Reserved 0x3 Both edges 9 TBSTALL R/W 0 GPTM TimerB Stall Enable The TBSTALL values are defined as follows: Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TEEN values are defined as follows: Value Description 0 TimerB stalling is enabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TEEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO Software should not rely on the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. 1 The output TimerA trigger is disabled. | Bit/Field | Name | Туре | Reset | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|------|-------|---------------------------------------------------------------------------| | Value Description | 11:10 | TBEVENT | R/W | 0x0 | GPTM TimerB Event Mode | | Ox0 Positive edge Ox1 Negative edge Ox2 Reserved Ox3 Both edges | | | | | The TBEVENT values are defined as follows: | | Ox1 Negative edge Ox2 Reserved Ox3 Both edges | | | | | Value Description | | 9 TBSTALL RW 0 GPTM TimerB Stall Enable The TBSTALL values are defined as follows: Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN RW 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB stalling is enabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML RW 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE RW 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0x0 Positive edge | | 9 TBSTALL R/W 0 GPTM TimerB Stall Enable The TBSTALL values are defined as follows: Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TBSTALL values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PVM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0x1 Negative edge | | 9 TBSTALL R/W 0 GPTM TimerB Stall Enable The TBSTALL values are defined as follows: Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0x2 Reserved | | The TBSTALL values are defined as follows: Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0x3 Both edges | | Value Description 0 TimerB stalling is disabled. 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TEEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | 9 | TBSTALL | R/W | 0 | GPTM TimerB Stall Enable | | 8 TBEN R/W 0 GPTM TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | The TBSTALL values are defined as follows: | | 1 TimerB stalling is enabled. 8 TBEN R/W 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | Value Description | | 8 TBEN R/W 0 GPTM TimerB Enable The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0 TimerB stalling is disabled. | | The TBEN values are defined as follows: Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 1 TimerB stalling is enabled. | | Value Description 0 TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | 8 | TBEN | R/W | 0 | GPTM TimerB Enable | | TimerB is disabled. 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | The TBEN values are defined as follows: | | 1 TimerB is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | Value Description | | enabled based on the GPTMCFG register. 7 reserved RO 0 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0 TimerB is disabled. | | compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. 6 TAPWML R/W 0 GPTM TimerA PWM Output Level The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | | | The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | 7 | reserved | RO | 0 | compatibility with future products, the value of a reserved bit should be | | The TAPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | 6 | TAPWML | R/W | 0 | GPTM TimerA PWM Output Level | | 0 Output is unaffected. 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | | | 1 Output is inverted. 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | Value Description | | 5 TAOTE R/W 0 GPTM TimerA Output Trigger Enable The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 0 Output is unaffected. | | The TAOTE values are defined as follows: Value Description 0 The output TimerA trigger is disabled. | | | | | 1 Output is inverted. | | Value Description 0 The output TimerA trigger is disabled. | 5 | TAOTE | R/W | 0 | GPTM TimerA Output Trigger Enable | | 0 The output TimerA trigger is disabled. | | | | | The TAOTE values are defined as follows: | | 0 The output TimerA trigger is disabled. | | | | | Value Description | | 1 The output TimerA trigger is enabled. | | | | | | | | | | | | 1 The output TimerA trigger is enabled. | | Bit/Field | Name | Туре | Reset | Description | |-----------|---------|------|-------|--------------------------------------------| | 4 | RTCEN | R/W | 0 | GPTM RTC Enable | | | | | | The RTCEN values are defined as follows: | | | | | | Value Description | | | | | | 0 RTC counting is disabled. | | | | | | 1 RTC counting is enabled. | | 3:2 | TAEVENT | R/W | 0x0 | GPTM TimerA Event Mode | | | | | | The TAEVENT values are defined as follows: | | | | | | Value Description | | | | | | 0x0 Positive edge | | | | | | 0x1 Negative edge | | | | | | 0x2 Reserved | | | | | | 0x3 Both edges | | 1 | TASTALL | R/W | 0 | GPTM TimerA Stall Enable | | | | | | The TASTALL values are defined as follows: | | | | | | Value Description | | | | | | 0 TimerA stalling is disabled. | | | | | | 1 TimerA stalling is enabled. | | 0 | TAEN | R/W | 0 | GPTM TimerA Enable | | | | | | The TAEN values are defined as follows: | | | | | | Value Description | | | | | | | - 0 TimerA is disabled. - 1 TimerA is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. ## Register 5: GPTM Interrupt Mask (GPTMIMR), offset 0x018 This register allows software to enable/disable GPTM controller-level interrupts. Writing a 1 enables the interrupt, while writing a 0 disables it. ### GPTM Interrupt Mask (GPTMIMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x018 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | СВЕІМ | R/W | 0 | GPTM CaptureB Event Interrupt Mask The CBEIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 9 | СВМІМ | R/W | 0 | GPTM CaptureB Match Interrupt Mask The CBMIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 8 | ТВТОІМ | R/W | 0 | GPTM TimerB Time-Out Interrupt Mask The TBTOIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 7:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RTCIM | R/W | 0 | GPTM RTC Interrupt Mask The RTCIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 2 | CAEIM | R/W | 0 | GPTM CaptureA Event Interrupt Mask The CAEIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 1 | CAMIM | R/W | 0 | GPTM CaptureA Match Interrupt Mask The CAMIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 0 | TATOIM | R/W | 0 | GPTM TimerA Time-Out Interrupt Mask The TATOIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | # Register 6: GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C This register shows the state of the GPTM's internal interrupt signal. These bits are set whether or not the interrupt is masked in the **GPTMIMR** register. Each bit can be cleared by writing a 1 to its corresponding bit in **GPTMICR**. ## GPTM Raw Interrupt Status (GPTMRIS) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | CBERIS | RO | 0 | GPTM CaptureB Event Raw Interrupt | | | | | | This is the CaptureB Event interrupt status prior to masking. | | 9 | CBMRIS | RO | 0 | GPTM CaptureB Match Raw Interrupt | | | | | | This is the CaptureB Match interrupt status prior to masking. | | 8 | TBTORIS | RO | 0 | GPTM TimerB Time-Out Raw Interrupt | | | | | | This is the TimerB time-out interrupt status prior to masking. | | 7:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | RTCRIS | RO | 0 | GPTM RTC Raw Interrupt | | | | | | This is the RTC Event interrupt status prior to masking. | | 2 | CAERIS | RO | 0 | GPTM CaptureA Event Raw Interrupt | | | | | | This is the CaptureA Event interrupt status prior to masking. | | 1 | CAMRIS | RO | 0 | GPTM CaptureA Match Raw Interrupt | | | | | | This is the CaptureA Match interrupt status prior to masking. | | 0 | TATORIS | RO | 0 | GPTM TimerA Time-Out Raw Interrupt | | | | | | This the TimerA time-out interrupt status prior to masking. | ## Register 7: GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 This register show the state of the GPTM's controller-level interrupt. If an interrupt is unmasked in **GPTMIMR**, and there is an event that causes the interrupt to be asserted, the corresponding bit is set in this register. All bits are cleared by writing a 1 to the corresponding bit in **GPTMICR**. ### **GPTM Masked Interrupt Status (GPTMMIS)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x020 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | CBEMIS | RO | 0 | GPTM CaptureB Event Masked Interrupt | | | | | | This is the CaptureB event interrupt status after masking. | | 9 | CBMMIS | RO | 0 | GPTM CaptureB Match Masked Interrupt | | | | | | This is the CaptureB match interrupt status after masking. | | 8 | TBTOMIS | RO | 0 | GPTM TimerB Time-Out Masked Interrupt | | | | | | This is the TimerB time-out interrupt status after masking. | | 7:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | RTCMIS | RO | 0 | GPTM RTC Masked Interrupt | | | | | | This is the RTC event interrupt status after masking. | | 2 | CAEMIS | RO | 0 | GPTM CaptureA Event Masked Interrupt | | | | | | This is the CaptureA event interrupt status after masking. | | 1 | CAMMIS | RO | 0 | GPTM CaptureA Match Masked Interrupt | | | | | | This is the CaptureA match interrupt status after masking. | | 0 | TATOMIS | RO | 0 | GPTM TimerA Time-Out Masked Interrupt | | | | | | This is the TimerA time-out interrupt status after masking. | # Register 8: GPTM Interrupt Clear (GPTMICR), offset 0x024 This register is used to clear the status bits in the **GPTMRIS** and **GPTMMIS** registers. Writing a 1 to a bit clears the corresponding bit in the **GPTMRIS** and **GPTMMIS** registers. ### GPTM Interrupt Clear (GPTMICR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x024 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | CBECINT | W1C | 0 | GPTM CaptureB Event Interrupt Clear The CBECINT values are defined as follows: Value Description 0 The interrupt is unaffected. 1 The interrupt is cleared. | | 9 | CBMCINT | W1C | 0 | GPTM CaptureB Match Interrupt Clear The CBMCINT values are defined as follows: Value Description 0 The interrupt is unaffected. 1 The interrupt is cleared. | | 8 | TBTOCINT | W1C | 0 | GPTM TimerB Time-Out Interrupt Clear The TBTOCINT values are defined as follows: Value Description 0 The interrupt is unaffected. 1 The interrupt is cleared. | | 7:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------| | 3 | RTCCINT | W1C | 0 | GPTM RTC Interrupt Clear | | | | | | The RTCCINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | | 2 | CAECINT | W1C | 0 | GPTM CaptureA Event Interrupt Clear | | | | | | The CAECINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | | 1 | CAMCINT | W1C | 0 | GPTM CaptureA Match Raw Interrupt | | | | | | This is the CaptureA match interrupt status after masking. | | 0 | TATOCINT | W1C | 0 | GPTM TimerA Time-Out Raw Interrupt | | | | | | The TATOCINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | # Register 9: GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 This register is used to load the starting count value into the timer. When GPTM is configured to one of the 32-bit modes, **GPTMTAILR** appears as a 32-bit register (the upper 16-bits correspond to the contents of the **GPTM TimerB Interval Load (GPTMTBILR)** register). In 16-bit mode, the upper 16 bits of this register read as 0s and have no effect on the state of **GPTMTBILR**. #### GPTM TimerA Interval Load (GPTMTAILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x028 Bit/Field Type R/W, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) Name Reset Type | 31:16 | TAILRH | R/W | | GPTM TimerA Interval Load Register High | |-------|--------|-----|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | (32-bit mode)<br>0x0000 (16-bit<br>mode) | When configured for 32-bit mode via the <b>GPTMCFG</b> register, the <b>GPTM TimerB Interval Load (GPTMTBILR)</b> register loads this value on a write. A read returns the current value of <b>GPTMTBILR</b> . | | | | | | In 16-bit mode, this field reads as 0 and does not have an effect on the state of $\ensuremath{\mathbf{GPTMTBILR}}.$ | | 15:0 | TAILRL | R/W | 0xFFFF | GPTM TimerA Interval Load Register Low | Description For both 16- and 32-bit modes, writing this field loads the counter for TimerA. A read returns the current value of **GPTMTAILR**. ## Register 10: GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C This register is used to load the starting count value into TimerB. When the GPTM is configured to a 32-bit mode, **GPTMTBILR** returns the current value of TimerB and ignores writes. ### GPTM TimerB Interval Load (GPTMTBILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x02C Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBILRL | R/W | 0xFFFF | GPTM TimerB Interval Load Register | When the GPTM is not configured as a 32-bit timer, a write to this field updates **GPTMTBILR**. In 32-bit mode, writes are ignored, and reads return the current value of **GPTMTBILR**. ## Register 11: GPTM TimerA Match (GPTMTAMATCHR), offset 0x030 This register is used in 32-bit Real-Time Clock mode and 16-bit PWM and Input Edge Count modes. ### GPTM TimerA Match (GPTMTAMATCHR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x030 Type R/W, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | 31:16 | TAMRH | R/W | 0xFFFF<br>(32-bit mode)<br>0x0000 (16-bit<br>mode) | When configured for 32 hit Poal Time Clock (PTC) made via the | | | | | | In 16-bit mode, this field reads as 0 and does not have an effect on the state of $\ensuremath{\mathbf{GPTMTBMATCHR}}.$ | | 15:0 | TAMRL | R/W | 0xFFFF | GPTM TimerA Match Register Low | When configured for 32-bit Real-Time Clock (RTC) mode via the **GPTMCFG** register, this value is compared to the lower half of **GPTMTAR**, to determine match events. When configured for PWM mode, this value along with **GPTMTAILR**, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with **GPTMTAILR**, determines how many edge events are counted. The total number of edge events counted is equal to the value in **GPTMTAILR** minus this value. ## Register 12: GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 This register is used in 16-bit PWM and Input Edge Count modes. ### GPTM TimerB Match (GPTMTBMATCHR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x034 Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBMRL | R/W | 0xFFFF | GPTM TimerB Match Register Low | When configured for PWM mode, this value along with **GPTMTBILR**, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with **GPTMTBILR**, determines how many edge events are counted. The total number of edge events counted is equal to the value in **GPTMTBILR** minus this value. ## Register 13: GPTM TimerA Prescale (GPTMTAPR), offset 0x038 This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. ### GPTM TimerA Prescale (GPTMTAPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TAPSR | R/W | 0x00 | GPTM TimerA Prescale | The register loads this value on a write. A read returns the current value of the register. Refer to Table 10-2 on page 263 for more details and an example. ### Register 14: GPTM TimerB Prescale (GPTMTBPR), offset 0x03C This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. ### GPTM TimerB Prescale (GPTMTBPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x03C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TBPSR | R/W | 0x00 | GPTM TimerB Prescale | The register loads this value on a write. A read returns the current value of this register. Refer to Table 10-2 on page 263 for more details and an example. ## Register 15: GPTM TimerA (GPTMTAR), offset 0x048 This register shows the current value of the TimerA counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. ### **GPTM TimerA (GPTMTAR)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x048 Type RO, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | Bit/Fi | eld Nan | ne Type | Reset | Description | |--------|---------|---------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 6 TAF | RH RO | | GPTM TimerA Register High | | | | | (32-bit mode)<br>0x0000 (16-bit<br>mode) | If the <b>GPTMCFG</b> is in a 32-bit mode, TimerB value is read. If the <b>GPTMCFG</b> is in a 16-bit mode, this is read as zero. | | 15: | ) TAF | RL RO | 0xFFFF | GPTM TimerA Register Low | A read returns the current value of the **GPTM TimerA Count Register**, except in Input Edge Count mode, when it returns the timestamp from the last edge event. ## Register 16: GPTM TimerB (GPTMTBR), offset 0x04C This register shows the current value of the TimerB counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. ### GPTM TimerB (GPTMTBR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x04C Type RO, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBRL | RO | 0xFFFF | GPTM TimerB | A read returns the current value of the **GPTM TimerB Count Register**, except in Input Edge Count mode, when it returns the timestamp from the last edge event. ## 11 Watchdog Timer A watchdog timer can generate nonmaskable interrupts (NMIs) or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or due to the failure of an external device to respond in the expected way. The Stellaris<sup>®</sup> Watchdog Timer module consists of a 32-bit down counter, a programmable load register, interrupt generation logic, a locking register, and user-enabled stalling. The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. ## 11.1 Block Diagram Figure 11-1. WDT Module Block Diagram ## 11.2 Functional Description The Watchdog Timer module generates the first time-out signal when the 32-bit counter reaches the zero state after being enabled; enabling the counter also enables the watchdog timer interrupt. After the first time-out event, the 32-bit counter is re-loaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. Once the Watchdog Timer has been configured, the **Watchdog Timer Lock (WDTLOCK)** register is written, which prevents the timer configuration from being inadvertently altered by software. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled (via the WatchdogResetEnable function), the Watchdog timer asserts its reset signal to the system. If the interrupt is cleared before the 32-bit counter reaches its second time-out, the 32-bit counter is loaded with the value in the **WDTLOAD** register, and counting resumes from that value. If **WDTLOAD** is written with a new value while the Watchdog Timer counter is counting, then the counter is loaded with the new value and continues counting. Writing to **WDTLOAD** does not clear an active interrupt. An interrupt must be specifically cleared by writing to the **Watchdog Interrupt Clear (WDTICR)** register. The Watchdog module interrupt and reset generation can be enabled or disabled as required. When the interrupt is re-enabled, the 32-bit counter is preloaded with the load register value and not its last state. ## 11.3 Initialization and Configuration To use the WDT, its peripheral clock must be enabled by setting the WDT bit in the **RCGC0** register. The Watchdog Timer is configured using the following sequence: - 1. Load the **WDTLOAD** register with the desired timer load value. - If the Watchdog is configured to trigger system resets, set the RESEN bit in the WDTCTL register. - 3. Set the INTEN bit in the WDTCTL register to enable the Watchdog and lock the control register. If software requires that all of the watchdog registers are locked, the Watchdog Timer module can be fully locked by writing any value to the **WDTLOCK** register. To unlock the Watchdog Timer, write a value of 0x1ACC.E551. ## 11.4 Register Map Table 11-1 on page 294 lists the Watchdog registers. The offset listed is a hexadecimal increment to the register's address, relative to the Watchdog Timer base address of 0x4000.0000. Table 11-1. Watchdog Timer Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|----------------------------------|-------------| | 0x000 | WDTLOAD | R/W | 0xFFFF.FFFF | Watchdog Load | 296 | | 0x004 | WDTVALUE | RO | 0xFFFF.FFFF | Watchdog Value | 297 | | 800x0 | WDTCTL | R/W | 0x0000.0000 | Watchdog Control | 298 | | 0x00C | WDTICR | WO | - | Watchdog Interrupt Clear | 299 | | 0x010 | WDTRIS | RO | 0x0000.0000 | Watchdog Raw Interrupt Status | 300 | | 0x014 | WDTMIS | RO | 0x0000.0000 | Watchdog Masked Interrupt Status | 301 | | 0x418 | WDTTEST | R/W | 0x0000.0000 | Watchdog Test | 302 | | 0xC00 | WDTLOCK | R/W | 0x0000.0000 | Watchdog Lock | 303 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|-------------|--------------------------------------|-------------| | 0xFD0 | WDTPeriphID4 | RO | 0x0000.0000 | Watchdog Peripheral Identification 4 | 304 | | 0xFD4 | WDTPeriphID5 | RO | 0x0000.0000 | Watchdog Peripheral Identification 5 | 305 | | 0xFD8 | WDTPeriphID6 | RO | 0x0000.0000 | Watchdog Peripheral Identification 6 | 306 | | 0xFDC | WDTPeriphID7 | RO | 0x0000.0000 | Watchdog Peripheral Identification 7 | 307 | | 0xFE0 | WDTPeriphID0 | RO | 0x0000.0005 | Watchdog Peripheral Identification 0 | 308 | | 0xFE4 | WDTPeriphID1 | RO | 0x0000.0018 | Watchdog Peripheral Identification 1 | 309 | | 0xFE8 | WDTPeriphID2 | RO | 0x0000.0018 | Watchdog Peripheral Identification 2 | 310 | | 0xFEC | WDTPeriphID3 | RO | 0x0000.0001 | Watchdog Peripheral Identification 3 | 311 | | 0xFF0 | WDTPCellID0 | RO | 0x0000.000D | Watchdog PrimeCell Identification 0 | 312 | | 0xFF4 | WDTPCellID1 | RO | 0x0000.00F0 | Watchdog PrimeCell Identification 1 | 313 | | 0xFF8 | WDTPCellID2 | RO | 0x0000.0005 | Watchdog PrimeCell Identification 2 | 314 | | 0xFFC | WDTPCellID3 | RO | 0x0000.00B1 | Watchdog PrimeCell Identification 3 | 315 | ## 11.5 Register Descriptions The remainder of this section lists and describes the WDT registers, in numerical order by address offset. ## Register 1: Watchdog Load (WDTLOAD), offset 0x000 This register is the 32-bit interval value used by the 32-bit counter. When this register is written, the value is immediately loaded and the counter restarts counting down from the new value. If the **WDTLOAD** register is loaded with 0x0000.0000, an interrupt is immediately generated. ### Watchdog Load (WDTLOAD) Base 0x4000.0000 Offset 0x000 Type R/W, reset 0xFFFF.FFF Bit/Field Name Description Type Reset 31:0 WDTLoad R/W 0xFFFF.FFFF Watchdog Load Value ## Register 2: Watchdog Value (WDTVALUE), offset 0x004 This register contains the current count value of the timer. ### Watchdog Value (WDTVALUE) Base 0x4000.0000 Offset 0x004 Type RO, reset 0xFFFF.FFF Bit/Field Reset Description Name Type 31:0 WDTValue RO 0xFFFF.FFFF Watchdog Value Current value of the 32-bit down counter. ## Register 3: Watchdog Control (WDTCTL), offset 0x008 This register is the watchdog control register. The watchdog timer can be configured to generate a reset signal (on second time-out) or an interrupt on time-out. When the watchdog interrupt has been enabled, all subsequent writes to the control register are ignored. The only mechanism that can re-enable writes is a hardware reset. ### Watchdog Control (WDTCTL) Base 0x4000.0000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RESEN | R/W | 0 | Watchdog Reset Enable The RESEN values are defined as follows: | | | | | | Value Description | | | | | | 0 Disabled. | | | | | | 1 Enable the Watchdog module reset output. | | 0 | INTEN | R/W | 0 | Watchdog Interrupt Enable | #### Value Description The INTEN values are defined as follows: - Interrupt event disabled (once this bit is set, it can only be cleared by a hardware reset). - 1 Interrupt event enabled. Once enabled, all writes are ignored. ## Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C This register is the interrupt clear register. A write of any value to this register clears the Watchdog interrupt and reloads the 32-bit counter from the **WDTLOAD** register. Value for a read or reset is indeterminate. ### Watchdog Interrupt Clear (WDTICR) Base 0x4000.0000 Offset 0x00C Type WO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|--------------------------| | 31:0 | WDTIntClr | WO | - | Watchdog Interrupt Clear | ### Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 This register is the raw interrupt status register. Watchdog interrupt events can be monitored via this register if the controller interrupt is masked. ### Watchdog Raw Interrupt Status (WDTRIS) Base 0x4000.0000 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTRIS | RO | 0 | Watchdog Raw Interrupt Status | Gives the raw interrupt state (prior to masking) of WDTINTR. ### Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 This register is the masked interrupt status register. The value of this register is the logical AND of the raw interrupt bit and the Watchdog interrupt enable bit. ### Watchdog Masked Interrupt Status (WDTMIS) Base 0x4000.0000 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTMIS | RO | 0 | Watchdog Masked Interrupt Status | Gives the masked interrupt state (after masking) of the WDTINTR interrupt. ## Register 7: Watchdog Test (WDTTEST), offset 0x418 This register provides user-enabled stalling when the microcontroller asserts the CPU halt flag during debug. ### Watchdog Test (WDTTEST) Base 0x4000.0000 Offset 0x418 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | STALL | R/W | 0 | Watchdog Stall Enable | | | | | | When set to 1, if the Stellaris <sup>®</sup> microcontroller is stopped with a debugger, the watchdog timer stops counting. Once the microcontroller is restarted, the watchdog timer resumes counting. | | 7:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 8: Watchdog Lock (WDTLOCK), offset 0xC00 Writing 0x1ACC.E551 to the **WDTLOCK** register enables write access to all other registers. Writing any other value to the **WDTLOCK** register re-enables the locked state for register writes to all the other registers. Reading the **WDTLOCK** register returns the lock status rather than the 32-bit value written. Therefore, when write accesses are disabled, reading the **WDTLOCK** register returns 0x0000.0001 (when locked; otherwise, the returned value is 0x0000.0000 (unlocked)). #### Watchdog Lock (WDTLOCK) Base 0x4000.0000 Offset 0xC00 Type R/W, reset 0x0000.0000 A write of the value 0x1ACC.E551 unlocks the watchdog registers for write access. A write of any other value reapplies the lock, preventing any register updates. A read of this register returns the following values: Value Description 0x0000.0001 Locked 0x0000.0000 Unlocked ## Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 4 (WDTPeriphID4) Base 0x4000.0000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | WDT Peripheral ID Register[7:0] | # Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 5 (WDTPeriphID5) Base 0x4000.0000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | WDT Peripheral ID Register[15:8] | ## Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 6 (WDTPeriphID6) Base 0x4000.0000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | WDT Peripheral ID Register[23:16] | # Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 7 (WDTPeriphID7) Base 0x4000.0000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | WDT Peripheral ID Register[31:24] | ## Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 0 (WDTPeriphID0) Base 0x4000.0000 Offset 0xFE0 Type RO, reset 0x0000.0005 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x05 | Watchdog Peripheral ID Register[7:0] | # Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 1 (WDTPeriphID1) Base 0x4000.0000 Offset 0xFE4 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x18 | Watchdog Peripheral ID Register[15:8] | ### Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 2 (WDTPeriphID2) Base 0x4000.0000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | Watchdog Peripheral ID Register[23:16] | # Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 3 (WDTPeriphID3) Base 0x4000.0000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | Watchdog Peripheral ID Register[31:24] | ## Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 0 (WDTPCellID0) Base 0x4000.0000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | Watchdog PrimeCell ID Register[7:0] | ## Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 1 (WDTPCellID1) Base 0x4000.0000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | Watchdog PrimeCell ID Register[15:8] | ## Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 2 (WDTPCellID2) Base 0x4000.0000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | Watchdog PrimeCell ID Register[23:16] | ## Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3), offset 0xFFC The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 3 (WDTPCellID3) Base 0x4000.0000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | Watchdog PrimeCell ID Register[31:24] | ## 12 Analog-to-Digital Converter (ADC) An analog-to-digital converter (ADC) is a peripheral that converts a continuous analog voltage to a discrete digital number. The Stellaris<sup>®</sup> ADC module features 10-bit conversion resolution and supports four input channels, plus an internal temperature sensor. The ADC module contains a programmable sequencer which allows for the sampling of multiple analog input sources without controller intervention. Each sample sequence provides flexible programming with fully configurable input source, trigger events, interrupt generation, and sequence priority. The Stellaris® ADC provides the following features: - Four analog input channels - Single-ended and differential-input configurations - Internal temperature sensor - Sample rate of 500 thousand samples/second - Four programmable sample conversion sequences from one to eight entries long, with corresponding conversion result FIFOs - Flexible trigger control - Controller (software) - Timers - PWM - GPIO - Hardware averaging of up to 64 samples for improved accuracy - An internal 3-V reference is used by the converter. - Power and ground for the analog circuitry is separate from the digital power and ground. ADCSAC FIFO Block ADCSSFIFO0 ADCSSFIFO1 ADCSSFIFO2 ADCSSFIFO3 #### 12.1 **Block Diagram** **PWM** Comparator GPIO (PB4) Timer PWM SS0 Interrupt SS1 Interrupt Trigger Events Analog Inputs Comparator GPIO (PB4) Sample Control/Status Sequencer 0 ADCACTSS ADCSSMUX0 **PWM** ADCOSTAT Analog-to-Digital ADCSSCTL0 ADCUSTAT ADCSSFSTAT0 Comparator GPIO (PB4) ADCSSPRI PWM Sequencer 1 ADCSSMUX1 Comparator GPIO (PB4) ADCSSCTL1 Hardware Averager Timer ADCSSFSTAT1 Sample Sequencer 2 ADCSSMUX2 ADCSSCTL2 ADCSSFSTAT2 Sample Sequencer 3 ADCSSMUX3 ADCSSCTL3 ADCSSFSTAT3 Figure 12-1. ADC Module Block Diagram **ADCEMUX** ADCPSSI Interrupt Control ADCIM ADCRIS ADCISC #### **Functional Description** 12.2 The Stellaris® ADC collects sample data by using a programmable sequence-based approach instead of the traditional single or double-sampling approach found on many ADC modules. Each sample sequence is a fully programmed series of consecutive (back-to-back) samples, allowing the ADC to collect data from multiple input sources without having to be re-configured or serviced by the controller. The programming of each sample in the sample sequence includes parameters such as the input source and mode (differential versus single-ended input), interrupt generation on sample completion, and the indicator for the last sample in the sequence. #### 12.2.1 Sample Sequencers The sampling control and data capture is handled by the Sample Seguencers. All of the sequencers are identical in implementation except for the number of samples that can be captured and the depth of the FIFO. Table 12-1 on page 317 shows the maximum number of samples that each Sequencer can capture and its corresponding FIFO depth. In this implementation, each FIFO entry is a 32-bit word, with the lower 10 bits containing the conversion result. Table 12-1. Samples and FIFO Depth of Sequencers | Sequencer | Number of Samples | Depth of FIFO | |-----------|-------------------|---------------| | SS3 | 1 | 1 | | SS2 | 4 | 4 | | SS1 | 4 | 4 | | SS0 | 8 | 8 | For a given sample sequence, each sample is defined by two 4-bit nibbles in the ADC Sample Sequence Input Multiplexer Select (ADCSSMUXn) and ADC Sample Sequence Control (ADCSSCTLn) registers, where "n" corresponds to the sequence number. The ADCSSMUXn nibbles select the input pin, while the ADCSSCTLn nibbles contain the sample control bits corresponding to parameters such as temperature sensor selection, interrupt enable, end of sequence, and differential input mode. Sample Sequencers are enabled by setting the respective ASENn bit in the ADC Active Sample Sequencer (ADCACTSS) register, but can be configured before being enabled. When configuring a sample sequence, multiple uses of the same input pin within the same sequence is allowed. In the ADCSSCTLn register, the Interrupt Enable (IE) bits can be set for any combination of samples, allowing interrupts to be generated after every sample in the sequence if necessary. Also, the END bit can be set at any point within a sample sequence. For example, if Sequencer 0 is used, the END bit can be set in the nibble associated with the fifth sample, allowing Sequencer 0 to complete execution of the sample sequence after the fifth sample. After a sample sequence completes execution, the result data can be retrieved from the **ADC Sample Sequence Result FIFO (ADCSSFIFOn)** registers. The FIFOs are simple circular buffers that read a single address to "pop" result data. For software debug purposes, the positions of the FIFO head and tail pointers are visible in the **ADC Sample Sequence FIFO Status (ADCSSFSTATn)** registers along with FULL and EMPTY status flags. Overflow and underflow conditions are monitored using the **ADCOSTAT** and **ADCUSTAT** registers. ### 12.2.2 Module Control Outside of the Sample Sequencers, the remainder of the control logic is responsible for tasks such as interrupt generation, sequence prioritization, and trigger configuration. Most of the ADC control logic runs at the ADC clock rate of 14-18 MHz. The internal ADC divider is configured automatically by hardware when the system XTAL is selected. The automatic clock divider configuration targets 16.667 MHz operation for all Stellaris<sup>®</sup> devices. #### **12.2.2.1** Interrupts The Sample Sequencers dictate the events that cause interrupts, but they don't have control over whether the interrupt is actually sent to the interrupt controller. The ADC module's interrupt signal is controlled by the state of the MASK bits in the ADC Interrupt Mask (ADCIM) register. Interrupt status can be viewed at two locations: the ADC Raw Interrupt Status (ADCRIS) register, which shows the raw status of a Sample Sequencer's interrupt signal, and the ADC Interrupt Status and Clear (ADCISC) register, which shows the logical AND of the ADCRIS register's INR bit and the ADCIM register's MASK bits. Interrupts are cleared by writing a 1 to the corresponding IN bit in ADCISC. ### 12.2.2.2 Prioritization When sampling events (triggers) happen concurrently, they are prioritized for processing by the values in the **ADC Sample Sequencer Priority (ADCSSPRI)** register. Valid priority values are in the range of 0-3, with 0 being the highest priority and 3 being the lowest. Multiple active Sample Sequencer units with the same priority do not provide consistent results, so software must ensure that all active Sample Sequencer units have a unique priority value. ### 12.2.2.3 Sampling Events Sample triggering for each Sample Sequencer is defined in the **ADC Event Multiplexer Select** (**ADCEMUX**) register. The external peripheral triggering sources vary by Stellaris<sup>®</sup> family member, but all devices share the "Controller" and "Always" triggers. Software can initiate sampling by setting the CH bits in the **ADC Processor Sample Sequence Initiate (ADCPSSI)** register. When using the "Always" trigger, care must be taken. If a sequence's priority is too high, it is possible to starve other lower priority sequences. ### 12.2.3 Hardware Sample Averaging Circuit Higher precision results can be generated using the hardware averaging circuit, however, the improved results are at the cost of throughput. Up to 64 samples can be accumulated and averaged to form a single data entry in the sequencer FIFO. Throughput is decreased proportionally to the number of samples in the averaging calculation. For example, if the averaging circuit is configured to average 16 samples, the throughput is decreased by a factor of 16. By default the averaging circuit is off and all data from the converter passes through to the sequencer FIFO. The averaging hardware is controlled by the **ADC Sample Averaging Control (ADCSAC)** register (see page 335). There is a single averaging circuit and all input channels receive the same amount of averaging whether they are single-ended or differential. ### 12.2.4 Analog-to-Digital Converter The converter itself generates a 10-bit output value for selected analog input. Special analog pads are used to minimize the distortion on the input. An internal 3 V reference is used by the converter resulting in sample values ranging from 0x000 at 0 V input to 0x3FF at 3 V input when in single-ended input mode. ### 12.2.5 Differential Sampling In addition to traditional single-ended sampling, the ADC module supports differential sampling of two analog input channels. To enable differential sampling, software must set the **D** bit (in the **ADCSSCTL0** register) in a step's configuration nibble. When a sequence step is configured for differential sampling, its corresponding value in the **ADCSSMUX** register must be set to one of the four differential pairs, numbered 0-3. Differential pair 0 samples analog inputs 0 and 1; differential pair 1 samples analog inputs 2 and 3; and so on (see Table 12-2 on page 319). The ADC does not support other differential pairings such as analog input 0 with analog input 3. The number of differential pairs supported is dependent on the number of analog inputs (see Table 12-2 on page 319). **Table 12-2. Differential Sampling Pairs** | Differential Pair | Analog Inputs | | |-------------------|---------------|--| | 0 | 0 and 1 | | | 1 | 2 and 3 | | The voltage sampled in differential mode is the difference between the odd and even channels: $\Delta V$ (differential voltage) = $V_{IN EVEN}$ (even channels) – $V_{IN ODD}$ (odd channels), therefore: - If $\Delta V = 0$ , then the conversion result = 0x1FF - If $\Delta V > 0$ , then the conversion result > 0x1FF (range is 0x1FF–0x3FF) - If $\Delta V < 0$ , then the conversion result < 0x1FF (range is 0–0x1FF) The differential pairs assign polarities to the analog inputs: the even-numbered input is always positive, and the odd-numbered input is always negative. In order for a valid conversion result to appear, the negative input must be in the range of $\pm$ 1.5 V of the positive input. If an analog input is greater than 3 V or less than 0 V (the valid range for analog inputs), the input voltage is clipped, meaning it appears as either 3 V or 0 V, respectively, to the ADC. Figure 12-2 on page 320 shows an example of the negative input centered at 1.5 V. In this configuration, the differential range spans from -1.5 V to 1.5 V. Figure 12-3 on page 320 shows an example where the negative input is centered at -0.75 V, meaning inputs on the positive input saturate past a differential voltage of -0.75 V since the input voltage is less than 0 V. Figure 12-4 on page 321 shows an example of the negative input centered at 2.25 V, where inputs on the positive channel saturate past a differential voltage of 0.75 V since the input voltage would be greater than 3 V. Figure 12-3. Differential Sampling Range, $V_{IN\ ODD} = 0.75 \text{ V}$ Figure 12-4. Differential Sampling Range, $V_{IN\ ODD}$ = 2.25 V ### 12.2.6 Internal Temperature Sensor The internal temperature sensor provides an analog temperature reading as well as a reference voltage. The voltage at the output terminal SENSO is given by the following equation: $$SENSO = 2.7 - ((T + 55) / 75)$$ This relation is shown in Figure 12-5 on page 321. Figure 12-5. Internal Temperature Sensor Characteristic ## 12.3 Initialization and Configuration In order for the ADC module to be used, the PLL must be enabled and using a supported crystal frequency (see the **RCC** register). Using unsupported frequencies can cause faulty operation in the ADC module. ### 12.3.1 Module Initialization Initialization of the ADC module is a simple process with very few steps. The main steps include enabling the clock to the ADC, disabling the analog isolation circuit associated with all inputs that are to be used, and reconfiguring the Sample Sequencer priorities (if needed). The initialization sequence for the ADC is as follows: - 1. Enable the ADC clock by writing a value of 0x0001.0000 to the **RCGC1** register (see page 109). - 2. Disable the analog isolation circuit for all ADC input pins that are to be used by writing a 1 to the appropriate bits of the **GPIOAMSEL** register (see page 246) in the associated GPIO block. - If required by the application, reconfigure the Sample Sequencer priorities in the ADCSSPRI register. The default configuration has Sample Sequencer 0 with the highest priority, and Sample Sequencer 3 as the lowest priority. ## 12.3.2 Sample Sequencer Configuration Configuration of the Sample Sequencers is slightly more complex than the module initialization since each sample sequence is completely programmable. The configuration for each Sample Sequencer should be as follows: - 1. Ensure that the Sample Sequencer is disabled by writing a 0 to the corresponding ASEN bit in the **ADCACTSS** register. Programming of the Sample Sequencers is allowed without having them enabled. Disabling the Sequencer during programming prevents erroneous execution if a trigger event were to occur during the configuration process. - Configure the trigger event for the Sample Sequencer in the ADCEMUX register. - 3. For each sample in the sample sequence, configure the corresponding input source in the ADCSSMUXn register. - 4. For each sample in the sample sequence, configure the sample control bits in the corresponding nibble in the ADCSSCTLn register. When programming the last nibble, ensure that the END bit is set. Failure to set the END bit causes unpredictable behavior. - If interrupts are to be used, write a 1 to the corresponding MASK bit in the ADCIM register. - 6. Enable the Sample Sequencer logic by writing a 1 to the corresponding ASEN bit in the ADCACTSS register. ## 12.4 Register Map Table 12-3 on page 322 lists the ADC registers. The offset listed is a hexadecimal increment to the register's address, relative to the ADC base address of 0x4003.8000. ### Table 12-3. ADC Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|-----------------------------|-------------| | 0x000 | ADCACTSS | R/W | 0x0000.0000 | ADC Active Sample Sequencer | 324 | | 0x004 | ADCRIS | RO | 0x0000.0000 | ADC Raw Interrupt Status | 325 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-------------|-------|-------------|------------------------------------------------|-------------| | 0x008 | ADCIM | R/W | 0x0000.0000 | ADC Interrupt Mask | 326 | | 0x00C | ADCISC | R/W1C | 0x0000.0000 | ADC Interrupt Status and Clear | 327 | | 0x010 | ADCOSTAT | R/W1C | 0x0000.0000 | ADC Overflow Status | 328 | | 0x014 | ADCEMUX | R/W | 0x0000.0000 | ADC Event Multiplexer Select | 329 | | 0x018 | ADCUSTAT | R/W1C | 0x0000.0000 | ADC Underflow Status | 332 | | 0x020 | ADCSSPRI | R/W | 0x0000.3210 | ADC Sample Sequencer Priority | 333 | | 0x028 | ADCPSSI | WO | - | ADC Processor Sample Sequence Initiate | 334 | | 0x030 | ADCSAC | R/W | 0x0000.0000 | ADC Sample Averaging Control | 335 | | 0x040 | ADCSSMUX0 | R/W | 0x0000.0000 | ADC Sample Sequence Input Multiplexer Select 0 | 336 | | 0x044 | ADCSSCTL0 | R/W | 0x0000.0000 | ADC Sample Sequence Control 0 | 338 | | 0x048 | ADCSSFIFO0 | RO | 0x0000.0000 | ADC Sample Sequence Result FIFO 0 | 341 | | 0x04C | ADCSSFSTAT0 | RO | 0x0000.0100 | ADC Sample Sequence FIFO 0 Status | 342 | | 0x060 | ADCSSMUX1 | R/W | 0x0000.0000 | ADC Sample Sequence Input Multiplexer Select 1 | 343 | | 0x064 | ADCSSCTL1 | R/W | 0x0000.0000 | ADC Sample Sequence Control 1 | 344 | | 0x068 | ADCSSFIFO1 | RO | 0x0000.0000 | ADC Sample Sequence Result FIFO 1 | 341 | | 0x06C | ADCSSFSTAT1 | RO | 0x0000.0100 | ADC Sample Sequence FIFO 1 Status | 342 | | 0x080 | ADCSSMUX2 | R/W | 0x0000.0000 | ADC Sample Sequence Input Multiplexer Select 2 | 343 | | 0x084 | ADCSSCTL2 | R/W | 0x0000.0000 | ADC Sample Sequence Control 2 | 344 | | 0x088 | ADCSSFIFO2 | RO | 0x0000.0000 | ADC Sample Sequence Result FIFO 2 | 341 | | 0x08C | ADCSSFSTAT2 | RO | 0x0000.0100 | ADC Sample Sequence FIFO 2 Status | 342 | | 0x0A0 | ADCSSMUX3 | R/W | 0x0000.0000 | ADC Sample Sequence Input Multiplexer Select 3 | 346 | | 0x0A4 | ADCSSCTL3 | R/W | 0x0000.0002 | ADC Sample Sequence Control 3 | 347 | | 0x0A8 | ADCSSFIFO3 | RO | 0x0000.0000 | ADC Sample Sequence Result FIFO 3 | 341 | | 0x0AC | ADCSSFSTAT3 | RO | 0x0000.0100 | ADC Sample Sequence FIFO 3 Status | 342 | ## 12.5 Register Descriptions The remainder of this section lists and describes the ADC registers, in numerical order by address offset. ## Register 1: ADC Active Sample Sequencer (ADCACTSS), offset 0x000 This register controls the activation of the Sample Sequencers. Each Sample Sequencer can be enabled/disabled independently. ADC Active Sample Sequencer (ADCACTSS) Base 0x4003.8000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | ASEN3 | R/W | 0 | ADC SS3 Enable | | | | | | Specifies whether Sample Sequencer 3 is enabled. If set, the sample sequence logic for Sequencer 3 is active. Otherwise, the Sequencer is inactive. | | 2 | ASEN2 | R/W | 0 | ADC SS2 Enable | | | | | | Specifies whether Sample Sequencer 2 is enabled. If set, the sample sequence logic for Sequencer 2 is active. Otherwise, the Sequencer is inactive. | | 1 | ASEN1 | R/W | 0 | ADC SS1 Enable | | | | | | Specifies whether Sample Sequencer 1 is enabled. If set, the sample sequence logic for Sequencer 1 is active. Otherwise, the Sequencer is inactive. | | 0 | ASEN0 | R/W | 0 | ADC SS0 Enable | Specifies whether Sample Sequencer 0 is enabled. If set, the sample sequence logic for Sequencer 0 is active. Otherwise, the Sequencer is inactive. ## Register 2: ADC Raw Interrupt Status (ADCRIS), offset 0x004 This register shows the status of the raw interrupt signal of each Sample Sequencer. These bits may be polled by software to look for interrupt conditions without having to generate controller interrupts. #### ADC Raw Interrupt Status (ADCRIS) Base 0x4003.8000 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | INR3 | RO | 0 | SS3 Raw Interrupt Status | | | | | | Set by hardware when a sample with its respective <b>ADCSSCTL3</b> IE bit has completed conversion. This bit is cleared by writing a 1 to the <b>ADCISC</b> IN3 bit. | | 2 | INR2 | RO | 0 | SS2 Raw Interrupt Status | | | | | | Set by hardware when a sample with its respective <b>ADCSSCTL2</b> IE bit has completed conversion. This bit is cleared by writing a 1 to the <b>ADCISC</b> IN2 bit. | | 1 | INR1 | RO | 0 | SS1 Raw Interrupt Status | | | | | | Set by hardware when a sample with its respective <b>ADCSSCTL1</b> IE bit has completed conversion. This bit is cleared by writing a 1 to the <b>ADCISC</b> IN1 bit. | | 0 | INR0 | RO | 0 | SS0 Raw Interrupt Status | | | | | | Set by hardware when a sample with its respective $\textbf{ADCSSCTL0}\ \mathtt{IE}\ bit$ | ADCISC INO bit. has completed conversion. This bit is cleared by writing a 1 to the ## Register 3: ADC Interrupt Mask (ADCIM), offset 0x008 This register controls whether the Sample Sequencer raw interrupt signals are promoted to controller interrupts. The raw interrupt signal for each Sample Sequencer can be masked independently. #### ADC Interrupt Mask (ADCIM) Base 0x4003.8000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | MASK3 | R/W | 0 | SS3 Interrupt Mask | | | | | | Specifies whether the raw interrupt signal from Sample Sequencer 3 (ADCRIS register INR3 bit) is promoted to a controller interrupt. If set, the raw interrupt signal is promoted to a controller interrupt. Otherwise, it is not. | | 2 | MASK2 | R/W | 0 | SS2 Interrupt Mask | | | | | | Specifies whether the raw interrupt signal from Sample Sequencer 2 (ADCRIS register INR2 bit) is promoted to a controller interrupt. If set, the raw interrupt signal is promoted to a controller interrupt. Otherwise, it is not. | | 1 | MASK1 | R/W | 0 | SS1 Interrupt Mask | | | | | | Specifies whether the raw interrupt signal from Sample Sequencer 1 (ADCRIS register INR1 bit) is promoted to a controller interrupt. If set, the raw interrupt signal is promoted to a controller interrupt. Otherwise, it is not. | | 0 | MASK0 | R/W | 0 | SS0 Interrupt Mask | | | | | | Consider whather the very intermed simple from Consula Converse O | Specifies whether the raw interrupt signal from Sample Sequencer 0 (ADCRIS register INRO bit) is promoted to a controller interrupt. If set, the raw interrupt signal is promoted to a controller interrupt. Otherwise, it is not. ## Register 4: ADC Interrupt Status and Clear (ADCISC), offset 0x00C This register provides the mechanism for clearing interrupt conditions, and shows the status of controller interrupts generated by the Sample Sequencers. When read, each bit field is the logical AND of the respective INR and MASK bits. Interrupts are cleared by writing a 1 to the corresponding bit position. If software is polling the **ADCRIS** instead of generating interrupts, the INR bits are still cleared via the **ADCISC** register, even if the IN bit is not set. #### ADC Interrupt Status and Clear (ADCISC) Base 0x4003.8000 Offset 0x00C Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | IN3 | R/W1C | 0 | SS3 Interrupt Status and Clear | | | | | | This bit is set by hardware when the MASK3 and INR3 bits are both 1, providing a level-based interrupt to the controller. It is cleared by writing a 1, and also clears the INR3 bit. | | 2 | IN2 | R/W1C | 0 | SS2 Interrupt Status and Clear | | | | | | This bit is set by hardware when the MASK2 and INR2 bits are both 1, providing a level based interrupt to the controller. It is cleared by writing a 1, and also clears the INR2 bit. | | 1 | IN1 | R/W1C | 0 | SS1 Interrupt Status and Clear | | | | | | This bit is set by hardware when the MASK1 and INR1 bits are both 1, providing a level based interrupt to the controller. It is cleared by writing a 1, and also clears the INR1 bit. | | 0 | IN0 | R/W1C | 0 | SS0 Interrupt Status and Clear | This bit is set by hardware when the MASKO and INRO bits are both 1, providing a level based interrupt to the controller. It is cleared by writing a 1, and also clears the INRO bit. ## Register 5: ADC Overflow Status (ADCOSTAT), offset 0x010 This register indicates overflow conditions in the Sample Sequencer FIFOs. Once the overflow condition has been handled by software, the condition can be cleared by writing a 1 to the corresponding bit position. #### ADC Overflow Status (ADCOSTAT) Base 0x4003.8000 Offset 0x010 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | OV3 | R/W1C | 0 | SS3 FIFO Overflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 3 has hit an overflow condition where the FIFO is full and a write was requested. When an overflow is detected, the most recent write is dropped and this bit is set by hardware to indicate the occurrence of dropped data. This bit is cleared by writing a 1. | | 2 | OV2 | R/W1C | 0 | SS2 FIFO Overflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 2 has hit an overflow condition where the FIFO is full and a write was requested. When an overflow is detected, the most recent write is dropped and this bit is set by hardware to indicate the occurrence of dropped data. This bit is cleared by writing a 1. | | 1 | OV1 | R/W1C | 0 | SS1 FIFO Overflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 1 has hit an overflow condition where the FIFO is full and a write was requested. When an overflow is detected, the most recent write is dropped and this bit is set by hardware to indicate the occurrence of dropped data. This bit is cleared by writing a 1. | | 0 | OV0 | R/W1C | 0 | SS0 FIFO Overflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 0 has hit an | This bit specifies that the FIFO for Sample Sequencer 0 has hit an overflow condition where the FIFO is full and a write was requested. When an overflow is detected, the most recent write is dropped and this bit is set by hardware to indicate the occurrence of dropped data. This bit is cleared by writing a 1. ## Register 6: ADC Event Multiplexer Select (ADCEMUX), offset 0x014 The ADCEMUX selects the event (trigger) that initiates sampling for each Sample Sequencer. Each Sample Sequencer can be configured with a unique trigger source. #### ADC Event Multiplexer Select (ADCEMUX) Base 0x4003.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:12 | EM3 | R/W | 0x00 | SS3 Trigger Select | This field selects the trigger source for Sample Sequencer 3. The valid configurations for this field are: | Value | Event | |---------|------------------------------| | 0x0 | Controller (default) | | 0x1 | Reserved | | 0x2 | Reserved | | 0x3 | Reserved | | 0x4 | External (GPIO PB4) | | 0x5 | Timer | | 0x6 | PWM0 | | 0x7 | PWM1 | | 8x0 | PWM2 | | 0x9-0xE | reserved | | 0xF | Always (continuously sample) | | Bit/Field | Name | Type | Reset | Descriptio | on | |-----------|-------|-------|-------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:8 | EM2 | R/W | 0x00 | SS2 Trigg | er Select | | | | | | This field | selects the trigger source for Sample Sequencer 2. | | | | | | The valid | configurations for this field are: | | | | | | Value | Event | | | | | | 0x0 | Controller (default) | | | | | | 0x1 | Reserved | | | | | | 0x2 | Reserved | | | | | | 0x3 | Reserved | | | | | | 0x4 | External (GPIO PB4) | | | | | | 0x5 | Timer | | | | | | 0x6 | PWM0 | | | | | | 0x7 | PWM1 | | | | | | 0x8 | PWM2 | | | | | | 0x9-0xE | reserved | | | | | | 0xF | Always (continuously sample) | | 7.4 | EM1 | D.44/ | 0×00 | 004 Trian | Colore | | 7.4 | | R/W | | 551 Iriaa | ler Seleci | | 7:4 | LIVIT | R/W | 0x00 | SS1 Trigg | | | 7:4 | LIVIT | R/W | 0.000 | This field | selects the trigger source for Sample Sequencer 1. | | 7:4 | LIVIT | R/W | 0.00 | This field : | selects the trigger source for Sample Sequencer 1. configurations for this field are: | | 7.4 | LIVIT | R/W | 0.000 | This field s The valid | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event | | 7.4 | LIVIT | R/W | 0.000 | This field of The valid of Value 0x0 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) | | 7.4 | LIVIT | R/W | 0.00 | This field s The valid Value 0x0 0x1 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved | | 7.4 | LIVIT | R/W | 0.00 | This field s The valid Value 0x0 0x1 0x2 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved | | 7.4 | LIVIT | R/W | 0.00 | This field s The valid of Value 0x0 0x1 0x2 0x3 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved | | 7.4 | LIVII | R/W | 0.00 | This field so The valid walue 0x0 0x1 0x2 0x3 0x4 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) | | 7.4 | LIVII | R/W | 0.00 | This field s The valid of Value 0x0 0x1 0x2 0x3 0x4 0x5 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) Timer | | 7.4 | LIVII | R/W | 0.00 | This field: The valid Value 0x0 0x1 0x2 0x3 0x4 0x5 0x6 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) Timer PWM0 | | 7.4 | LIVII | R/W | UXUU | This field s The valid of Value 0x0 0x1 0x2 0x3 0x4 0x5 0x6 0x7 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) Timer PWM0 PWM1 | | 7.4 | LIVII | R/W | UXUU | This field : The valid : Value 0x0 0x1 0x2 0x3 0x4 0x5 0x6 0x7 0x8 | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) Timer PWM0 PWM1 PWM2 | | 7.4 | LIVII | R/W | UXUU | This field: The valid: Value 0x0 0x1 0x2 0x3 0x4 0x5 0x6 0x7 0x8 0x9-0xE | selects the trigger source for Sample Sequencer 1. configurations for this field are: Event Controller (default) Reserved Reserved Reserved External (GPIO PB4) Timer PWM0 PWM1 PWM2 | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|---------------------------------------------------------------| | 3:0 | EM0 | R/W | 0x00 | SS0 Trigger Select | | | | | | This field selects the trigger source for Sample Sequencer 0. | | | | | | The valid configurations for this field are: | | | | | | Value Event | | | | | | 0x0 Controller (default) | | | | | | 0x1 Reserved | | | | | | 0x2 Reserved | | | | | | 0x3 Reserved | | | | | | 0x4 External (GPIO PB4) | | | | | | 0x5 Timer | | | | | | 0x6 PWM0 | | | | | | 0x7 PWM1 | | | | | | 0x8 PWM2 | | | | | | 0x9-0xE reserved | | | | | | 0xF Always (continuously sample) | ## Register 7: ADC Underflow Status (ADCUSTAT), offset 0x018 This register indicates underflow conditions in the Sample Sequencer FIFOs. The corresponding underflow condition can be cleared by writing a 1 to the relevant bit position. #### ADC Underflow Status (ADCUSTAT) Base 0x4003.8000 Offset 0x018 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | UV3 | R/W1C | 0 | SS3 FIFO Underflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 3 has hit an underflow condition where the FIFO is empty and a read was requested. The problematic read does not move the FIFO pointers, and 0s are returned. This bit is cleared by writing a 1. | | 2 | UV2 | R/W1C | 0 | SS2 FIFO Underflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 2 has hit an underflow condition where the FIFO is empty and a read was requested. The problematic read does not move the FIFO pointers, and 0s are returned. This bit is cleared by writing a 1. | | 1 | UV1 | R/W1C | 0 | SS1 FIFO Underflow | | | | | | This bit specifies that the FIFO for Sample Sequencer 1 has hit an underflow condition where the FIFO is empty and a read was requested. The problematic read does not move the FIFO pointers, and 0s are returned. This bit is cleared by writing a 1. | | 0 | UV0 | R/W1C | 0 | SS0 FIFO Underflow | This bit specifies that the FIFO for Sample Sequencer 0 has hit an underflow condition where the FIFO is empty and a read was requested. The problematic read does not move the FIFO pointers, and 0s are returned. This bit is cleared by writing a 1. ## Register 8: ADC Sample Sequencer Priority (ADCSSPRI), offset 0x020 This register sets the priority for each of the Sample Sequencers. Out of reset, Sequencer 0 has the highest priority, and sample sequence 3 has the lowest priority. When reconfiguring sequence priorities, each sequence must have a unique priority or the ADC behavior is inconsistent. #### ADC Sample Sequencer Priority (ADCSSPRI) Base 0x4003.8000 Offset 0x020 Type R/W, reset 0x0000.3210 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:12 | SS3 | R/W | 0x3 | SS3 Priority | | | | | | The SS3 field contains a binary-encoded value that specifies the priority encoding of Sample Sequencer 3. A priority encoding of 0 is highest and 3 is lowest. The priorities assigned to the Sequencers must be uniquely mapped. ADC behavior is not consistent if two or more fields are equal. | | 11:10 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9:8 | SS2 | R/W | 0x2 | SS2 Priority | | | | | | The SS2 field contains a binary-encoded value that specifies the priority encoding of Sample Sequencer 2. | | 7:6 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:4 | SS1 | R/W | 0x1 | SS1 Priority | | | | | | The SS1 field contains a binary-encoded value that specifies the priority encoding of Sample Sequencer 1. | | 3:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1:0 | SS0 | R/W | 0x0 | SS0 Priority | | | | | | The SS0 field contains a binary-encoded value that specifies the priority encoding of Sample Sequencer 0. | ## Register 9: ADC Processor Sample Sequence Initiate (ADCPSSI), offset 0x028 This register provides a mechanism for application software to initiate sampling in the Sample Sequencers. Sample sequences can be initiated individually or in any combination. When multiple sequences are triggered simultaneously, the priority encodings in **ADCSSPRI** dictate execution order. ADC Processor Sample Sequence Initiate (ADCPSSI) Base 0x4003.8000 Offset 0x028 Type WO, reset - | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | WO | - | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | SS3 | WO | - | SS3 Initiate | | | | | | Only a write by software is valid; a read of the register returns no meaningful data. When set by software, sampling is triggered on Sample Sequencer 3, assuming the Sequencer is enabled in the <b>ADCACTSS</b> register. | | 2 | SS2 | WO | - | SS2 Initiate | | | | | | Only a write by software is valid; a read of the register returns no meaningful data. When set by software, sampling is triggered on Sample Sequencer 2, assuming the Sequencer is enabled in the <b>ADCACTSS</b> register. | | 1 | SS1 | WO | - | SS1 Initiate | | | | | | Only a write by software is valid; a read of the register returns no meaningful data. When set by software, sampling is triggered on Sample Sequencer 1, assuming the Sequencer is enabled in the <b>ADCACTSS</b> register. | | 0 | SS0 | WO | - | SS0 Initiate | | | | | | Only a write by software is valid; a read of the register returns no | Only a write by software is valid; a read of the register returns no meaningful data. When set by software, sampling is triggered on Sample Sequencer 0, assuming the Sequencer is enabled in the **ADCACTSS** register. ## Register 10: ADC Sample Averaging Control (ADCSAC), offset 0x030 This register controls the amount of hardware averaging applied to conversion results. The final conversion result stored in the FIFO is averaged from $2^{\text{AVG}}$ consecutive ADC samples at the specified ADC speed. If AVG is 0, the sample is passed directly through without any averaging. If AVG=6, then 64 consecutive ADC samples are averaged to generate one result in the sequencer FIFO. An AVG = 7 provides unpredictable results. #### ADC Sample Averaging Control (ADCSAC) Base 0x4003.8000 Offset 0x030 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2:0 | AVG | R/W | 0x0 | Hardware Averaging Control | Specifies the amount of hardware averaging that will be applied to ADC samples. The AVG field can be any value between 0 and 6. Entering a value of 7 creates unpredictable results. | Value | Description | |-------|---------------------------| | 0x0 | No hardware oversampling | | 0x1 | 2x hardware oversampling | | 0x2 | 4x hardware oversampling | | 0x3 | 8x hardware oversampling | | 0x4 | 16x hardware oversampling | | 0x5 | 32x hardware oversampling | | 0x6 | 64x hardware oversampling | | 0x7 | Reserved | ## Register 11: ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0), offset 0x040 This register defines the analog input configuration for each sample in a sequence executed with Sample Sequencer 0. This register is 32-bits wide and contains information for eight possible samples. #### ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0) Base 0x4003.8000 Offset 0x040 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|------|-----|----------|----|------|-----|----------|----|------|-----|----------|----|-----|-----| | | reserved | | MUX7 | | reserved | | MUX6 | | reserved | | MUX5 | | reserved | | MU | JX4 | | Type | RO | RO | R/W | R/W | RO | RO | R/W | R/W | RO | RO | R/W | R/W | RO | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | MUX3 | | reserved | | MUX2 | | reserved | | MUX1 | | reserved | | MU | JX0 | | Туре | RO | RO | R/W | R/W | RO | RO | R/W | R/W | RO | RO | R/W | R/W | RO | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:30 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 29:28 | MUX7 | R/W | 0 | 8th Sample Input Select | | | | | | The MUX7 field is used during the eighth sample of a sequence executed with the Sample Sequencer. It specifies which of the analog inputs is sampled for the analog-to-digital conversion. The value set here indicates the corresponding pin, for example, a value of 1 indicates the input is ADC1. | | 27:26 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 25:24 | MUX6 | R/W | 0 | 7th Sample Input Select | | | | | | The MUX6 field is used during the seventh sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 23:22 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 21:20 | MUX5 | R/W | 0 | 6th Sample Input Select | | | | | | The MUX5 field is used during the sixth sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 19:18 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17:16 | MUX4 | R/W | 0 | 5th Sample Input Select | | | | | | The $\mathtt{MUX4}$ field is used during the fifth sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 15:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:12 | MUX3 | R/W | 0 | 4th Sample Input Select | | | | | | The MUX3 field is used during the fourth sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 11:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9:8 | MUX2 | R/W | 0 | 3rd Sample Input Select | | | | | | The MUX2 field is used during the third sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 7:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:4 | MUX1 | R/W | 0 | 2nd Sample Input Select | | | | | | The $\mathtt{MUX1}$ field is used during the second sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1:0 | MUX0 | R/W | 0 | 1st Sample Input Select | | | | | | The MUX0 field is used during the first sample of a sequence executed with the Sample Sequencer and specifies which of the analog inputs is sampled for the analog-to-digital conversion. | ## Register 12: ADC Sample Sequence Control 0 (ADCSSCTL0), offset 0x044 This register contains the configuration information for each sample for a sequence executed with Sample Sequence 0. When configuring a sample sequence, the END bit must be set at some point, whether it be after the first sample, last sample, or any sample in between. This register is 32-bits wide and contains information for eight possible samples. #### ADC Sample Sequence Control 0 (ADCSSCTL0) Base 0x4003.8000 Offset 0x044 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|-----|-----|------|-----|-----|-----|------|-----|-----|-----|------|-----|-----|-----|------|-----| | | TS7 | IE7 | END7 | D7 | TS6 | IE6 | END6 | D6 | TS5 | IE5 | END5 | D5 | TS4 | IE4 | END4 | D4 | | Type | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 | | Туре | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | TS7 | R/W | 0 | 8th Sample Temp Sensor Select | | | | | | The TS7 bit is used during the eighth sample of the sample sequence and specifies the input source of the sample. If set, the temperature sensor is read. Otherwise, the input pin specified by the <b>ADCSSMUX</b> register is read. | | 30 | IE7 | R/W | 0 | 8th Sample Interrupt Enable | | | | | | The IE7 bit is used during the eighth sample of the sample sequence and specifies whether the raw interrupt signal (INR0 bit) is asserted at the end of the sample's conversion. If the MASK0 bit in the <b>ADCIM</b> register is set, the interrupt is promoted to a controller-level interrupt. When this bit is set, the raw interrupt is asserted, otherwise it is not. It is legal to have multiple samples within a sequence generate interrupts. | | 29 | END7 | R/W | 0 | 8th Sample is End of Sequence | | | | | | The END7 bit indicates that this is the last sample of the sequence. It is possible to end the sequence on any sample position. Samples defined after the sample containing a set END are not requested for conversion even though the fields may be non-zero. It is required that software write the END bit somewhere within the sequence. (Sample Sequencer 3, which only has a single sample in the sequence, is hardwired to have the END0 bit set.) | | | | | | Setting this bit indicates that this sample is the last in the sequence. | | 28 | D7 | R/W | 0 | 8th Sample Diff Input Select | | | | | | The D7 bit indicates that the analog input is to be differentially sampled. The corresponding <b>ADCSSMUXx</b> nibble must be set to the pair number "i", where the paired inputs are "2i and 2i+1". The temperature sensor does not have a differential option. When set, the analog inputs are differentially sampled. | | 27 | TS6 | R/W | 0 | 7th Sample Temp Sensor Select | | | | | | Same definition as ${\tt TS7}$ but used during the seventh sample. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------| | 26 | IE6 | R/W | 0 | 7th Sample Interrupt Enable | | | | | | Same definition as ${\tt IE7}$ but used during the seventh sample. | | 25 | END6 | R/W | 0 | 7th Sample is End of Sequence | | | | | | Same definition as END7 but used during the seventh sample. | | 24 | D6 | R/W | 0 | 7th Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the seventh sample. | | 23 | TS5 | R/W | 0 | 6th Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the sixth sample. | | 22 | IE5 | R/W | 0 | 6th Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the sixth sample. | | 21 | END5 | R/W | 0 | 6th Sample is End of Sequence | | | | | | Same definition as END7 but used during the sixth sample. | | 20 | D5 | R/W | 0 | 6th Sample Diff Input Select | | | | | | Same definition as D7 but used during the sixth sample. | | 19 | TS4 | R/W | 0 | 5th Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the fifth sample. | | 18 | IE4 | R/W | 0 | 5th Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the fifth sample. | | 17 | END4 | R/W | 0 | 5th Sample is End of Sequence | | | | | | Same definition as END7 but used during the fifth sample. | | 16 | D4 | R/W | 0 | 5th Sample Diff Input Select | | | | | | Same definition as D7 but used during the fifth sample. | | 15 | TS3 | R/W | 0 | 4th Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the fourth sample. | | 14 | IE3 | R/W | 0 | 4th Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the fourth sample. | | 13 | END3 | R/W | 0 | 4th Sample is End of Sequence | | | | | | Same definition as END7 but used during the fourth sample. | | 12 | D3 | R/W | 0 | 4th Sample Diff Input Select | | | | | | Same definition as D7 but used during the fourth sample. | | 11 | TS2 | R/W | 0 | 3rd Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the third sample. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|-------------------------------------------------------------------| | 10 | IE2 | R/W | 0 | 3rd Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the third sample. | | 9 | END2 | R/W | 0 | 3rd Sample is End of Sequence | | | | | | Same definition as END7 but used during the third sample. | | 8 | D2 | R/W | 0 | 3rd Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the third sample. | | 7 | TS1 | R/W | 0 | 2nd Sample Temp Sensor Select | | | | | | Same definition as ${\tt TS7}$ but used during the second sample. | | 6 | IE1 | R/W | 0 | 2nd Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the second sample. | | 5 | END1 | R/W | 0 | 2nd Sample is End of Sequence | | | | | | Same definition as END7 but used during the second sample. | | 4 | D1 | R/W | 0 | 2nd Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the second sample. | | 3 | TS0 | R/W | 0 | 1st Sample Temp Sensor Select | | | | | | Same definition as ${\tt TS7}$ but used during the first sample. | | 2 | IE0 | R/W | 0 | 1st Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the first sample. | | 1 | END0 | R/W | 0 | 1st Sample is End of Sequence | | | | | | Same definition as END7 but used during the first sample. | | | | | | Since this sequencer has only one entry, this bit must be set. | | 0 | D0 | R/W | 0 | 1st Sample Diff Input Select | | | | | | Same definition as D7 but used during the first sample. | Register 13: ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048 Register 14: ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068 Register 15: ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088 Register 16: ADC Sample Sequence Result FIFO 3 (ADCSSFIFO3), offset 0x0A8 This register contains the conversion results for samples collected with the Sample Sequencer (the ADCSSFIFO0 register is used for Sample Sequencer 0, ADCSSFIFO1 for Sequencer 1, ADCSSFIFO2 for Sequencer 2, and ADCSSFIFO3 for Sequencer 3). Reads of this register return conversion result data in the order sample 0, sample 1, and so on, until the FIFO is empty. If the FIFO is not properly handled by software, overflow and underflow conditions are registered in the ADCOSTAT and ADCUSTAT registers. Base 0x4003.8000 Offset 0x048 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9:0 | DATA | RO | 0x00 | Conversion Result Data | Register 17: ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0), offset 0x04C Register 18: ADC Sample Sequence FIFO 1 Status (ADCSSFSTAT1), offset 0x06C Register 19: ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C # Register 20: ADC Sample Sequence FIFO 3 Status (ADCSSFSTAT3), offset 0x0AC This register provides a window into the Sample Sequencer, providing full/empty status information as well as the positions of the head and tail pointers. The reset value of 0x100 indicates an empty FIFO. The **ADCSSFSTAT0** register provides status on FIFO, **ADCSSFSTAT1** on FIFO1, **ADCSSFSTAT2** on FIFO2, and **ADCSSFSTAT3** on FIFO3. #### ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0) Base 0x4003.8000 Offset 0x04C Type RO, reset 0x0000.0100 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|----------|---------|---------|---------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | | | | l | • | | | | rese | rved | | l | | | | | | | Type<br>Reset | RO<br>0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | FULL | | reserved | | EMPTY | | HP | TR | | | TP | TR | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | FULL | RO | 0 | FIFO Full | | | | | | When set, indicates that the FIFO is currently full. | | 11:9 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | EMPTY | RO | 1 | FIFO Empty | | | | | | When set, indicates that the FIFO is currently empty. | | 7:4 | HPTR | RO | 0x00 | FIFO Head Pointer | | | | | | This field contains the current "head" pointer index for the FIFO, that is, the next entry to be written. | | 3:0 | TPTR | RO | 0x00 | FIFO Tail Pointer | | | | | | This field contains the current "tail" pointer index for the FIFO, that is, the next entry to be read. | ## Register 21: ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060 ## Register 22: ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080 This register defines the analog input configuration for each sample in a sequence executed with Sample Sequencer 1 or 2. These registers are 16-bits wide and contain information for four possible samples. See the ADCSSMUX0 register on page 336 for detailed bit descriptions. ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1) Base 0x4003.8000 Offset 0x060 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|---------|----------|----------|---------|---------|----------|----------|-----------|---------|----------|----------|---------|---------|----------|----------| | | | 1 | 1 | 1 | , , | | 1 | rese | rved<br>L | | | | 1 | 1 | 1 | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | rese | rved | М | JX3 | rese | rved | MU | JX2 | rese | rved | MU | X1 | rese | erved | MU | X0 | | Type<br>Reset | RO<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:12 | MUX3 | R/W | 0 | 4th Sample Input Select | | 11:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9:8 | MUX2 | R/W | 0 | 3rd Sample Input Select | | 7:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:4 | MUX1 | R/W | 0 | 2nd Sample Input Select | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1:0 | MUX0 | R/W | 0 | 1st Sample Input Select | # Register 23: ADC Sample Sequence Control 1 (ADCSSCTL1), offset 0x064 Register 24: ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084 These registers contain the configuration information for each sample for a sequence executed with Sample Sequencer 1 or 2. When configuring a sample sequence, the END bit must be set at some point, whether it be after the first sample, last sample, or any sample in between. This register is 16-bits wide and contains information for four possible samples. See the **ADCSSCTL0** register on page 338 for detailed bit descriptions. #### ADC Sample Sequence Control 1 (ADCSSCTL1) Base 0x4003.8000 Offset 0x064 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|-----|-----|------|-----|-----|-----|------|------|------|-----|------|-----|-----|-----|------|-----| | | | 1 | 1 | ) | , | 1 | 1 | rese | rved | 1 | ' | | | | | | | | | | | | | | | | | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 | | Type | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15 | TS3 | R/W | 0 | 4th Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the fourth sample. | | 14 | IE3 | R/W | 0 | 4th Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the fourth sample. | | 13 | END3 | R/W | 0 | 4th Sample is End of Sequence | | | | | | Same definition as ${\tt END7}$ but used during the fourth sample. | | 12 | D3 | R/W | 0 | 4th Sample Diff Input Select | | | | | | Same definition as D7 but used during the fourth sample. | | 11 | TS2 | R/W | 0 | 3rd Sample Temp Sensor Select | | | | | | Same definition as ${\tt TS7}$ but used during the third sample. | | 10 | IE2 | R/W | 0 | 3rd Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the third sample. | | 9 | END2 | R/W | 0 | 3rd Sample is End of Sequence | | | | | | Same definition as ${\tt END7}$ but used during the third sample. | | 8 | D2 | R/W | 0 | 3rd Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the third sample. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------| | 7 | TS1 | R/W | 0 | 2nd Sample Temp Sensor Select | | | | | | Same definition as TS7 but used during the second sample. | | 6 | IE1 | R/W | 0 | 2nd Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the second sample. | | 5 | END1 | R/W | 0 | 2nd Sample is End of Sequence | | | | | | Same definition as ${\tt END7}$ but used during the second sample. | | 4 | D1 | R/W | 0 | 2nd Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the second sample. | | 3 | TS0 | R/W | 0 | 1st Sample Temp Sensor Select | | | | | | Same definition as ${\tt TS7}$ but used during the first sample. | | 2 | IE0 | R/W | 0 | 1st Sample Interrupt Enable | | | | | | Same definition as IE7 but used during the first sample. | | 1 | END0 | R/W | 0 | 1st Sample is End of Sequence | | | | | | Same definition as ${\tt END7}$ but used during the first sample. | | | | | | Since this sequencer has only one entry, this bit must be set. | | 0 | D0 | R/W | 0 | 1st Sample Diff Input Select | | | | | | Same definition as ${\tt D7}$ but used during the first sample. | ## Register 25: ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3), offset 0x0A0 This register defines the analog input configuration for each sample in a sequence executed with Sample Sequencer 3. This register is 4-bits wide and contains information for one possible sample. See the ADCSSMUX0 register on page 336 for detailed bit descriptions. ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3) Base 0x4003.8000 Offset 0x0A0 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1:0 | MUX0 | R/W | 0 | 1st Sample Input Select | ## Register 26: ADC Sample Sequence Control 3 (ADCSSCTL3), offset 0x0A4 This register contains the configuration information for each sample for a sequence executed with Sample Sequencer 3. The END bit is always set since there is only one sample in this sequencer. This register is 4-bits wide and contains information for one possible sample. See the **ADCSSCTL0** register on page 338 for detailed bit descriptions. #### ADC Sample Sequence Control 3 (ADCSSCTL3) Base 0x4003.8000 Offset 0x0A4 Type R/W, reset 0x0000.0002 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TS0 | R/W | 0 | 1st Sample Temp Sensor Select Same definition as TS7 but used during the first sample. | | 2 | IE0 | R/W | 0 | 1st Sample Interrupt Enable Same definition as IE7 but used during the first sample. | | 1 | END0 | R/W | 1 | 1st Sample is End of Sequence Same definition as END7 but used during the first sample. Since this sequencer has only one entry, this bit must be set. | | 0 | D0 | R/W | 0 | 1st Sample Diff Input Select Same definition as D7 but used during the first sample. | # 13 Universal Asynchronous Receivers/Transmitters (UARTs) The Stellaris<sup>®</sup> Universal Asynchronous Receiver/Transmitter (UART) provides fully programmable, 16C550-type serial interface characteristics. The LM3S1627 controller is equipped with two UART modules. Each UART has the following features: - Separate transmit and receive FIFOs - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Programmable baud-rate generator allowing rates up to 3.125 Mbps - Standard asynchronous communication bits for start, stop, and parity - False start bit detection - Line-break generation and detection - Fully programmable serial interface characteristics: - 5, 6, 7, or 8 data bits - Even, odd, stick, or no-parity bit generation/detection - 1 or 2 stop bit generation - IrDA serial-IR (SIR) encoder/decoder providing: - Programmable use of IrDA Serial Infrared (SIR) or UART input/output - Support of IrDA SIR encoder/decoder functions for data rates up to 115.2 Kbps half-duplex - Support of normal 3/16 and low-power (1.41-2.23 µs) bit durations - Programmable internal clock generator enabling division of reference clock by 1 to 256 for low-power mode bit duration - Dedicated DMA transmit and receive channels #### 13.1 **Block Diagram** Figure 13-1. UART Module Block Diagram #### **Functional Description** 13.2 Each Stellaris® UART performs the functions of parallel-to-serial and serial-to-parallel conversions. It is similar in functionality to a 16C550 UART, but is not register compatible. The UART is configured for transmit and/or receive via the TXE and RXE bits of the UART Control (UARTCTL) register (see page 368). Transmit and receive are both enabled out of reset. Before any control registers are programmed, the UART must be disabled by clearing the UARTEN bit in **UARTCTL**. If the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. The UART peripheral also includes a serial IR (SIR) encoder/decoder block that can be connected to an infrared transceiver to implement an IrDA SIR physical layer. The SIR function is programmed using the UARTCTL register. #### 13.2.1 Transmit/Receive Logic The transmit logic performs parallel-to-serial conversion on the data read from the transmit FIFO. The control logic outputs the serial bit stream beginning with a start bit, and followed by the data bits (LSB first), parity bit, and the stop bits according to the programmed configuration in the control registers. See Figure 13-2 on page 350 for details. The receive logic performs serial-to-parallel conversion on the received bit stream after a valid start pulse has been detected. Overrun, parity, frame error checking, and line-break detection are also performed, and their status accompanies the data that is written to the receive FIFO. Figure 13-2. UART Character Frame #### 13.2.2 Baud-Rate Generation The baud-rate divisor is a 22-bit number consisting of a 16-bit integer and a 6-bit fractional part. The number formed by these two values is used by the baud-rate generator to determine the bit period. Having a fractional baud-rate divider allows the UART to generate all the standard baud rates. The 16-bit integer is loaded through the **UART Integer Baud-Rate Divisor (UARTIBRD)** register (see page 364) and the 6-bit fractional part is loaded with the **UART Fractional Baud-Rate Divisor (UARTFBRD)** register (see page 365). The baud-rate divisor (BRD) has the following relationship to the system clock (where *BRDI* is the integer part of the *BRD* and *BRDF* is the fractional part, separated by a decimal place.) ``` BRD = BRDI + BRDF = UARTSysClk / (16 * Baud Rate) ``` where UARTSysClk is the system clock connected to the UART. The 6-bit fractional number (that is to be loaded into the DIVFRAC bit field in the **UARTFBRD** register) can be calculated by taking the fractional part of the baud-rate divisor, multiplying it by 64, and adding 0.5 to account for rounding errors: ``` UARTFBRD[DIVFRAC] = integer(BRDF * 64 + 0.5) ``` The UART generates an internal baud-rate reference clock at 16x the baud-rate (referred to as Baud16). This reference clock is divided by 16 to generate the transmit clock, and is used for error detection during receive operations. Along with the **UART Line Control**, **High Byte (UARTLCRH)** register (see page 366), the **UARTIBRD** and **UARTFBRD** registers form an internal 30-bit register. This internal register is only updated when a write operation to **UARTLCRH** is performed, so any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register for the changes to take effect. To update the baud-rate registers, there are four possible sequences: - UARTIBRD write, UARTFBRD write, and UARTLCRH write - UARTFBRD write, UARTIBRD write, and UARTLCRH write - UARTIBRD write and UARTLCRH write - UARTFBRD write and UARTLCRH write #### 13.2.3 Data Transmission Data received or transmitted is stored in two 16-byte FIFOs, though the receive FIFO has an extra four bits per character for status information. For transmission, data is written into the transmit FIFO. If the UART is enabled, it causes a data frame to start transmitting with the parameters indicated in the **UARTLCRH** register. Data continues to be transmitted until there is no data left in the transmit FIFO. The BUSY bit in the **UART Flag (UARTFR)** register (see page 361) is asserted as soon as data is written to the transmit FIFO (that is, if the FIFO is non-empty) and remains asserted while data is being transmitted. The BUSY bit is negated only when the transmit FIFO is empty, and the last character has been transmitted from the shift register, including the stop bits. The UART can indicate that it is busy even though the UART may no longer be enabled. When the receiver is idle (the UnRx is continuously 1) and the data input goes Low (a start bit has been received), the receive counter begins running and data is sampled on the eighth cycle of Baud16 (described in "Transmit/Receive Logic" on page 349). The start bit is valid if UnRx is still low on the eighth cycle of Baud16, otherwise a false start bit is detected and it is ignored. Start bit errors can be viewed in the **UART Receive Status (UARTRSR)** register (see page 359). If the start bit was valid, successive data bits are sampled on every 16th cycle of Baud16 (that is, one bit period later) according to the programmed length of the data characters. The parity bit is then checked if parity mode was enabled. Data length and parity are defined in the **UARTLCRH** register. Lastly, a valid stop bit is confirmed if UnRx is High, otherwise a framing error has occurred. When a full word is received, the data is stored in the receive FIFO, with any error bits associated with that word. #### 13.2.4 **Serial IR (SIR)** The UART peripheral includes an IrDA serial-IR (SIR) encoder/decoder block. The IrDA SIR block provides functionality that converts between an asynchronous UART data stream, and half-duplex serial SIR interface. No analog processing is performed on-chip. The role of the SIR block is to provide a digital encoded output, and decoded input to the UART. The UART signal pins can be connected to an infrared transceiver to implement an IrDA SIR physical layer link. The SIR block has two modes of operation: - In normal IrDA mode, a zero logic level is transmitted as high pulse of 3/16th duration of the selected baud rate bit period on the output pin, while logic one levels are transmitted as a static LOW signal. These levels control the driver of an infrared transmitter, sending a pulse of light for each zero. On the reception side, the incoming light pulses energize the photo transistor base of the receiver, pulling its output LOW. This drives the UART input pin LOW. - In low-power IrDA mode, the width of the transmitted infrared pulse is set to three times the period of the internally generated IrLPBaud16 signal (1.63 μs, assuming a nominal 1.8432 MHz frequency) by changing the appropriate bit in the **UARTCR** register. See page 363 for more information on IrDA low-power pulse-duration configuration. Figure 13-3 on page 352 shows the UART transmit and receive signals, with and without IrDA modulation. Figure 13-3. IrDA Data Modulation In both normal and low-power IrDA modes: - During transmission, the UART data bit is used as the base for encoding - During reception, the decoded bits are transferred to the UART receive logic The IrDA SIR physical layer specifies a half-duplex communication link, with a minimum 10 ms delay between transmission and reception. This delay must be generated by software because it is not automatically supported by the UART. The delay is required because the infrared receiver electronics might become biased, or even saturated from the optical power coupled from the adjacent transmitter LED. This delay is known as latency, or receiver setup time. #### 13.2.5 FIFO Operation The UART has two 16-entry FIFOs; one for transmit and one for receive. Both FIFOs are accessed via the **UART Data (UARTDR)** register (see page 357). Read operations of the **UARTDR** register return a 12-bit value consisting of 8 data bits and 4 error flags while write operations place 8-bit data in the transmit FIFO. Out of reset, both FIFOs are disabled and act as 1-byte-deep holding registers. The FIFOs are enabled by setting the FEN bit in **UARTLCRH** (page 366). FIFO status can be monitored via the **UART Flag (UARTFR)** register (see page 361) and the **UART Receive Status (UARTRSR)** register. Hardware monitors empty, full and overrun conditions. The **UARTFR** register contains empty and full flags (TXFE, TXFF, RXFE, and RXFF bits) and the **UARTRSR** register shows overrun status via the OE bit. The trigger points at which the FIFOs generate interrupts is controlled via the **UART Interrupt FIFO Level Select (UARTIFLS)** register (see page 370). Both FIFOs can be individually configured to trigger interrupts at different levels. Available configurations include 1/8, ½, ½, ¾, and 7/8. For example, if the ¼ option is selected for the receive FIFO, the UART generates a receive interrupt after 4 data bytes are received. Out of reset, both FIFOs are configured to trigger an interrupt at the ½ mark. #### 13.2.6 Interrupts The UART can generate interrupts when the following conditions are observed: - Overrun Error - Break Error - Parity Error - Framing Error - Receive Timeout - Transmit (when condition defined in the TXIFLSEL bit in the UARTIFLS register is met) - Receive (when condition defined in the RXIFLSEL bit in the UARTIFLS register is met) All of the interrupt events are ORed together before being sent to the interrupt controller, so the UART can only generate a single interrupt request to the controller at any given time. Software can service multiple interrupt events in a single interrupt service routine by reading the **UART Masked Interrupt Status (UARTMIS)** register (see page 375). The interrupt events that can trigger a controller-level interrupt are defined in the **UART Interrupt Mask (UARTIM**) register (see page 372) by setting the corresponding IM bit to 1. If interrupts are not used, the raw interrupt status is always visible via the **UART Raw Interrupt Status (UARTRIS)** register (see page 374). Interrupts are always cleared (for both the **UARTMIS** and **UARTRIS** registers) by setting the corresponding bit in the **UART Interrupt Clear (UARTICR)** register (see page 376). The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received over a 32-bit period. The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data (or by reading the holding register), or when a 1 is written to the corresponding bit in the **UARTICR** register. ## 13.2.7 Loopback Operation The UART can be placed into an internal loopback mode for diagnostic or debug work. This is accomplished by setting the LBE bit in the **UARTCTL** register (see page 368). In loopback mode, data transmitted on UnTx is received on the UnRx input. ### 13.2.8 DMA Operation The UART provides an interface connected to the $\mu$ DMA controller. The DMA operation of the UART is enabled through the **UART DMA Control (UARTDMACTL)** register. When DMA operation is enabled, the UART will assert a DMA request on the receive or transmit channel when the associated FIFO can transfer data. For the receive channel, a single transfer request is asserted whenever there is any data in the receive FIFO. A burst transfer request is asserted whenever the amount of data in the receive FIFO is at or above the FIFO trigger level. For the transmit channel, a single transfer request is asserted whenever there is at least one empty location in the transmit FIFO. The burst request is asserted whenever the transmit FIFO contains fewer characters than the FIFO trigger level. The single and burst DMA transfer requests are handled automatically by the $\mu$ DMA controller depending how the DMA channel is configured. To enable DMA operation for the receive channel, the RXDMAE bit of the **DMA Control** (**UARTDMACTL**) register should be set. To enable DMA operation for the transmit channel, the TXDMAE bit of **UARTDMACTL** should be set. The UART can also be configured to stop using DMA for the receive channel if a receive error occurs. If the DMAERR bit of **UARTDMACR** is set, then when a receive error occurs, the DMA receive requests will be automatically disabled. This error condition can be cleared by clearing the UART error interrupt. If DMA is enabled, then the µDMA controller will trigger an interrupt when a transfer is complete. The interrupt will occur on the UART interrupt vector. Therefore, if interrupts are used for UART operation and DMA is enabled, the UART interrupt handler must be designed to handle the µDMA completion interrupt. See "Micro Direct Memory Access ( $\mu$ DMA)" on page 153 for more details about programming the $\mu$ DMA controller. #### 13.2.9 IrDA SIR block The IrDA SIR block contains an IrDA serial IR (SIR) protocol encoder/decoder. When enabled, the SIR block uses the $\mathtt{UnTx}$ and $\mathtt{UnRx}$ pins for the SIR protocol, which should be connected to an IR transceiver. The SIR block can receive and transmit, but it is only half-duplex so it cannot do both at the same time. Transmission must be stopped before data can be received. The IrDA SIR physical layer specifies a minimum 10-ms delay between transmission and reception. ## 13.3 Initialization and Configuration To use the UARTs, the peripheral clock must be enabled by setting the <code>UARTO</code> or <code>UART1</code> bits in the RCGC1 register. This section discusses the steps that are required to use a UART module. For this example, the UART clock is assumed to be 20 MHz and the desired UART configuration is: - 115200 baud rate - Data length of 8 bits - One stop bit - No parity - FIFOs disabled - No interrupts The first thing to consider when programming the UART is the baud-rate divisor (BRD), since the **UARTIBRD** and **UARTFBRD** registers must be written before the **UARTLCRH** register. Using the equation described in "Baud-Rate Generation" on page 350, the BRD can be calculated: ``` BRD = 20,000,000 / (16 * 115,200) = 10.8507 ``` which means that the DIVINT field of the **UARTIBRD** register (see page 364) should be set to 10. The value to be loaded into the **UARTFBRD** register (see page 365) is calculated by the equation: ``` UARTFBRD[DIVFRAC] = integer(0.8507 * 64 + 0.5) = 54 ``` With the BRD values in hand, the UART configuration is written to the module in the following order: - Disable the UART by clearing the UARTEN bit in the UARTCTL register. - Write the integer portion of the BRD to the UARTIBRD register. - 3. Write the fractional portion of the BRD to the **UARTFBRD** register. - Write the desired serial parameters to the UARTLCRH register (in this case, a value of 0x0000.0060). - 5. Optionally, configure the uDMA channel (see "Micro Direct Memory Access (µDMA)" on page 153) and enable the DMA option(s) in the **UARTDMACTL** register. - 6. Enable the UART by setting the UARTEN bit in the **UARTCTL** register. ## 13.4 Register Map Table 13-1 on page 355 lists the UART registers. The offset listed is a hexadecimal increment to the register's address, relative to that UART's base address: UART0: 0x4000.C000 UART1: 0x4000.D000 Note: The UART must be disabled (see the UARTEN bit in the **UARTCTL** register on page 368) before any of the control registers are reprogrammed. When the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. Table 13-1. UART Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|-----------------|------|-------------|-----------------------------------|-------------| | 0x000 | UARTDR | R/W | 0x0000.0000 | UART Data | 357 | | 0x004 | UARTRSR/UARTECR | R/W | 0x0000.0000 | UART Receive Status/Error Clear | 359 | | 0x018 | UARTFR | RO | 0x0000.0090 | UART Flag | 361 | | 0x020 | UARTILPR | R/W | 0x0000.0000 | UART IrDA Low-Power Register | 363 | | 0x024 | UARTIBRD | R/W | 0x0000.0000 | UART Integer Baud-Rate Divisor | 364 | | 0x028 | UARTFBRD | R/W | 0x0000.0000 | UART Fractional Baud-Rate Divisor | 365 | | 0x02C | UARTLCRH | R/W | 0x0000.0000 | UART Line Control | 366 | | 0x030 | UARTCTL | R/W | 0x0000.0300 | UART Control | 368 | | 0x034 | UARTIFLS | R/W | 0x0000.0012 | UART Interrupt FIFO Level Select | 370 | | 0x038 | UARTIM | R/W | 0x0000.0000 | UART Interrupt Mask | 372 | | 0x03C | UARTRIS | RO | 0x0000.000F | UART Raw Interrupt Status | 374 | | 0x040 | UARTMIS | RO | 0x0000.0000 | UART Masked Interrupt Status | 375 | | 0x044 | UARTICR | W1C | 0x0000.0000 | UART Interrupt Clear | 376 | | 0x048 | UARTDMACTL | R/W | 0x0000.0000 | UART DMA Control | 378 | | 0xFD0 | UARTPeriphID4 | RO | 0x0000.0000 | UART Peripheral Identification 4 | 379 | | 0xFD4 | UARTPeriphID5 | RO | 0x0000.0000 | UART Peripheral Identification 5 | 380 | | 0xFD8 | UARTPeriphID6 | RO | 0x0000.0000 | UART Peripheral Identification 6 | 381 | | 0xFDC | UARTPeriphID7 | RO | 0x0000.0000 | UART Peripheral Identification 7 | 382 | | 0xFE0 | UARTPeriphID0 | RO | 0x0000.0011 | UART Peripheral Identification 0 | 383 | | 0xFE4 | UARTPeriphID1 | RO | 0x0000.0000 | UART Peripheral Identification 1 | 384 | | 0xFE8 | UARTPeriphID2 | RO | 0x0000.0018 | UART Peripheral Identification 2 | 385 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------------|------|-------------|----------------------------------|-------------| | 0xFEC | UARTPeriphID3 | RO | 0x0000.0001 | UART Peripheral Identification 3 | 386 | | 0xFF0 | UARTPCellID0 | RO | 0x0000.000D | UART PrimeCell Identification 0 | 387 | | 0xFF4 | UARTPCellID1 | RO | 0x0000.00F0 | UART PrimeCell Identification 1 | 388 | | 0xFF8 | UARTPCellID2 | RO | 0x0000.0005 | UART PrimeCell Identification 2 | 389 | | 0xFFC | UARTPCellID3 | RO | 0x0000.00B1 | UART PrimeCell Identification 3 | 390 | ## 13.5 Register Descriptions The remainder of this section lists and describes the UART registers, in numerical order by address offset. ## Register 1: UART Data (UARTDR), offset 0x000 This register is the data register (the interface to the FIFOs). When FIFOs are enabled, data written to this location is pushed onto the transmit FIFO. If FIFOs are disabled, data is stored in the transmitter holding register (the bottom word of the transmit FIFO). A write to this register initiates a transmission from the UART. For received data, if the FIFO is enabled, the data byte and the 4-bit status (break, frame, parity, and overrun) is pushed onto the 12-bit wide receive FIFO. If FIFOs are disabled, the data byte and status are stored in the receiving holding register (the bottom word of the receive FIFO). The received data can be retrieved by reading this register. #### **UART Data (UARTDR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | OE | RO | 0 | UART Overrun Error The OE values are defined as follows: | | | | | | <ul> <li>Value Description</li> <li>There has been no data loss due to a FIFO overrun.</li> <li>New data was received when the FIFO was full, resulting in data loss.</li> </ul> | | 10 | BE | RO | 0 | UART Break Error | This bit is set to 1 when a break condition is detected, indicating that the receive data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the received data input goes to a 1 (marking state) and the next valid start bit is received. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does not match the parity defined by bits 2 and 7 of the <b>UARTLCRH</b> register. | | | | | | In FIFO mode, this error is associated with the character at the top of the FIFO. | | 8 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid stop bit (a valid stop bit is 1). | | 7:0 | DATA | R/W | 0 | Data Transmitted or Received | | | | | | When written, the data that is to be transmitted via the UART. When read, the data that was received by the UART. | # Register 2: UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 The **UARTRSR/UARTECR** register is the receive status register/error clear register. In addition to the **UARTDR** register, receive status can also be read from the **UARTRSR** register. If the status is read from this register, then the status information corresponds to the entry read from **UARTDR** prior to reading **UARTRSR**. The status information for overrun is set immediately when an overrun condition occurs. The **UARTRSR** register cannot be written. A write of any value to the **UARTECR** register clears the framing, parity, break, and overrun errors. All the bits are cleared to 0 on reset. #### Read-Only Receive Status (UARTRSR) Register UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x004 Type RO, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | | | | - | | | 1 | 1 | rese | rved | 1 | 1 | | 1 | | | | | Type<br>Reset | RO<br>0 | RO<br>0 | RO | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO | RO<br>0 | | Neset | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved OE | | | | | | | OE | BE | PE | FE | | | | | | | Type<br>Reset | RO<br>0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | OE | RO | 0 | UART Overrun Error | | | | | | When this bit is set to 1, data is received and the FIFO is already full. This bit is cleared to 0 by a write to <b>UARTECR</b> . | | | | | | The FIFO contents remain valid since no further data is written when the FIFO is full, only the contents of the shift register are overwritten. The CPU must now read the data in order to empty the FIFO. | | 2 | BE | RO | 0 | UART Break Error | This bit is set to 1 when a break condition is detected, indicating that the received data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to a 1 (marking state) and the next valid start bit is received. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does not match the parity defined by bits 2 and 7 of the <b>UARTLCRH</b> register. | | | | | | This bit is cleared to 0 by a write to <b>UARTECR</b> . | | 0 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid stop bit (a valid stop bit is 1). | This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. ### Write-Only Error Clear (UARTECR) Register UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x004 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | WO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | WO | 0 | Error Clear | A write to this register of any data clears the framing, parity, break, and overrun flags. ## Register 3: UART Flag (UARTFR), offset 0x018 The UARTFR register is the flag register. After reset, the TXFF, RXFF, and BUSY bits are 0, and TXFE and RXFE bits are 1. ### **UART Flag (UARTFR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x018 Type RO, reset 0x0000.0090 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | TXFE | RO | 1 | UART Transmit FIFO Empty | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled (FEN is 0), this bit is set when the transmit holding register is empty. | | | | | | If the FIFO is enabled (FEN is 1), this bit is set when the transmit FIFO is empty. | | 6 | RXFF | RO | 0 | UART Receive FIFO Full | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is full. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is full. | | 5 | TXFF | RO | 0 | UART Transmit FIFO Full | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | If the FIFO is disabled, this bit is set when the transmit holding register is full. If the FIFO is enabled, this bit is set when the transmit FIFO is full. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXFE | RO | 1 | UART Receive FIFO Empty | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is empty. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is empty. | | 3 | BUSY | RO | 0 | UART Busy | | | | | | When this bit is 1, the UART is busy transmitting data. This bit remains set until the complete byte, including all stop bits, has been sent from the shift register. | | | | | | This bit is set as soon as the transmit FIFO becomes non-empty (regardless of whether UART is enabled). | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 4: UART IrDA Low-Power Register (UARTILPR), offset 0x020 The **UARTILPR** register is an 8-bit read/write register that stores the low-power counter divisor value used to derive the low-power SIR pulse width clock by dividing down the system clock (SysClk). All the bits are cleared to 0 when reset. The internal IrlpBaud16 clock is generated by dividing down SysClk according to the low-power divisor value written to **UARTILPR**. The duration of SIR pulses generated when low-power mode is enabled is three times the period of the IrlpBaud16 clock. The low-power divisor value is calculated as follows: ILPDVSR = SysClk / F<sub>IrLPBaud16</sub> where $F_{\text{IrLPBaud16}}$ is nominally 1.8432 MHz. You must choose the divisor so that $1.42\,\mathrm{MHz} < \mathrm{F}_{\mathtt{IrlPBaud16}} < 2.12\,\mathrm{MHz}$ , which results in a low-power pulse duration of $1.41-2.11\,\mu s$ (three times the period of $\mathtt{IrlPBaud16}$ ). The minimum frequency of $\mathtt{IrlPBaud16}$ ensures that pulses less than one period of $\mathtt{IrlPBaud16}$ are rejected, but that pulses greater than $1.4\,\mu s$ are accepted as valid pulses. Note: Zero is an illegal value. Programming a zero value results in no IrLPBaud16 pulses being generated. ### UART IrDA Low-Power Register (UARTILPR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ILPDVSR | R/W | 0x00 | IrDA Low-Power Divisor | This is an 8-bit low-power divisor value. ### Register 5: UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 The **UARTIBRD** register is the integer part of the baud-rate divisor value. All the bits are cleared on reset. The minimum possible divide ratio is 1 (when **UARTIBRD**=0), in which case the **UARTFBRD** register is ignored. When changing the **UARTIBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 350 for configuration details. #### UART Integer Baud-Rate Divisor (UARTIBRD) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x024 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DIVINT | R/W | 0x0000 | Integer Baud-Rate Divisor | ### Register 6: UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 The **UARTFBRD** register is the fractional part of the baud-rate divisor value. All the bits are cleared on reset. When changing the **UARTFBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 350 for configuration details. ### UART Fractional Baud-Rate Divisor (UARTFBRD) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x028 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | DIVFRAC | R/W | 0x000 | Fractional Baud-Rate Divisor | ### Register 7: UART Line Control (UARTLCRH), offset 0x02C The **UARTLCRH** register is the line control register. Serial parameters such as data length, parity, and stop bit selection are implemented in this register. When updating the baud-rate divisor (UARTIBRD and/or UARTIFRD), the UARTLCRH register must also be written. The write strobe for the baud-rate divisor registers is tied to the UARTLCRH register. #### **UART Line Control (UARTLCRH)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x02C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | SPS | R/W | 0 | UART Stick Parity Select | | | | | | When bits 1, 2, and 7 of <b>UARTLCRH</b> are set, the parity bit is transmitted and checked as a 0. When bits 1 and 7 are set and 2 is cleared, the parity bit is transmitted and checked as a 1. | | | | | | When this bit is cleared, stick parity is disabled. | | 6:5 | WLEN | R/W | 0 | UART Word Length | | | | | | The bits indicate the number of data bits transmitted or received in a frame as follows: | | | | | | Value Description | | | | | | 0x3 8 bits | | | | | | 0x2 7 bits | | | | | | 0x1 6 bits | | | | | | 0x0 5 bits (default) | | 4 | FEN | R/W | 0 | UART Enable FIFOs | | | | | | If this bit is set to 1, transmit and receive FIFO buffers are enabled (FIFO | mode). When cleared to 0, FIFOs are disabled (Character mode). The FIFOs become 1-byte-deep holding registers. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | STP2 | R/W | 0 | UART Two Stop Bits Select If this bit is set to 1, two stop bits are transmitted at the end of a frame. The receive logic does not check for two stop bits being received. | | 2 | EPS | R/W | 0 | UART Even Parity Select If this bit is set to 1, even parity generation and checking is performed during transmission and reception, which checks for an even number of 1s in data and parity bits. When cleared to 0, then odd parity is performed, which checks for an odd number of 1s. This bit has no effect when parity is disabled by the PEN bit. | | 1 | PEN | R/W | 0 | UART Parity Enable If this bit is set to 1, parity checking and generation is enabled; otherwise, parity is disabled and no parity bit is added to the data frame. | | 0 | BRK | R/W | 0 | UART Send Break If this bit is set to 1, a Low level is continually output on the $\mathtt{UnTX}$ output, after completing transmission of the current character. For the proper execution of the break command, the software must set this bit for at least two frames (character periods). For normal use, this bit must be cleared to 0. | ### Register 8: UART Control (UARTCTL), offset 0x030 The **UARTCTL** register is the control register. All the bits are cleared on reset except for the Transmit Enable (TXE) and Receive Enable (RXE) bits, which are set to 1. To enable the UART module, the UARTEN bit must be set to 1. If software requires a configuration change in the module, the UARTEN bit must be cleared before the configuration changes are written. If the UART is disabled during a transmit or receive operation, the current transaction is completed prior to the UART stopping. Note: The UARTCTL register should not be changed while the UART is enabled or else the results are unpredictable. The following sequence is recommended for making changes to the UARTCTL register. - Disable the UART. - 2. Wait for the end of transmission or reception of the current character. - 3. Flush the transmit FIFO by disabling bit 4 (FEN) in the line control register (UARTLCRH). - 4. Reprogram the control register. - Enable the UART. #### **UART Control (UARTCTL)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x030 Type R/W, reset 0x0000.0300 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9 | RXE | R/W | 1 | UART Receive Enable | | | | | | If this bit is set to 1, the receive section of the UART is enabled. When the UART is disabled in the middle of a receive, it completes the current character before stopping. | | | | | | Note: To enable reception, the UARTEN bit must also be set. | | 8 | TXE | R/W | 1 | UART Transmit Enable | | | | | | If this bit is set to 1, the transmit section of the UART is enabled. When the UART is disabled in the middle of a transmission, it completes the current character before stopping. | Note: To enable transmission, the UARTEN bit must also be set. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LBE | R/W | 0 | UART Loop Back Enable | | | | | | If this bit is set to 1, the $\mathtt{UnTX}$ path is fed through the $\mathtt{UnRX}$ path. | | 6:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | SIRLP | R/W | 0 | UART SIR Low Power Mode | | | | | | This bit selects the IrDA encoding mode. If this bit is cleared to 0, low-level bits are transmitted as an active High pulse with a width of 3/16th of the bit period. If this bit is set to 1, low-level bits are transmitted with a pulse width which is 3 times the period of the IrLPBaud16 input signal, regardless of the selected bit rate. Setting this bit uses less power, but might reduce transmission distances. See page 363 for more information. | | 1 | SIREN | R/W | 0 | UART SIR Enable | | | | | | If this bit is set to 1, the IrDA SIR block is enabled, and the UART will transmit and receive data using SIR protocol. | | 0 | UARTEN | R/W | 0 | UART Enable | | | | | | If this bit is set to 1, the UART is enabled. When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping. | ### Register 9: UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 The **UARTIFLS** register is the interrupt FIFO level select register. You can use this register to define the FIFO level at which the TXRIS and RXRIS bits in the **UARTRIS** register are triggered. The interrupts are generated based on a transition through a level rather than being based on the level. That is, the interrupts are generated when the fill level progresses through the trigger level. For example, if the receive trigger level is set to the half-way mark, the interrupt is triggered as the module is receiving the 9th character. Out of reset, the TXIFLSEL and RXIFLSEL bits are configured so that the FIFOs trigger an interrupt at the half-way mark. #### UART Interrupt FIFO Level Select (UARTIFLS) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x034 Type R/W, reset 0x0000.0012 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:3 | RXIFLSEL | R/W | 0x2 | UART Receive Interrupt FIFO Level Select | The trigger points for the receive interrupt are as follows: Value Description 0x0 RX FIFO ≥ 1/8 full 0x1 RX FIFO ≥ ½ full 0x2 RX FIFO ≥ ½ full (default) 0x3 RX FIFO ≥ ¾ full 0x4 RX FIFO ≥ 7/8 full 0x5-0x7 Reserved | Bit/Field | Name | Type | Reset | Description | | | | | | |-----------|----------|------|-------|---------------------------------------------------------------|--|--|--|--|--| | 2:0 | TXIFLSEL | R/W | 0x2 | UART Transmit Interrupt FIFO Level Select | | | | | | | | | | | The trigger points for the transmit interrupt are as follows: | | | | | | | | | | | Value Description | | | | | | | | | | | 0x0 TX FIFO ≤ 1/8 full | | | | | | | | | | | 0x1 TX FIFO ≤ ¼ full | | | | | | | | | | | 0x2 TX FIFO ≤ ½ full (default) | | | | | | | | | | | 0x3 TX FIFO ≤ ¾ full | | | | | | | | | | | 0x4 TX FIFO ≤ 7/8 full | | | | | | | | | | | 0x5-0x7 Reserved | | | | | | ## Register 10: UART Interrupt Mask (UARTIM), offset 0x038 The **UARTIM** register is the interrupt mask set/clear register. On a read, this register gives the current value of the mask on the relevant interrupt. Writing a 1 to a bit allows the corresponding raw interrupt signal to be routed to the interrupt controller. Writing a 0 prevents the raw interrupt signal from being sent to the interrupt controller. ### UART Interrupt Mask (UARTIM) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x038 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|----------|----|----|----|----|------|------|------|------|------|------|------|----|------|------|----| | | | | ' | | 1 | | | rese | rved | | 1 | | | | | • | | Type - | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | | rese | rved | | | Type | RO | RO | RO | RO | RO | R/W RO | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEIM | R/W | 0 | UART Overrun Error Interrupt Mask On a read, the current mask for the OEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the OEIM interrupt to the interrupt controller. | | 9 | BEIM | R/W | 0 | UART Break Error Interrupt Mask On a read, the current mask for the BEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the BEIM interrupt to the interrupt controller. | | 8 | PEIM | R/W | 0 | UART Parity Error Interrupt Mask | | | | | | On a read, the current mask for the PEIM interrupt is returned. Setting this bit to 1 promotes the PEIM interrupt to the interrupt controller. | | 7 | FEIM | R/W | 0 | UART Framing Error Interrupt Mask | | | | | | On a read, the current mask for the FEIM interrupt is returned. Setting this bit to 1 promotes the FEIM interrupt to the interrupt controller. | | 6 | RTIM | R/W | 0 | UART Receive Time-Out Interrupt Mask | | | | | | On a read, the current mask for the RTIM interrupt is returned. Setting this bit to 1 promotes the RTIM interrupt to the interrupt controller. | | 5 | TXIM | R/W | 0 | UART Transmit Interrupt Mask | | | | | | On a read, the current mask for the TXIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the TXIM interrupt to the interrupt controller. | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXIM | R/W | 0 | UART Receive Interrupt Mask | | | | | | On a read, the current mask for the ${\tt RXIM}$ interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt RXIM}$ interrupt to the interrupt controller. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 11: UART Raw Interrupt Status (UARTRIS), offset 0x03C The **UARTRIS** register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt. A write has no effect. ### **UART Raw Interrupt Status (UARTRIS)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x03C Type RO, reset 0x0000.000F | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OERIS | RO | 0 | UART Overrun Error Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 9 | BERIS | RO | 0 | UART Break Error Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 8 | PERIS | RO | 0 | UART Parity Error Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 7 | FERIS | RO | 0 | UART Framing Error Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 6 | RTRIS | RO | 0 | UART Receive Time-Out Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 5 | TXRIS | RO | 0 | UART Transmit Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 4 | RXRIS | RO | 0 | UART Receive Raw Interrupt Status Gives the raw interrupt state (prior to masking) of this interrupt. | | 3:0 | reserved | RO | 0xF | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 12: UART Masked Interrupt Status (UARTMIS), offset 0x040 The **UARTMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. **UART Masked Interrupt Status (UARTMIS)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x040 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEMIS | RO | 0 | UART Overrun Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 9 | BEMIS | RO | 0 | UART Break Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 8 | PEMIS | RO | 0 | UART Parity Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 7 | FEMIS | RO | 0 | UART Framing Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 6 | RTMIS | RO | 0 | UART Receive Time-Out Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 5 | TXMIS | RO | 0 | UART Transmit Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 4 | RXMIS | RO | 0 | UART Receive Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 13: UART Interrupt Clear (UARTICR), offset 0x044 The **UARTICR** register is the interrupt clear register. On a write of 1, the corresponding interrupt (both raw interrupt and masked interrupt, if enabled) is cleared. A write of 0 has no effect. **UART Interrupt Clear (UARTICR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x044 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEIC | W1C | 0 | Overrun Error Interrupt Clear The OEIC values are defined as follows: Value Description 0 No effect on the interrupt. 1 Clears interrupt. | | 9 | BEIC | W1C | 0 | Break Error Interrupt Clear The BEIC values are defined as follows: Value Description 0 No effect on the interrupt. 1 Clears interrupt. | | 8 | PEIC | W1C | 0 | Parity Error Interrupt Clear The PEIC values are defined as follows: | Value Description - No effect on the interrupt. - Clears interrupt. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FEIC | W1C | 0 | Framing Error Interrupt Clear | | | | | | The FEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 6 | RTIC | W1C | 0 | Receive Time-Out Interrupt Clear | | | | | | The RTIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 5 | TXIC | W1C | 0 | Transmit Interrupt Clear | | | | | | The TXIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 4 | RXIC | W1C | 0 | Receive Interrupt Clear | | | | | | The RXIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 14: UART DMA Control (UARTDMACTL), offset 0x048 The **UARTDMACTL** register is the DMA control register. ### UART DMA Control (UARTDMACTL) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x048 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | DMAERR | R/W | 0 | DMA on Error | | | | | | If this bit is set to 1, DMA receive requests are automatically disabled when a receive error occurs. | | 1 | TXDMAE | R/W | 0 | Transmit DMA Enable | | | | | | If this bit is set to 1, DMA for the transmit FIFO is enabled. | | 0 | RXDMAE | R/W | 0 | Receive DMA Enable | | | | | | If this bit is set to 1, DMA for the receive FIFO is enabled. | ### Register 15: UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 4 (UARTPeriphID4) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x0000 | UART Peripheral ID Register[7:0] | ### Register 16: UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 5 (UARTPeriphID5) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x0000 | UART Peripheral ID Register[15:8] | ## Register 17: UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 6 (UARTPeriphID6) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x0000 | UART Peripheral ID Register[23:16] | ### Register 18: UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 7 (UARTPeriphID7) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x0000 | UART Peripheral ID Register[31:24] | ## Register 19: UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 0 (UARTPeriphID0) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE0 Type RO, reset 0x0000.0011 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x11 | UART Peripheral ID Register[7:0] | ## Register 20: UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 1 (UARTPeriphID1) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | UART Peripheral ID Register[15:8] | ### Register 21: UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 2 (UARTPeriphID2) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | UART Peripheral ID Register[23:16] | ## Register 22: UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 3 (UARTPeriphID3) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | UART Peripheral ID Register[31:24] | ## Register 23: UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 0 (UARTPCellID0) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | UART PrimeCell ID Register[7:0] | ## Register 24: UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 1 (UARTPCellID1) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | UART PrimeCell ID Register[15:8] | ### Register 25: UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 2 (UARTPCellID2) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | UART PrimeCell ID Register[23:16] | ## Register 26: UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 3 (UARTPCellID3) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | UART PrimeCell ID Register[31:24] | # 14 Synchronous Serial Interface (SSI) The Stellaris<sup>®</sup> Synchronous Serial Interface (SSI) is a master or slave interface for synchronous serial communication with peripheral devices that have either Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces. The Stellaris® SSI module has the following features: - Master or slave operation - Support for Direct Memory Access (DMA) - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing ## 14.1 Block Diagram Figure 14-1. SSI Module Block Diagram ## 14.2 Functional Description The SSI performs serial-to-parallel conversion on data received from a peripheral device. The CPU accesses data, control, and status information. The transmit and receive paths are buffered with internal FIFO memories allowing up to eight 16-bit values to be stored independently in both transmit and receive modes. The SSI also supports the DMA interface. The transmit and receive FIFOs can be programmed as destination/source addresses in the DMA module. DMA operation is enabled by setting the appropriate bit(s) in the **SSIDMACTL** register (see page 417). #### 14.2.1 Bit Rate Generation The SSI includes a programmable bit rate clock divider and prescaler to generate the serial output clock. Bit rates are supported to MHz and higher, although maximum bit rate is determined by peripheral devices. The serial bit rate is derived by dividing down the input clock (FSysClk). The clock is first divided by an even prescale value CPSDVSR from 2 to 254, which is programmed in the **SSI Clock Prescale** (**SSICPSR**) register (see page 411). The clock is further divided by a value from 1 to 256, which is 1 + SCR, where SCR is the value programmed in the **SSI Control0 (SSICR0)** register (see page 404). The frequency of the output clock SSIClk is defined by: ``` SSIClk = FSysClk / (CPSDVSR * (1 + SCR)) ``` Note: Although the SSIClk transmit clock can theoretically be 25 MHz, the module may not be able to operate at that speed. For master mode, the system clock must be at least two times faster than the SSIClk. For slave mode, the system clock must be at least 12 times faster than the SSIClk. See "Synchronous Serial Interface (SSI)" on page 537 to view SSI timing parameters. ### 14.2.2 FIFO Operation ### 14.2.2.1 Transmit FIFO The common transmit FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. The CPU writes data to the FIFO by writing the **SSI Data (SSIDR)** register (see page 408), and data is stored in the FIFO until it is read out by the transmission logic. When configured as a master or a slave, parallel data is written into the transmit FIFO prior to serial conversion and transmission to the attached slave or master, respectively, through the SSITX pin. ### 14.2.2.2 Receive FIFO The common receive FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. Received data from the serial interface is stored in the buffer until read out by the CPU, which accesses the read FIFO by reading the **SSIDR** register. When configured as a master or slave, serial data received through the SSIRx pin is registered prior to parallel loading into the attached slave or master receive FIFO, respectively. ### 14.2.3 Interrupts The SSI can generate interrupts when the following conditions are observed: - Transmit FIFO service - Receive FIFO service - Receive FIFO time-out - Receive FIFO overrun All of the interrupt events are ORed together before being sent to the interrupt controller, so the SSI can only generate a single interrupt request to the controller at any given time. You can mask each of the four individual maskable interrupts by setting the appropriate bits in the **SSI Interrupt Mask** (**SSIIM**) register (see page 412). Setting the appropriate mask bit to 1 enables the interrupt. Provision of the individual outputs, as well as a combined interrupt output, allows use of either a global interrupt service routine, or modular device drivers to handle interrupts. The transmit and receive dynamic dataflow interrupts have been separated from the status interrupts so that data can be read or written in response to the FIFO trigger levels. The status of the individual interrupt sources can be read from the **SSI Raw Interrupt Status (SSIRIS)** and **SSI Masked Interrupt Status (SSIMIS)** registers (see page 414 and page 415, respectively). #### 14.2.4 Frame Formats Each data frame is between 4 and 16 bits long, depending on the size of data programmed, and is transmitted starting with the MSB. There are three basic frame types that can be selected: - Texas Instruments synchronous serial - Freescale SPI - MICROWIRE For all three formats, the serial clock (SSIClk) is held inactive while the SSI is idle, and SSIClk transitions at the programmed frequency only during active transmission or reception of data. The idle state of SSIClk is utilized to provide a receive timeout indication that occurs when the receive FIFO still contains data after a timeout period. For Freescale SPI and MICROWIRE frame formats, the serial frame (SSIFss) pin is active Low, and is asserted (pulled down) during the entire transmission of the frame. For Texas Instruments synchronous serial frame format, the SSIFss pin is pulsed for one serial clock period starting at its rising edge, prior to the transmission of each frame. For this frame format, both the SSI and the off-chip slave device drive their output data on the rising edge of SSIClk, and latch data from the other device on the falling edge. Unlike the full-duplex transmission of the other two frame formats, the MICROWIRE format uses a special master-slave messaging technique, which operates at half-duplex. In this mode, when a frame begins, an 8-bit control message is transmitted to the off-chip slave. During this transmit, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the requested data. The returned data can be 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. ## 14.2.4.1 Texas Instruments Synchronous Serial Frame Format Figure 14-2 on page 394 shows the Texas Instruments synchronous serial frame format for a single transmitted frame. Figure 14-2. TI Synchronous Serial Frame Format (Single Transfer) In this mode, SSIC1k and SSIFSS are forced Low, and the transmit data line SSITX is tristated whenever the SSI is idle. Once the bottom entry of the transmit FIFO contains data, SSIFSS is pulsed High for one SSIC1k period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of SSIC1k, the MSB of the 4 to 16-bit data frame is shifted out on the SSITX pin. Likewise, the MSB of the received data is shifted onto the SSIRX pin by the off-chip serial slave device. Both the SSI and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each SSIClk. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of SSIClk after the LSB has been latched. Figure 14-3 on page 394 shows the Texas Instruments synchronous serial frame format when back-to-back frames are transmitted. Figure 14-3. TI Synchronous Serial Frame Format (Continuous Transfer) #### 14.2.4.2 Freescale SPI Frame Format The Freescale SPI interface is a four-wire interface where the SSIFss signal behaves as a slave select. The main feature of the Freescale SPI format is that the inactive state and phase of the SSIClk signal are programmable through the SPO and SPH bits within the **SSISCR0** control register. #### SPO Clock Polarity Bit When the SPO clock polarity control bit is Low, it produces a steady state Low value on the SSIClk pin. If the SPO bit is High, a steady state High value is placed on the SSIClk pin when data is not being transferred. #### SPH Phase Control Bit The SPH phase control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. When the SPH phase control bit is Low, data is captured on the first clock edge transition. If the SPH bit is High, data is captured on the second clock edge transition. #### 14.2.4.3 Freescale SPI Frame Format with SPO=0 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=0 and SPH=0 are shown in Figure 14-4 on page 395 and Figure 14-5 on page 395. Figure 14-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 Note: Q is undefined. Figure 14-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. This causes slave data to be enabled onto the SSIRx input line of the master. The master SSITx output pad is enabled. One half SSIC1k period later, valid master data is transferred to the SSITx pin. Now that both the master and slave data have been set, the SSIC1k master clock pin goes High after one further half SSIC1k period. The data is now captured on the rising and propagated on the falling edges of the SSIClk signal. In the case of a single word transmission, after all bits of the data word have been transferred, the SSIFss line is returned to its idle High state one SSIC1k period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the ${\tt SSIFss}$ signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 14.2.4.4 Freescale SPI Frame Format with SPO=0 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=0 and SPH=1 is shown in Figure 14-6 on page 396, which covers both single and continuous transfers. Figure 14-6. Freescale SPI Frame Format with SPO=0 and SPH=1 Note: Q is undefined. In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. The master SSITx output is enabled. After a further one half SSIClk period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the SSIClk is enabled with a rising edge transition. Data is then captured on the falling edges and propagated on the rising edges of the SSIC1k signal. In the case of a single word transfer, after all bits have been transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 14.2.4.5 Freescale SPI Frame Format with SPO=1 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=1 and SPH=0 are shown in Figure 14-7 on page 397 and Figure 14-8 on page 397. Figure 14-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 Note: Q is undefined. Figure 14-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 In this configuration, during idle periods: - SSIC1k is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low, which causes slave data to be immediately transferred onto the SSIRx line of the master. The master SSITx output pad is enabled. One half period later, valid master data is transferred to the $\mathtt{SSITx}$ line. Now that both the master and slave data have been set, the $\mathtt{SSIClk}$ master clock pin becomes Low after one further half $\mathtt{SSIClk}$ period. This means that data is captured on the falling edges and propagated on the rising edges of the $\mathtt{SSIClk}$ signal. In the case of a single word transmission, after all bits of the data word are transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the SSIFss signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 14.2.4.6 Freescale SPI Frame Format with SPO=1 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=1 and SPH=1 is shown in Figure 14-9 on page 398, which covers both single and continuous transfers. Figure 14-9. Freescale SPI Frame Format with SPO=1 and SPH=1 Note: Q is undefined. In this configuration, during idle periods: - SSIC1k is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. The master SSITx output pad is enabled. After a further one-half SSIClk period, both master and slave data are enabled onto their respective transmission lines. At the same time, SSIClk is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the SSIClk signal. After all bits have been transferred, in the case of a single word transmission, the SSIFss line is returned to its idle high state one SSIClk period after the last bit has been captured. For continuous back-to-back transmissions, the SSIFss pin remains in its active Low state, until the final bit of the last word has been captured, and then returns to its idle state as described above. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 14.2.4.7 MICROWIRE Frame Format Figure 14-10 on page 399 shows the MICROWIRE frame format, again for a single frame. Figure 14-11 on page 400 shows the same format when back-to-back frames are transmitted. Figure 14-10. MICROWIRE Frame Format (Single Frame) MICROWIRE format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the SSI to the off-chip slave device. During this transmission, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low A transmission is triggered by writing a control byte to the transmit FIFO. The falling edge of SSIFss causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the SSITxpin. SSIFss remains Low for the duration of the frame transmission. The SSIRxpin pin remains tristated during this transmission. The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each SSIClk. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the SSI. Each bit is driven onto the SSIRx line on the falling edge of SSIClk. The SSI in turn latches each bit on the rising edge of SSIClk. At the end of the frame, for single transfers, the SSIFss signal is pulled High one clock period after the last bit has been latched in the receive serial shifter, which causes the data to be transferred to the receive FIFO. Note: The off-chip slave device can tristate the receive line either on the falling edge of SSIC1k after the LSB has been latched by the receive shifter, or when the SSIFss pin goes High. For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the SSIFSS line is continuously asserted (held Low) and transmission of data occurs back-to-back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge of SSIClk, after the LSB of the frame has been latched into the SSI. Figure 14-11. MICROWIRE Frame Format (Continuous Transfer) In the MICROWIRE mode, the SSI slave samples the first bit of receive data on the rising edge of SSIClk after SSIFss has gone Low. Masters that drive a free-running SSIClk must ensure that the SSIFss signal has sufficient setup and hold margins with respect to the rising edge of SSIClk. Figure 14-12 on page 400 illustrates these setup and hold time requirements. With respect to the SSIClk rising edge on which the first bit of receive data is to be sampled by the SSI slave, SSIFSS must have a setup of at least two times the period of SSIClk on which the SSI operates. With respect to the SSIClk rising edge previous to this edge, SSIFSS must have a hold of at least one SSIClk period. Figure 14-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements ### 14.2.5 DMA Operation The SSI peripheral provides an interface connected to the $\mu$ DMA controller. The DMA operation of the SSI is enabled through the **SSI DMA Control (SSIDMACTL)** register. When DMA operation is enabled, the SSI will assert a DMA request on the receive or transmit channel when the associated FIFO can transfer data. For the receive channel, a single transfer request is asserted whenever there is any data in the receive FIFO. A burst transfer request is asserted whenever the amount of data in the receive FIFO is 4 or more items. For the transmit channel, a single transfer request is asserted whenever there is at least one empty location in the transmit FIFO. The burst request is asserted whenever the transmit FIFO has 4 or more empty slots. The single and burst DMA transfer requests are handled automatically by the $\mu$ DMA controller depending how the DMA channel is configured. To enable DMA operation for the receive channel, the RXDMAE bit of the **DMA Control (SSIDMACTL)** register should be set. To enable DMA operation for the transmit channel, the TXDMAE bit of **SSIDMACTL** should be set. If DMA is enabled, then the $\mu$ DMA controller will trigger an interrupt when a transfer is complete. The interrupt will occur on the SSI interrupt vector. Therefore, if interrupts are used for SSI operation and DMA is enabled, the SSI interrupt handler must be designed to handle the $\mu$ DMA completion interrupt. See "Micro Direct Memory Access ( $\mu$ DMA)" on page 153 for more details about programming the $\mu$ DMA controller. ### 14.3 Initialization and Configuration To use the SSI, its peripheral clock must be enabled by setting the SSI bit in the RCGC1 register. For each of the frame formats, the SSI is configured using the following steps: - Ensure that the SSE bit in the SSICR1 register is disabled before making any configuration changes. - 2. Select whether the SSI is a master or slave: - a. For master operations, set the **SSICR1** register to 0x0000.0000. - **b.** For slave mode (output enabled), set the **SSICR1** register to 0x0000.0004. - c. For slave mode (output disabled), set the **SSICR1** register to 0x0000.000C. - Configure the clock prescale divisor by writing the SSICPSR register. - 4. Write the **SSICR0** register with the following configuration: - Serial clock rate (SCR) - Desired clock phase/polarity, if using Freescale SPI mode (SPH and SPO) - The protocol mode: Freescale SPI, TI SSF, MICROWIRE (FRF) - The data size (DSS) - 5. Optionally, configure the uDMA channel (see "Micro Direct Memory Access (µDMA)" on page 153) and enable the DMA option(s) in the **SSIDMACTL** register. - 6. Enable the SSI by setting the SSE bit in the SSICR1 register. As an example, assume the SSI must be configured to operate with the following parameters: - Master operation - Freescale SPI mode (SPO=1, SPH=1) - 1 Mbps bit rate - 8 data bits Assuming the system clock is 20 MHz, the bit rate calculation would be: In this case, if CPSDVSR=2, SCR must be 9. The configuration sequence would be as follows: - 1. Ensure that the SSE bit in the SSICR1 register is disabled. - 2. Write the **SSICR1** register with a value of 0x0000.0000. - 3. Write the **SSICPSR** register with a value of 0x0000.0002. - 4. Write the **SSICR0** register with a value of 0x0000.09C7. - 5. The SSI is then enabled by setting the SSE bit in the SSICR1 register to 1. # 14.4 Register Map Table 14-1 on page 402 lists the SSI registers. The offset listed is a hexadecimal increment to the register's address, relative to that SSI module's base address: SSI0: 0x4000.8000 Note: The SSI must be disabled (see the SSE bit in the **SSICR1** register) before any of the control registers are reprogrammed. Table 14-1. SSI Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|--------------|------|-------------|---------------------------------|-------------| | 0x000 | SSICR0 | R/W | 0x0000.0000 | SSI Control 0 | 404 | | 0x004 | SSICR1 | R/W | 0x0000.0000 | SSI Control 1 | 406 | | 0x008 | SSIDR | R/W | 0x0000.0000 | SSI Data | 408 | | 0x00C | SSISR | RO | 0x0000.0003 | SSI Status | 409 | | 0x010 | SSICPSR | R/W | 0x0000.0000 | SSI Clock Prescale | 411 | | 0x014 | SSIIM | R/W | 0x0000.0000 | SSI Interrupt Mask | 412 | | 0x018 | SSIRIS | RO | 0x0000.0008 | SSI Raw Interrupt Status | 414 | | 0x01C | SSIMIS | RO | 0x0000.0000 | SSI Masked Interrupt Status | 415 | | 0x020 | SSIICR | W1C | 0x0000.0000 | SSI Interrupt Clear | 416 | | 0x024 | SSIDMACTL | R/W | 0x0000.0000 | SSI DMA Control | 417 | | 0xFD0 | SSIPeriphID4 | RO | 0x0000.0000 | SSI Peripheral Identification 4 | 418 | | 0xFD4 | SSIPeriphID5 | RO | 0x0000.0000 | SSI Peripheral Identification 5 | 419 | | 0xFD8 | SSIPeriphID6 | RO | 0x0000.0000 | SSI Peripheral Identification 6 | 420 | | 0xFDC | SSIPeriphID7 | RO | 0x0000.0000 | SSI Peripheral Identification 7 | 421 | | 0xFE0 | SSIPeriphID0 | RO | 0x0000.0022 | SSI Peripheral Identification 0 | 422 | | 0xFE4 | SSIPeriphID1 | RO | 0x0000.0000 | SSI Peripheral Identification 1 | 423 | | 0xFE8 | SSIPeriphID2 | RO | 0x0000.0018 | SSI Peripheral Identification 2 | 424 | | 0xFEC | SSIPeriphID3 | RO | 0x0000.0001 | SSI Peripheral Identification 3 | 425 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-------------|------|-------------|--------------------------------|-------------| | 0xFF0 | SSIPCellID0 | RO | 0x0000.000D | SSI PrimeCell Identification 0 | 426 | | 0xFF4 | SSIPCellID1 | RO | 0x0000.00F0 | SSI PrimeCell Identification 1 | 427 | | 0xFF8 | SSIPCellID2 | RO | 0x0000.0005 | SSI PrimeCell Identification 2 | 428 | | 0xFFC | SSIPCellID3 | RO | 0x0000.00B1 | SSI PrimeCell Identification 3 | 429 | # 14.5 Register Descriptions The remainder of this section lists and describes the SSI registers, in numerical order by address offset. # Register 1: SSI Control 0 (SSICR0), offset 0x000 SSICR0 is control register 0 and contains bit fields that control various functions within the SSI module. Functionality such as protocol mode, clock rate, and data size are configured in this register. ### SSI Control 0 (SSICR0) SSI0 base: 0x4000.8000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:8 | SCR | R/W | 0x0000 | SSI Serial Clock Rate | | | | | | The value ${\tt SCR}$ is used to generate the transmit and receive bit rate of the SSI. The bit rate is: | | | | | | BR=FSSIClk/(CPSDVSR * (1 + SCR)) | | | | | | where CPSDVSR is an even value from 2-254 programmed in the SSICPSR register, and SCR is a value from 0-255. | | 7 | SPH | R/W | 0 | SSI Serial Clock Phase | | | | | | This bit is only applicable to the Freescale SPI Format. | | | | | | The SPH control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. | | | | | | When the SPH bit is 0, data is captured on the first clock edge transition. If SPH is 1, data is captured on the second clock edge transition. | | 6 | SPO | R/W | 0 | SSI Serial Clock Polarity | This bit is only applicable to the Freescale SPI Format. When the SPO bit is 0, it produces a steady state Low value on the SSIC1k pin. If SPO is 1, a steady state High value is placed on the SSIC1k pin when data is not being transferred. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------------| | 5:4 | FRF | R/W | 0x0 | SSI Frame Format Select | | | | | | The FRF values are defined as follows: | | | | | | Value Frame Format | | | | | | 0x0 Freescale SPI Frame Format | | | | | | 0x1 Texas Intruments Synchronous Serial Frame Format | | | | | | 0x2 MICROWIRE Frame Format | | | | | | 0x3 Reserved | | 3:0 | DSS | R/W | 0x00 | SSI Data Size Select | | | | | | The DSS values are defined as follows: | | | | | | Value Data Size | | | | | | 0x0-0x2 Reserved | | | | | | 0x3 4-bit data | | | | | | 0x4 5-bit data | | | | | | 0x5 6-bit data | | | | | | 0x6 7-bit data | | | | | | 0x7 8-bit data | | | | | | 0x8 9-bit data | | | | | | 0x9 10-bit data | | | | | | 0xA 11-bit data | | | | | | 0xB 12-bit data | | | | | | 0xC 13-bit data | | | | | | 0xD 14-bit data | | | | | | 0xE 15-bit data | | | | | | 0xF 16-bit data | ### Register 2: SSI Control 1 (SSICR1), offset 0x004 SSICR1 is control register 1 and contains bit fields that control various functions within the SSI module. Master and slave mode functionality is controlled by this register. ### SSI Control 1 (SSICR1) SSI0 base: 0x4000.8000 Dit/Eiold 3 Nomo SOD Offset 0x004 Type R/W, reset 0x0000.0000 Dooot 0 R/W | DIL | /Fielu | Name | туре | Reset | Description | |-----|--------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 31:4 | reserved | RO | | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Description This bit is relevant only in the Slave mode (MS=1). In multiple-slave systems, it is possible for the SSI master to broadcast a message to all slaves in the system while ensuring that only one slave drives data onto the serial output line. In such systems, the TXD lines from multiple slaves could be tied together. To operate in such a system, the SOD bit can be configured so that the SSI slave does not drive the SSITx pin. The SOD values are defined as follows: SSI Slave Mode Output Disable #### Value Description - SSI can drive SSITx output in Slave Output mode. - SSI must not drive the ${\tt SSITx}$ output in Slave mode. 2 MS R/W 0 SSI Master/Slave Select > This bit selects Master or Slave mode and can be modified only when SSI is disabled (SSE=0). The MS values are defined as follows: #### Value Description - Device configured as a master. - Device configured as a slave. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------| | 1 | SSE | R/W | 0 | SSI Synchronous Serial Port Enable | | | | | | Setting this bit enables SSI operation. | | | | | | The SSE values are defined as follows: | | | | | | Value Description | | | | | | 0 SSI operation disabled. | | | | | | 1 SSI operation enabled. | | | | | | Note: This bit must be set to 0 before any control registers are reprogrammed. | | 0 | LBM | R/W | 0 | SSI Loopback Mode | | | | | | Setting this bit enables Loopback Test mode. | | | | | | The LBM values are defined as follows: | Value Description - 0 Normal serial port operation enabled. - Output of the transmit serial shift register is connected internally to the input of the receive serial shift register. ### Register 3: SSI Data (SSIDR), offset 0x008 **SSIDR** is the data register and is 16-bits wide. When **SSIDR** is read, the entry in the receive FIFO (pointed to by the current FIFO read pointer) is accessed. As data values are removed by the SSI receive logic from the incoming data frame, they are placed into the entry in the receive FIFO (pointed to by the current FIFO write pointer). When **SSIDR** is written to, the entry in the transmit FIFO (pointed to by the write pointer) is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. It is loaded into the transmit serial shifter, then serially shifted out onto the SSITX pin at the programmed bit rate. When a data size of less than 16 bits is selected, the user must right-justify data written to the transmit FIFO. The transmit logic ignores the unused bits. Received data less than 16 bits is automatically right-justified in the receive buffer. When the SSI is programmed for MICROWIRE frame format, the default size for transmit data is eight bits (the most significant byte is ignored). The receive data size is controlled by the programmer. The transmit FIFO and the receive FIFO are not cleared even when the SSE bit in the **SSICR1** register is set to zero. This allows the software to fill the transmit FIFO before enabling the SSI. #### SSI Data (SSIDR) SSI0 base: 0x4000.8000 Offset 0x008 D:4/E: -1-4 Type R/W, reset 0x0000.0000 D--- | Bivrieiu | Name | туре | Reset | Description | |----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DATA | R/W | 0x0000 | SSI Receive/Transmit Data | A read operation reads the receive FIFO. A write operation writes the transmit FIFO. Software must right-justify data when the SSI is programmed for a data size that is less than 16 bits. Unused bits at the top are ignored by the transmit logic. The receive logic automatically right-justifies the data. # Register 4: SSI Status (SSISR), offset 0x00C **SSISR** is a status register that contains bits that indicate the FIFO fill status and the SSI busy status. ### SSI Status (SSISR) SSI0 base: 0x4000.8000 Offset 0x00C Type RO, reset 0x0000.0003 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----|----|----------|----|------|-------|----|----|-----|-----|-----|-----|-----| | | | ' | ' | ' | | ' ' | | rese | erved | ' | ' | ' | | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | ' | 1 | | reserved | | ' | | ' | 1 | BSY | RFF | RNE | TNF | TFE | | Туре | RO R0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | BSY | RO | 0 | SSI Busy Bit | | | | | | The BSY values are defined as follows: | | | | | | Value Description | | | | | | 0 SSI is idle. | | | | | | SSI is currently transmitting and/or receiving a frame, or the transmit FIFO is not empty. | | 3 | RFF | RO | 0 | SSI Receive FIFO Full | | | | | | The RFF values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is not full. | | | | | | 1 Receive FIFO is full. | | 2 | RNE | RO | 0 | SSI Receive FIFO Not Empty | | | | | | The RNE values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is empty. | | | | | | 1 Receive FIFO is not empty. | | 1 | TNF | RO | 1 | SSI Transmit FIFO Not Full | | | | - | | The TNF values are defined as follows: | | | | | | Value Description | | | | | | 0 Transmit FIFO is full. | Transmit FIFO is not full. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------| | 0 | TFE | R0 | 1 | SSI Transmit FIFO Empty | | | | | | The ${\tt TFE}$ values are defined as follows: | | | | | | Value Description | | | | | | 0 Transmit FIFO is not empty. | | | | | | 1 Transmit FIFO is empty. | ### Register 5: SSI Clock Prescale (SSICPSR), offset 0x010 SSICPSR is the clock prescale register and specifies the division factor by which the system clock must be internally divided before further use. The value programmed into this register must be an even number between 2 and 254. The least-significant bit of the programmed number is hard-coded to zero. If an odd number is written to this register, data read back from this register has the least-significant bit as zero. #### SSI Clock Prescale (SSICPSR) SSI0 base: 0x4000.8000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CPSDVSR | R/W | 0x00 | SSI Clock Prescale Divisor | This value must be an even number from 2 to 254, depending on the frequency of SSIClk. The LSB always returns 0 on reads. ### Register 6: SSI Interrupt Mask (SSIIM), offset 0x014 The SSIIM register is the interrupt mask set or clear register. It is a read/write register and all bits are cleared to 0 on reset. On a read, this register gives the current value of the mask on the relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the corresponding mask. #### SSI Interrupt Mask (SSIIM) SSI0 base: 0x4000.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXIM | R/W | 0 | SSI Transmit FIFO Interrupt Mask | | | | | | The TXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 TX FIFO half-full or less condition interrupt is masked. | | | | | | 1 TX FIFO half-full or less condition interrupt is not masked. | | 2 | RXIM | R/W | 0 | SSI Receive FIFO Interrupt Mask | | | | | | The RXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO half-full or more condition interrupt is masked. | | | | | | 1 RX FIFO half-full or more condition interrupt is not masked. | | 1 | RTIM | R/W | 0 | SSI Receive Time-Out Interrupt Mask | | | | | | The RTIM values are defined as follows: | | | | | | | #### Value Description - RX FIFO time-out interrupt is masked. - RX FIFO time-out interrupt is not masked. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|--------------------------------------------| | 0 | RORIM | R/W | 0 | SSI Receive Overrun Interrupt Mask | | | | | | The RORIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO overrun interrupt is masked. | | | | | | 1 RX FIFO overrun interrupt is not masked. | # Register 7: SSI Raw Interrupt Status (SSIRIS), offset 0x018 The SSIRIS register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt prior to masking. A write has no effect. ### SSI Raw Interrupt Status (SSIRIS) SSI0 base: 0x4000.8000 Offset 0x018 Type RO, reset 0x0000.0008 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXRIS | RO | 1 | SSI Transmit FIFO Raw Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXRIS | RO | 0 | SSI Receive FIFO Raw Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTRIS | RO | 0 | SSI Receive Time-Out Raw Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORRIS | RO | 0 | SSI Receive Overrun Raw Interrupt Status Indicates that the receive FIFO has overflowed, when set. | # Register 8: SSI Masked Interrupt Status (SSIMIS), offset 0x01C The **SSIMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. SSI Masked Interrupt Status (SSIMIS) SSI0 base: 0x4000.8000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXMIS | RO | 0 | SSI Transmit FIFO Masked Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXMIS | RO | 0 | SSI Receive FIFO Masked Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTMIS | RO | 0 | SSI Receive Time-Out Masked Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORMIS | RO | 0 | SSI Receive Overrun Masked Interrupt Status Indicates that the receive FIFO has overflowed, when set. | # Register 9: SSI Interrupt Clear (SSIICR), offset 0x020 The SSIICR register is the interrupt clear register. On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect. ### SSI Interrupt Clear (SSIICR) SSI0 base: 0x4000.8000 Offset 0x020 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RTIC | W1C | 0 | SSI Receive Time-Out Interrupt Clear The RTIC values are defined as follows: | | | | | | Value Description 0 No effect on interrupt. 1 Clears interrupt. | | 0 | RORIC | W1C | 0 | SSI Receive Overrun Interrupt Clear The RORIC values are defined as follows: | ### Value Description - No effect on interrupt. - Clears interrupt. ### Register 10: SSI DMA Control (SSIDMACTL), offset 0x024 The **SSIDMACTL** register is the DMA control register. ### SSI DMA Control (SSIDMACTL) SSI0 base: 0x4000.8000 Offset 0x024 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | TXDMAE | R/W | 0 | Transmit DMA Enable | | | | | | If this bit is set to 1, DMA for the transmit FIFO is enabled. | | 0 | RXDMAE | R/W | 0 | Receive DMA Enable | | | | | | | If this bit is set to 1, DMA for the receive FIFO is enabled. # Register 11: SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI Peripheral Identification 4 (SSIPeriphID4) SSI0 base: 0x4000.8000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | SSI Peripheral ID Register[7:0] | ### Register 12: SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 5 (SSIPeriphID5) SSI0 base: 0x4000.8000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | SSI Peripheral ID Register[15:8] | # Register 13: SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI Peripheral Identification 6 (SSIPeriphID6) SSI0 base: 0x4000.8000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | SSI Peripheral ID Register[23:16] | # Register 14: SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI Peripheral Identification 7 (SSIPeriphID7) SSI0 base: 0x4000.8000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | SSI Peripheral ID Register[31:24] | # Register 15: SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI Peripheral Identification 0 (SSIPeriphID0) SSI0 base: 0x4000.8000 Offset 0xFE0 Type RO, reset 0x0000.0022 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x22 | SSI Peripheral ID Register[7:0] | # Register 16: SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 1 (SSIPeriphID1) SSI0 base: 0x4000.8000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | SSI Peripheral ID Register [15:8] | ### Register 17: SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI Peripheral Identification 2 (SSIPeriphID2) SSI0 base: 0x4000.8000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | SSI Peripheral ID Register [23:16] | # Register 18: SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 3 (SSIPeriphID3) SSI0 base: 0x4000.8000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | SSI Peripheral ID Register [31:24] | # Register 19: SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI PrimeCell Identification 0 (SSIPCellID0) SSI0 base: 0x4000.8000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | SSI PrimeCell ID Register [7:0] | ### Register 20: SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI PrimeCell Identification 1 (SSIPCellID1) SSI0 base: 0x4000.8000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | SSI PrimeCell ID Register [15:8] | # Register 21: SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI PrimeCell Identification 2 (SSIPCellID2) SSI0 base: 0x4000.8000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | SSI PrimeCell ID Register [23:16] | # Register 22: SSI PrimeCell Identification 3 (SSIPCelIID3), offset 0xFFC The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. ### SSI PrimeCell Identification 3 (SSIPCellID3) SSI0 base: 0x4000.8000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | SSI PrimeCell ID Register [31:24] | # 15 Inter-Integrated Circuit (I<sup>2</sup>C) Interface The Inter-Integrated Circuit ( $I^2C$ ) bus provides bi-directional data transfer through a two-wire design (a serial data line SDA and a serial clock line SCL), and interfaces to external $I^2C$ devices such as serial memory (RAMs and ROMs), networking devices, LCDs, tone generators, and so on. The $I^2C$ bus may also be used for system testing and diagnostic purposes in product development and manufacture. The LM3S1627 microcontroller includes one $I^2C$ module, providing the ability to interact (both send and receive) with other $I^2C$ devices on the bus. Devices on the I<sup>2</sup>C bus can be designated as either a master or a slave. The Stellaris<sup>®</sup> I<sup>2</sup>C module supports both sending and receiving data as either a master or a slave, and also supports the simultaneous operation as both a master and a slave. There are a total of four I<sup>2</sup>C modes: Master Transmit, Master Receive, Slave Transmit, and Slave Receive. The Stellaris<sup>®</sup> I<sup>2</sup>C module can operate at two speeds: Standard (100 Kbps) and Fast (400 Kbps). Both the I<sup>2</sup>C master and slave can generate interrupts; the I<sup>2</sup>C master generates interrupts when a transmit or receive operation completes (or aborts due to an error) and the I<sup>2</sup>C slave generates interrupts when data has been sent or requested by a master. ### 15.1 Block Diagram Figure 15-1. I<sup>2</sup>C Block Diagram # 15.2 Functional Description The I<sup>2</sup>C module is comprised of both master and slave functions which are implemented as separate peripherals. For proper operation, the SDA and SCL pins must be connected to bi-directional open-drain pads. A typical I<sup>2</sup>C bus configuration is shown in Figure 15-2 on page 431. See "I<sup>2</sup>C" on page 536 for I<sup>2</sup>C timing diagrams. Figure 15-2. I<sup>2</sup>C Bus Configuration ### 15.2.1 I<sup>2</sup>C Bus Functional Overview The I<sup>2</sup>C bus uses only two signals: SDA and SCL, named I2CSDA and I2CSCL on Stellaris<sup>®</sup> microcontrollers. SDA is the bi-directional serial data line and SCL is the bi-directional serial clock line. The bus is considered idle when both lines are high. Every transaction on the I<sup>2</sup>C bus is nine bits long, consisting of eight data bits and a single acknowledge bit. The number of bytes per transfer (defined as the time between a valid START and STOP condition, described in "START and STOP Conditions" on page 431) is unrestricted, but each byte has to be followed by an acknowledge bit, and data must be transferred MSB first. When a receiver cannot receive another complete byte, it can hold the clock line SCL Low and force the transmitter into a wait state. The data transfer continues when the receiver releases the clock SCL. ### 15.2.1.1 START and STOP Conditions The protocol of the I<sup>2</sup>C bus defines two states to begin and end a transaction: START and STOP. A high-to-low transition on the SDA line while the SCL is high is defined as a START condition, and a low-to-high transition on the SDA line while SCL is high is defined as a STOP condition. The bus is considered busy after a START condition and free after a STOP condition. See Figure 15-3 on page 431. Figure 15-3. START and STOP Conditions When operating in slave mode, two bits in the **I2CRIS** register indicate detection of start and stop conditions on the bus; while two bits in the **I2CSMIS** register allow start and stop conditions to be promoted to controller interrupts (when interrupts are enabled). ### 15.2.1.2 Data Format with 7-Bit Address Data transfers follow the format shown in Figure 15-4 on page 432. After the START condition, a slave address is sent. This address is 7-bits long followed by an eighth bit, which is a data direction bit ( $\mathbb{R}/\mathbb{S}$ bit in the **I2CMSA** register). A zero indicates a transmit operation (send), and a one indicates a request for data (receive). A data transfer is always terminated by a STOP condition generated by the master, however, a master can initiate communications with another device on the bus by generating a repeated START condition and addressing another slave without first generating a STOP condition. Various combinations of receive/send formats are then possible within a single transfer. Figure 15-4. Complete Data Transfer with a 7-Bit Address The first seven bits of the first byte make up the slave address (see Figure 15-5 on page 432). The eighth bit determines the direction of the message. A zero in the R/S position of the first byte means that the master will write (send) data to the selected slave, and a one in this position means that the master will receive data from the slave. Figure 15-5. R/S Bit in First Byte ### 15.2.1.3 Data Validity The data on the SDA line must be stable during the high period of the clock, and the data line can only change when SCL is low (see Figure 15-6 on page 432). Figure 15-6. Data Validity During Bit Transfer on the I<sup>2</sup>C Bus ### 15.2.1.4 Acknowledge All bus transactions have a required acknowledge clock cycle that is generated by the master. During the acknowledge cycle, the transmitter (which can be the master or slave) releases the SDA line. To acknowledge the transaction, the receiver must pull down SDA during the acknowledge clock cycle. The data sent out by the receiver during the acknowledge cycle must comply with the data validity requirements described in "Data Validity" on page 432. When a slave receiver does not acknowledge the slave address, SDA must be left high by the slave so that the master can generate a STOP condition and abort the current transfer. If the master device is acting as a receiver during a transfer, it is responsible for acknowledging each transfer made by the slave. Since the master controls the number of bytes in the transfer, it signals the end of data to the slave transmitter by not generating an acknowledge on the last data byte. The slave transmitter must then release SDA to allow the master to generate the STOP or a repeated START condition. #### 15.2.1.5 Arbitration A master may start a transfer only if the bus is idle. It's possible for two or more masters to generate a START condition within minimum hold time of the START condition. In these situations, an arbitration scheme takes place on the SDA line, while SCL is high. During arbitration, the first of the competing master devices to place a '1' (high) on SDA while another master transmits a '0' (low) will switch off its data output stage and retire until the bus is idle again. Arbitration can take place over several bits. Its first stage is a comparison of address bits, and if both masters are trying to address the same device, arbitration continues on to the comparison of data bits. ### 15.2.2 Available Speed Modes The $I^2C$ clock rate is determined by the parameters: $CLK\_PRD$ , $TIMER\_PRD$ , $SCL\_LP$ , and $SCL\_HP$ . #### where: CLK\_PRD is the system clock period SCL LP is the low phase of SCL (fixed at 6) SCL\_HP is the high phase of SCL (fixed at 4) TIMER\_PRD is the programmed value in the I<sup>2</sup>C Master Timer Period (I2CMTPR) register (see page 450). The I<sup>2</sup>C clock period is calculated as follows: ``` SCL PERIOD = 2*(1 + TIMER PRD)*(SCL LP + SCL HP)*CLK PRD ``` #### For example: ``` CLK_PRD = 50 ns TIMER_PRD = 2 SCL_LP=6 SCL_HP=4 ``` yields a SCL frequency of: ``` 1/T = 333 \text{ Khz} ``` Table 15-1 on page 433 gives examples of timer period, system clock, and speed mode (Standard or Fast). Table 15-1. Examples of I<sup>2</sup>C Master Timer Period versus Speed Mode | System Clock | Timer Period | Standard Mode | Timer Period | Fast Mode | |--------------|--------------|---------------|--------------|-----------| | 4 Mhz | 0x01 | 100 Kbps | - | - | | 6 Mhz | 0x02 | 100 Kbps | - | - | | 12.5 Mhz | 0x06 | 89 Kbps | 0x01 | 312 Kbps | | 16.7 Mhz | 0x08 | 93 Kbps | 0x02 | 278 Kbps | | 20 Mhz | 0x09 | 100 Kbps | 0x02 | 333 Kbps | | 25 Mhz | 0x0C | 96.2 Kbps | 0x03 | 312 Kbps | | 33Mhz | 0x10 | 97.1 Kbps | 0x04 | 330 Kbps | | 40Mhz | 0x13 | 100 Kbps | 0x04 | 400 Kbps | | System Clock | Timer Period | Standard Mode | Timer Period | Fast Mode | |--------------|--------------|---------------|--------------|-----------| | 50Mhz | 0x18 | 100 Kbps | 0x06 | 357 Kbps | ### 15.2.3 Interrupts The I<sup>2</sup>C can generate interrupts when the following conditions are observed: - Master transaction completed - Master transaction error - Slave transaction received - Slave transaction requested - Stop condition on bus detected - Start condition on bus detected There is a separate interrupt signal for the I<sup>2</sup>C master and I<sup>2</sup>C slave modules. While both modules can generate interrupts for multiple conditions, only a single interrupt signal is sent to the interrupt controller. #### 15.2.3.1 I<sup>2</sup>C Master Interrupts The $I^2C$ master module generates an interrupt when a transaction completes (either transmit or receive), or when an error occurs during a transaction. To enable the $I^2C$ master interrupt, software must write a '1' to the $I^2C$ Master Interrupt Mask (I2CMIMR) register. When an interrupt condition is met, software must check the ERROR bit in the $I^2C$ Master Control/Status (I2CMCS) register to verify that an error didn't occur during the last transaction. An error condition is asserted if the last transaction wasn't acknowledge by the slave or if the master was forced to give up ownership of the bus due to a lost arbitration round with another master. If an error is not detected, the application can proceed with the transfer. The interrupt is cleared by writing a '1' to the $I^2C$ Master Interrupt Clear (I2CMICR) register. If the application doesn't require the use of interrupts, the raw interrupt status is always visible via the $I^2C$ Master Raw Interrupt Status (I2CMRIS) register. ### 15.2.3.2 I<sup>2</sup>C Slave Interrupts The slave module generates interrupts as it receives data and transmit requests from an I<sup>2</sup>C master. The slave module also generates interrupts when a start and stop condition is detected. To enable an I<sup>2</sup>C slave interrupt, write a '1' to the appropriate bit in the I<sup>2</sup>C Slave Interrupt Mask (I2CSIMR) register. Software determines whether the module should write (transmit) or read (receive) data from the I<sup>2</sup>C Slave Data (I2CSDR) register, by checking the RREQ and TREQ bits of the I<sup>2</sup>C Slave Control/Status (I2CSCSR) register. If the slave module is in receive mode and the first byte of a transfer is received, the FBR bit is set along with the RREQ bit. The interrupt is cleared by writing a '1' to the I<sup>2</sup>C Slave Interrupt Clear (I2CSICR) register. If the application doesn't require the use of interrupts, the raw interrupt status is always visible via the $I^2C$ Slave Raw Interrupt Status (I2CSRIS) register. ### 15.2.4 Loopback Operation The $I^2C$ modules can be placed into an internal loopback mode for diagnostic or debug work. This is accomplished by setting the LPBK bit in the $I^2C$ Master Configuration (I2CMCR) register. In loopback mode, the SDA and SCL signals from the master and slave modules are tied together. ### 15.2.5 Command Sequence Flow Charts This section details the steps required to perform the various I<sup>2</sup>C transfer types in both master and slave mode. ### 15.2.5.1 I<sup>2</sup>C Master Command Sequences The figures that follow show the command sequences available for the I<sup>2</sup>C master. Figure 15-7. Master Single SEND Figure 15-8. Master Single RECEIVE Figure 15-9. Master Burst SEND Figure 15-10. Master Burst RECEIVE Figure 15-11. Master Burst RECEIVE after Burst SEND Figure 15-12. Master Burst SEND after Burst RECEIVE # 15.2.5.2 I<sup>2</sup>C Slave Command Sequences Figure 15-13 on page 441 presents the command sequence available for the $I^2C$ slave. Figure 15-13. Slave Command Sequence # 15.3 Initialization and Configuration The following example shows how to configure the $I^2C$ module to send a single byte as a master. This assumes the system clock is 20 MHz. - 1. Enable the I<sup>2</sup>C clock by writing a value of 0x0000.1000 to the **RCGC1** register in the System Control module. - Enable the clock to the appropriate GPIO module via the RCGC2 register in the System Control module. - 3. In the GPIO module, enable the appropriate pins for their alternate function using the **GPIOAFSEL** register. Also, be sure to enable the same pins for Open Drain operation. - 4. Initialize the I<sup>2</sup>C Master by writing the **I2CMCR** register with a value of 0x0000.0020. - 5. Set the desired SCL clock speed of 100 Kbps by writing the **I2CMTPR** register with the correct value. The value written to the **I2CMTPR** register represents the number of system clock periods in one SCL clock period. The TPR value is determined by the following equation: ``` TPR = (System Clock / (2 * (SCL_LP + SCL_HP) * SCL_CLK)) - 1; TPR = (20MHz / (2 * (6 + 4) * 100000)) - 1; TPR = 9 ``` Write the **I2CMTPR** register with the value of 0x0000.0009. - 6. Specify the slave address of the master and that the next operation will be a Send by writing the **I2CMSA** register with a value of 0x0000.0076. This sets the slave address to 0x3B. - Place data (byte) to be sent in the data register by writing the I2CMDR register with the desired data. - 8. Initiate a single byte send of the data from Master to Slave by writing the **I2CMCS** register with a value of 0x0000.0007 (STOP, START, RUN). - 9. Wait until the transmission completes by polling the I2CMCS register's BUSBSY bit until it has been cleared. # 15.4 I<sup>2</sup>C Register Map Table 15-2 on page 442 lists the $I^2C$ registers. All addresses given are relative to the $I^2C$ base addresses for the master and slave: - I<sup>2</sup>C Master 0: 0x4002.0000 - I<sup>2</sup>C Slave 0: 0x4002.0800 Table 15-2. Inter-Integrated Circuit (I<sup>2</sup>C) Interface Register Map | Offset | Name | Type | Reset | Description | See<br>page | |------------------------|---------|------|-------------|------------------------------------|-------------| | I <sup>2</sup> C Maste | r | | | · | | | 0x000 | I2CMSA | R/W | 0x0000.0000 | I2C Master Slave Address | 444 | | 0x004 | I2CMCS | R/W | 0x0000.0000 | I2C Master Control/Status | 445 | | 0x008 | I2CMDR | R/W | 0x0000.0000 | I2C Master Data | 449 | | 0x00C | I2CMTPR | R/W | 0x0000.0001 | I2C Master Timer Period | 450 | | 0x010 | I2CMIMR | R/W | 0x0000.0000 | I2C Master Interrupt Mask | 451 | | 0x014 | I2CMRIS | RO | 0x0000.0000 | I2C Master Raw Interrupt Status | 452 | | 0x018 | I2CMMIS | RO | 0x0000.0000 | I2C Master Masked Interrupt Status | 453 | | 0x01C | I2CMICR | WO | 0x0000.0000 | I2C Master Interrupt Clear | 454 | | 0x020 | I2CMCR | R/W | 0x0000.0000 | I2C Master Configuration | 455 | | I <sup>2</sup> C Slave | | | | | <u> </u> | | 0x000 | I2CSOAR | R/W | 0x0000.0000 | I2C Slave Own Address | 457 | | 0x004 | I2CSCSR | RO | 0x0000.0000 | I2C Slave Control/Status | 458 | | 0x008 | I2CSDR | R/W | 0x0000.0000 | I2C Slave Data | 460 | | 0x00C | I2CSIMR | R/W | 0x0000.0000 | I2C Slave Interrupt Mask | 461 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------|------|-------------|-----------------------------------|-------------| | 0x010 | I2CSRIS | RO | 0x0000.0000 | I2C Slave Raw Interrupt Status | 462 | | 0x014 | I2CSMIS | RO | 0x0000.0000 | I2C Slave Masked Interrupt Status | 463 | | 0x018 | I2CSICR | WO | 0x0000.0000 | I2C Slave Interrupt Clear | 464 | # 15.5 Register Descriptions (I<sup>2</sup>C Master) The remainder of this section lists and describes the $I^2C$ master registers, in numerical order by address offset. See also "Register Descriptions (I2C Slave)" on page 456. # Register 1: I<sup>2</sup>C Master Slave Address (I2CMSA), offset 0x000 This register consists of eight bits: seven address bits (A6-A0), and a Receive/Send bit, which determines if the next operation is a Receive (High), or Send (Low). #### I2C Master Slave Address (I2CMSA) I2C Master 0 base: 0x4002.0000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:1 | SA | R/W | 0 | I <sup>2</sup> C Slave Address This field specifies bits A6 through A0 of the slave address. | | 0 | R/S | R/W | 0 | Receive/Send | The R/S bit specifies if the next operation is a Receive (High) or Send (Low). Value Description Send. Receive. ### Register 2: I<sup>2</sup>C Master Control/Status (I2CMCS), offset 0x004 This register accesses four control bits when written, and accesses seven status bits when read. The status register consists of seven bits, which when read determine the state of the I<sup>2</sup>C bus controller. The control register consists of four bits: the RUN, START, STOP, and ACK bits. The START bit causes the generation of the START, or REPEATED START condition. The STOP bit determines if the cycle stops at the end of the data cycle, or continues on to a burst. To generate a single send cycle, the $I^2C$ Master Slave Address (I2CMSA) register is written with the desired address, the R/S bit is set to 0, and the Control register is written with ACK=X (0 or 1), STOP=1, START=1, and RUN=1 to perform the operation and stop. When the operation is completed (or aborted due an error), the interrupt pin becomes active and the data may be read from the I2CMDR register. When the $I^2C$ module operates in Master receiver mode, the ACK bit must be set normally to logic 1. This causes the $I^2C$ bus controller to send an acknowledge automatically after each byte. This bit must be reset when the $I^2C$ bus controller requires no further data to be sent from the slave transmitter. #### Read-Only Status Register I2C Master Control/Status (I2CMCS) I2C Master 0 base: 0x4002.0000 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | BUSBSY | RO | 0 | Bus Busy | | | | | | This bit specifies the state of the $I^2C$ bus. If set, the bus is busy; otherwise, the bus is idle. The bit changes based on the START and STOP conditions. | | 5 | IDLE | RO | 0 | I <sup>2</sup> C Idle | | | | | | This bit specifies the $I^2C$ controller state. If set, the controller is idle; otherwise the controller is not idle. | | 4 | ARBLST | RO | 0 | Arbitration Lost | | | | | | This bit specifies the result of bus arbitration. If set, the controller lost arbitration; otherwise, the controller won arbitration. | | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DATACK | RO | 0 | Acknowledge Data | | | | | | This bit specifies the result of the last data operation. If set, the transmitted data was not acknowledged; otherwise, the data was acknowledged. | | 2 | ADRACK | RO | 0 | Acknowledge Address | | | | | | This bit specifies the result of the last address operation. If set, the transmitted address was not acknowledged; otherwise, the address was acknowledged. | | 1 | ERROR | RO | 0 | Error | | | | | | This bit specifies the result of the last bus operation. If set, an error occurred on the last operation; otherwise, no error was detected. The error can be from the slave address not being acknowledged, the transmit data not being acknowledged, or because the controller lost arbitration. | | 0 | BUSY | RO | 0 | I <sup>2</sup> C Busy | This bit specifies the state of the controller. If set, the controller is busy; otherwise, the controller is idle. When the ${\tt BUSY}$ bit is set, the other status bits are not valid. #### **Write-Only Control Register** I2C Master Control/Status (I2CMCS) I2C Master 0 base: 0x4002.0000 Offset 0x004 Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | WO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | ACK | WO | 0 | Data Acknowledge Enable | | | | | | When set, causes received data byte to be acknowledged automatically by the master. See field decoding in Table 15-3 on page 447. | | 2 | STOP | WO | 0 | Generate STOP | | | | | | When set, causes the generation of the STOP condition. See field decoding in Table 15-3 on page 447. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 1 | START | WO | 0 | Generate START | | | | | | When set, causes the generation of a START or repeated START condition. See field decoding in Table 15-3 on page 447. | | 0 | RUN | WO | 0 | I <sup>2</sup> C Master Enable | When set, allows the master to send or receive data. See field decoding in Table 15-3 on page 447. Table 15-3. Write Field Decoding for I2CMCS[3:0] Field (Sheet 1 of 3) | | t | | | Description | | | |--------------------|--------------|----------------|--------------|-------------|------------|---------------------------------------------------------------------------------------------------------------------| | State | R/S | ACK | STOP | START | RUN | | | Idle | 0 | X <sup>a</sup> | 0 | 1 | 1 | START condition followed by SEND (master goes to the Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | START condition followed by a SEND and STOP condition (master remains in Idle state). | | | 1 | 0 | 0 | 1 | 1 | START condition followed by RECEIVE operation with negative ACK (master goes to the Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | START condition followed by RECEIVE and STOP condition (master remains in Idle state). | | | 1 | 1 | 0 | 1 | 1 | START condition followed by RECEIVE (master goes to the Master Receive state). | | | 1 | 1 | 1 | 1 | 1 | Illegal. | | | All other co | mbinations | not listed | are non-or | perations. | NOP. | | Master<br>Transmit | Х | Х | 0 | 0 | 1 | SEND operation (master remains in Master Transmit state). | | | Х | Х | 1 | 0 | 0 | STOP condition (master goes to Idle state). | | | Х | Х | 1 | 0 | 1 | SEND followed by STOP condition (master goes to Idle state). | | | 0 | Х | 0 | 1 | 1 | Repeated START condition followed by a SEND (master remains in Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | Repeated START condition followed by SEND and STOP condition (master goes to Idle state). | | | 1 | 0 | 0 | 1 | 1 | Repeated START condition followed by a RECEIVE operation with a negative ACK (master goes to Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | Repeated START condition followed by a SEND and STOP condition (master goes to Idle state). | | | 1 | 1 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE (master goes to Master Receive state). | | | 1 | 1 | 1 | 1 | 1 | Illegal. | | | All other co | mbinations | s not listed | are non-or | perations. | NOP. | | Current | I2CMSA[0] | | I2CMC | S[3:0] | | Description | |-------------------|--------------|------------|--------------|------------|-----------|----------------------------------------------------------------------------------------------------------------------| | State | R/S | ACK | STOP | START | RUN | | | Master<br>Receive | Х | 0 | 0 | 0 | 1 | RECEIVE operation with negative ACK (master remains in Master Receive state). | | | Х | Х | 1 | 0 | 0 | STOP condition (master goes to Idle state). <sup>b</sup> | | | Х | 0 | 1 | 0 | 1 | RECEIVE followed by STOP condition (master goes to Idle state). | | | Х | 1 | 0 | 0 | 1 | RECEIVE operation (master remains in Master Receive state). | | | Х | 1 | 1 | 0 | 1 | Illegal. | | | 1 | 0 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE operation with a negative ACK (master remains in Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | Repeated START condition followed by RECEIVE and STOP condition (master goes to Idle state). | | | 1 | 1 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE (master remains in Master Receive state). | | | 0 | Х | 0 | 1 | 1 | Repeated START condition followed by SEND (master goes to Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | Repeated START condition followed by SEND and STOP condition (master goes to Idle state). | | | All other co | mbinations | s not listed | are non-op | erations. | NOP. | a. An X in a table cell indicates the bit can be 0 or 1. b. In Master Receive mode, a STOP condition should be generated only after a Data Negative Acknowledge executed by the master or an Address Negative Acknowledge executed by the slave. # Register 3: I<sup>2</sup>C Master Data (I2CMDR), offset 0x008 This register contains the data to be transmitted when in the Master Transmit state, and the data received when in the Master Receive state. #### I2C Master Data (I2CMDR) I2C Master 0 base: 0x4002.0000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x00 | Data Transferred | Data transferred during transaction. # Register 4: I<sup>2</sup>C Master Timer Period (I2CMTPR), offset 0x00C This register specifies the period of the SCL clock. #### I2C Master Timer Period (I2CMTPR) I2C Master 0 base: 0x4002.0000 Offset 0x00C Type R/W, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TPR | R/W | 0x1 | SCL Clock Period | This field specifies the period of the SCL clock. $SCL\_PRD = 2*(1 + TPR)*(SCL\_LP + SCL\_HP)*CLK\_PRD$ where: SCL\_PRD is the SCL line period (I<sup>2</sup>C clock). $\ensuremath{\mathtt{TPR}}$ is the Timer Period register value (range of 1 to 255). ${\tt SCL\_LP}$ is the SCL Low period (fixed at 6). $SCL\_HP$ is the SCL High period (fixed at 4). # Register 5: I<sup>2</sup>C Master Interrupt Mask (I2CMIMR), offset 0x010 This register controls whether a raw interrupt is promoted to a controller interrupt. #### I2C Master Interrupt Mask (I2CMIMR) I2C Master 0 base: 0x4002.0000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IM | R/W | 0 | Interrupt Mask | This bit controls whether a raw interrupt is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. # Register 6: I<sup>2</sup>C Master Raw Interrupt Status (I2CMRIS), offset 0x014 This register specifies whether an interrupt is pending. #### I2C Master Raw Interrupt Status (I2CMRIS) I2C Master 0 base: 0x4002.0000 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | RIS | RO | 0 | Raw Interrupt Status | This bit specifies the raw interrupt state (prior to masking) of the $\ensuremath{\mbox{I}}^2\ensuremath{\mbox{C}}$ master block. If set, an interrupt is pending; otherwise, an interrupt is not pending. # Register 7: I<sup>2</sup>C Master Masked Interrupt Status (I2CMMIS), offset 0x018 This register specifies whether an interrupt was signaled. #### I2C Master Masked Interrupt Status (I2CMMIS) I2C Master 0 base: 0x4002.0000 Offset 0x018 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | MIS | RO | 0 | Masked Interrupt Status | This bit specifies the raw interrupt state (after masking) of the $I^2C$ master block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. # Register 8: I<sup>2</sup>C Master Interrupt Clear (I2CMICR), offset 0x01C This register clears the raw interrupt. #### I2C Master Interrupt Clear (I2CMICR) I2C Master 0 base: 0x4002.0000 Offset 0x01C Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IC | WO | 0 | Interrupt Clear | This bit controls the clearing of the raw interrupt. A write of 1 clears the interrupt; otherwise, a write of 0 has no affect on the interrupt state. A read of this register returns no meaningful data. # Register 9: I<sup>2</sup>C Master Configuration (I2CMCR), offset 0x020 This register configures the mode (Master or Slave) and sets the interface for test mode loopback. #### I2C Master Configuration (I2CMCR) I2C Master 0 base: 0x4002.0000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | SFE | R/W | 0 | I <sup>2</sup> C Slave Function Enable | | | | | | This bit specifies whether the interface may operate in Slave mode. If set, Slave mode is enabled; otherwise, Slave mode is disabled. | | 4 | MFE | R/W | 0 | I <sup>2</sup> C Master Function Enable | | | | | | This bit specifies whether the interface may operate in Master mode. If set, Master mode is enabled; otherwise, Master mode is disabled and the interface clock is disabled. | | 3:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | LPBK | R/W | 0 | I <sup>2</sup> C Loopback | This bit specifies whether the interface is operating normally or in Loopback mode. If set, the device is put in a test mode loopback configuration; otherwise, the device operates normally. # 15.6 Register Descriptions (I2C Slave) The remainder of this section lists and describes the $I^2C$ slave registers, in numerical order by address offset. See also "Register Descriptions ( $I^2C$ Master)" on page 443. # Register 10: I<sup>2</sup>C Slave Own Address (I2CSOAR), offset 0x000 This register consists of seven address bits that identify the Stellaris<sup>®</sup> I<sup>2</sup>C device on the I<sup>2</sup>C bus. #### I2C Slave Own Address (I2CSOAR) I2C Slave 0 base: 0x4002.0800 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:0 | OAR | R/W | 0x00 | I <sup>2</sup> C Slave Own Address | This field specifies bits A6 through A0 of the slave address. ### Register 11: I<sup>2</sup>C Slave Control/Status (I2CSCSR), offset 0x004 This register accesses one control bit when written, and three status bits when read. The read-only Status register consists of three bits: the FBR, RREQ, and TREQ bits. The First Byte Received (FBR) bit is set only after the Stellaris device detects its own slave address and receives the first data byte from the $I^2C$ master. The Receive Request (RREQ) bit indicates that the Stellaris $I^2C$ device has received a data byte from an $I^2C$ master. Read one data byte from the $I^2C$ Slave Data (I2CSDR) register to clear the RREQ bit. The Transmit Request (TREQ) bit indicates that the Stellaris $I^2C$ device is addressed as a Slave Transmitter. Write one data byte into the $I^2C$ Slave Data (I2CSDR) register to clear the TREQ bit. The write-only Control register consists of one bit: the DA bit. The DA bit enables and disables the Stellaris $^{\$}$ I<sup>2</sup>C slave operation. #### **Read-Only Status Register** I2C Slave Control/Status (I2CSCSR) I2C Slave 0 base: 0x4002.0800 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | FBR | RO | 0 | First Byte Received | | | | | | Indicates that the first byte following the slave's own address is received. This bit is only valid when the RREQ bit is set, and is automatically cleared when data has been read from the I2CSDR register. | | | | | | Note: This bit is not used for slave transmit operations. | | 1 | TREQ | RO | 0 | Transmit Request | This bit specifies the state of the $I^2C$ slave with regards to outstanding transmit requests. If set, the $I^2C$ unit has been addressed as a slave transmitter and uses clock stretching to delay the master until data has been written to the $I^2CSDR$ register. Otherwise, there is no outstanding transmit request. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|-----------------| | 0 | RRFQ | RO | 0 | Receive Request | This bit specifies the status of the $1^2C$ slave with regards to outstanding receive requests. If set, the $1^2C$ unit has outstanding receive data from the $1^2C$ master and uses clock stretching to delay the master until the data has been read from the 12CSDR register. Otherwise, no receive data is outstanding. #### **Write-Only Control Register** I2C Slave Control/Status (I2CSCSR) I2C Slave 0 base: 0x4002.0800 Offset 0x004 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DA | WO | 0 | Device Active | Value Description - O Disables the I<sup>2</sup>C slave operation. - 1 Enables the I<sup>2</sup>C slave operation. # Register 12: I<sup>2</sup>C Slave Data (I2CSDR), offset 0x008 This register contains the data to be transmitted when in the Slave Transmit state, and the data received when in the Slave Receive state. #### I2C Slave Data (I2CSDR) I2C Slave 0 base: 0x4002.0800 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x0 | Data for Transfer | This field contains the data for transfer during a slave receive or transmit operation. # Register 13: I<sup>2</sup>C Slave Interrupt Mask (I2CSIMR), offset 0x00C This register controls whether a raw interrupt is promoted to a controller interrupt. #### I2C Slave Interrupt Mask (I2CSIMR) I2C Slave 0 base: 0x4002.0800 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | STOPIM | RO | 0 | Stop Condition Interrupt Mask | | | | | | This bit controls whether the raw interrupt for detection of a stop condition on the $I^2C$ bus is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. | | 1 | STARTIM | RO | 0 | Start Condition Interrupt Mask | | | | | | This bit controls whether the raw interrupt for detection of a start condition on the $I^2C$ bus is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. | | 0 | DATAIM | R/W | 0 | Data Interrupt Mask | This bit controls whether the raw interrupt for data received and data requested is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. # Register 14: I<sup>2</sup>C Slave Raw Interrupt Status (I2CSRIS), offset 0x010 This register specifies whether an interrupt is pending. #### I2C Slave Raw Interrupt Status (I2CSRIS) I2C Slave 0 base: 0x4002.0800 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | STOPRIS | RO | 0 | Stop Condition Raw Interrupt Status | | | | | | This bit specifies the raw interrupt state for stop condition detect (prior to masking) of the I <sup>2</sup> C slave block. If set, an interrupt is pending; otherwise, an interrupt is not pending. | | 1 | STARTRIS | RO | 0 | Start Condition Raw Interrupt Status | | | | | | This bit specifies the raw interrupt state for start condition detect (prior to masking) of the I <sup>2</sup> C slave block. If set, an interrupt is pending; otherwise, an interrupt is not pending. | | 0 | DATARIS | RO | 0 | Data Raw Interrupt Status | This bit specifies the raw interrupt state for data received and data requested (prior to masking) of the I<sup>2</sup>C slave block. If set, an interrupt is pending; otherwise, an interrupt is not pending. # Register 15: I<sup>2</sup>C Slave Masked Interrupt Status (I2CSMIS), offset 0x014 This register specifies whether an interrupt was signaled. #### I2C Slave Masked Interrupt Status (I2CSMIS) I2C Slave 0 base: 0x4002.0800 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | STOPMIS | RW | 0 | Stop Condition Masked Interrupt Status | | | | | | This bit specifies the interrupt state for stop condition detect (after masking) of the I <sup>2</sup> C slave block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. | | 1 | STARTMIS | RW | 0 | Start Condition Masked Interrupt Status | | | | | | This bit specifies the interrupt state for start condition detect (after masking) of the I <sup>2</sup> C slave block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. | | 0 | DATAMIS | RO | 0 | Data Masked Interrupt Status | This bit specifies the interrupt state for data received and data requested (after masking) of the I<sup>2</sup>C slave block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. # Register 16: I<sup>2</sup>C Slave Interrupt Clear (I2CSICR), offset 0x018 This register clears the raw interrupt. A read of this register returns no meaningful data. #### I2C Slave Interrupt Clear (I2CSICR) I2C Slave 0 base: 0x4002.0800 Offset 0x018 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | STOPIC | WO | 0 | Stop Condition Interrupt Clear | | | | | | This bit controls the clearing of the raw interrupt for stop condition detect. When set, it clears the STOPRIS interrupt bit; otherwise, it has no effect on the STOPRIS bit value. | | 1 | STARTIC | WO | 0 | Start Condition Interrupt Clear | | | | | | This bit controls the clearing of the raw interrupt for start condition detect. When set, it clears the STARTRIS interrupt bit; otherwise, it has no effect on the STARTRIS bit value. | | 0 | DATAIC | WO | 0 | Data Interrupt Clear | This bit controls the clearing of the raw interrupt for data received and data requested. When set, it clears the DATARIS interrupt bit; otherwise, it has no effect on the DATARIS bit value. # 16 Pulse Width Modulator (PWM) Pulse width modulation (PWM) is a powerful technique for digitally encoding analog signal levels. High-resolution counters are used to generate a square wave, and the duty cycle of the square wave is modulated to encode an analog signal. Typical applications include switching power supplies and motor control. The Stellaris<sup>®</sup> PWM module consists of three PWM generator blocks and a control block. Each PWM generator block contains one timer (16-bit down or up/down counter), two PWM comparators, a PWM signal generator, a dead-band generator, and an interrupt/ADC-trigger selector. The control block determines the polarity of the PWM signals, and which signals are passed through to the pins. Each PWM generator block produces two PWM signals that can either be independent signals (other than being based on the same timer and therefore having the same frequency) or a single pair of complementary signals with dead-band delays inserted. The output of the PWM generation blocks are managed by the output control block before being passed to the device pins. The Stellaris<sup>®</sup> PWM module provides a great deal of flexibility. It can generate simple PWM signals, such as those required by a simple charge pump. It can also generate paired PWM signals with dead-band delays, such as those required by a half-H bridge driver. Three generator blocks can also generate the full six channels of gate controls required by a 3-phase inverter bridge. ### 16.1 Block Diagram Figure 16-1 on page 465 provides the Stellaris<sup>®</sup> PWM module unit diagram and Figure 16-2 on page 466 provides a more detailed diagram of a Stellaris<sup>®</sup> PWM generator. The LM3S1627 controller contains three generator blocks (PWM0, PWM1, and PWM2) and generates six independent PWM signals or three paired PWM signals with dead-band delays inserted. Figure 16-1. PWM Unit Diagram Figure 16-2. PWM Module Block Diagram ### 16.2 Functional Description #### 16.2.1 **PWM Timer** The timer in each PWM generator runs in one of two modes: Count-Down mode or Count-Up/Down mode. In Count-Down mode, the timer counts from the load value to zero, goes back to the load value, and continues counting down. In Count-Up/Down mode, the timer counts from zero up to the load value, back down to zero, back up to the load value, and so on. Generally, Count-Down mode is used for generating left- or right-aligned PWM signals, while the Count-Up/Down mode is used for generating center-aligned PWM signals. The timers output three signals that are used in the PWM generation process: the direction signal (this is always Low in Count-Down mode, but alternates between Low and High in Count-Up/Down mode), a single-clock-cycle-width High pulse when the counter is zero, and a single-clock-cycle-width High pulse when the counter is equal to the load value. Note that in Count-Down mode, the zero pulse is immediately followed by the load pulse. #### 16.2.2 PWM Comparators There are two comparators in each PWM generator that monitor the value of the counter; when either match the counter, they output a single-clock-cycle-width High pulse. When in Count-Up/Down mode, these comparators match both when counting up and when counting down; they are therefore qualified by the counter direction signal. These qualified pulses are used in the PWM generation process. If either comparator match value is greater than the counter load value, then that comparator never outputs a High pulse. Figure 16-3 on page 467 shows the behavior of the counter and the relationship of these pulses when the counter is in Count-Down mode. Figure 16-4 on page 467 shows the behavior of the counter and the relationship of these pulses when the counter is in Count-Up/Down mode. Figure 16-3. PWM Count-Down Mode #### 16.2.3 PWM Signal Generator The PWM generator takes these pulses (qualified by the direction signal), and generates two PWM signals. In Count-Down mode, there are four events that can affect the PWM signal: zero, load, match A down, and match B down. In Count-Up/Down mode, there are six events that can affect the PWM signal: zero, load, match A down, match A up, match B down, and match B up. The match A or match B events are ignored when they coincide with the zero or load events. If the match A and match B events coincide, the first signal, PWMA, is generated based only on the match A event, and the second signal, PWMB, is generated based only on the match B event. For each event, the effect on each output PWM signal is programmable: it can be left alone (ignoring the event), it can be toggled, it can be driven Low, or it can be driven High. These actions can be used to generate a pair of PWM signals of various positions and duty cycles, which do or do not overlap. Figure 16-5 on page 468 shows the use of Count-Up/Down mode to generate a pair of center-aligned, overlapped PWM signals that have different duty cycles. CompA CompB Zero PWMA PWMB Figure 16-5. PWM Generation Example In Count-Up/Down Mode In this example, the first generator is set to drive High on match A up, drive Low on match A down, and ignore the other four events. The second generator is set to drive High on match B up, drive Low on match B down, and ignore the other four events. Changing the value of comparator A changes the duty cycle of the PWMB signal, and changing the value of comparator B changes the duty cycle of the PWMB signal. #### 16.2.4 Dead-Band Generator The two PWM signals produced by the PWM generator are passed to the dead-band generator. If disabled, the PWM signals simply pass through unmodified. If enabled, the second PWM signal is lost and two PWM signals are generated based on the first PWM signal. The first output PWM signal is the input signal with the rising edge delayed by a programmable amount. The second output PWM signal is the inversion of the input signal with a programmable delay added between the falling edge of the input signal and the rising edge of this new signal. This is therefore a pair of active High signals where one is always High, except for a programmable amount of time at transitions where both are Low. These signals are therefore suitable for driving a half-H bridge, with the dead-band delays preventing shoot-through current from damaging the power electronics. Figure 16-6 on page 468 shows the effect of the dead-band generator on an input PWM signal. Figure 16-6. PWM Dead-Band Generator PWMA PWMB Rising Edge Falling Edge Delay Delay #### 16.2.5 Interrupt/ADC-Trigger Selector The PWM generator also takes the same four (or six) counter events and uses them to generate an interrupt or an ADC trigger. Any of these events or a set of these events can be selected as a source for an interrupt; when any of the selected events occur, an interrupt is generated. Additionally, the same event, a different event, the same set of events, or a different set of events can be selected as a source for an ADC trigger; when any of these selected events occur, an ADC trigger pulse is generated. The selection of events allows the interrupt or ADC trigger to occur at a specific position within the PWM signal. Note that interrupts and ADC triggers are based on the raw events; delays in the PWM signal edges caused by the dead-band generator are not taken into account. #### 16.2.6 Synchronization Methods The PWM unit provides three PWM generators providing six PWM outputs that may be used in a wide variety of applications. Generally speaking, this falls into combinations of two categories of operation: - Unsynchronized: The PWM generator and its two output signals are used by itself, independent of other PWM generators. - Synchronized: The PWM generator and its two outputs signals are used in conjunction with other PWM generators using a common, unified time base. If multiple PWM generators are configured with the same counter load value, this can be used to guarantee that they also have the same count value (this does imply that the PWM generators must be configured before they are synchronized). With this, more than two PWM signals can be produced with a known relationship between the edges of those signals since the counters always have the same values. Other states in the unit provide mechanisms to maintain the common time base and mutual synchronization. The counter in a PWM unit generator can be reset to zero by writing the **PWM Time Base Sync** (**PWMSYNC**) register and setting the Sync bit associated with the generator. Multiple PWM generators can be synchronized together by setting all necessary Sync bits in one access. For example, setting the Sync0 and Sync1 bits in the **PWMSYNC** register causes the counters in PWM generators 0 and 1 to reset together. Additionally, the state of a PWM unit is affected by writing to the registers of the PWM unit and the PWM units' generators, which has an effect on the synchronization between multiple PWM generators. Depending on the register accessed, the register state is updated in one of the following three ways: - Immediately: The write value has immediate effect, and the hardware reacts immediately. - Locally Synchronized: The write value does not affect the logic until the counter reaches the value zero. In this case, the effect of the write is deferred until the end of the PWM cycle (when the counter reaches zero). By waiting for the counter to reach zero, a guaranteed behavior is defined, and overly short or overly long output PWM pulses are prevented. - Globally Synchronized: The write value does not affect the logic until two sequential events have occurred: (1) the global synchronization bit applicable to the generator is set, and (2) the counter reaches zero. In this case, the effect of the write is deferred until the end of the PWM cycle (when the counter reaches zero) following the end of all updates. This mode allows multiple items in multiple PWM generators to be updated simultaneously without odd effects during the update; everything runs from the old values until a point at which they all run from the new values. The Update mode of the load and comparator match values can be individually configured in each PWM generator block. It typically makes sense to use the synchronous update mechanism across PWM generator blocks when the timers in those blocks are synchronized, although this is not required in order for this mechanism to function properly. The following registers provide either local or global synchronization based on the state of the **PWMnCTL** register Update bit value: Generator Registers: PWMnLOAD, PWMnCMPA, and PWMnCMPB The following registers are provided with the optional functionality of synchronously updating rather than having all updates take immediate effect. The default update mode is immediate. - Module-Level Register: PWMENABLE - Generator Register: PWMnGENA, PWMnGENB, PWMnDBCTL, PWMnDBRISE, and PWMnDBFALL. All other registers are considered statically provisioned for the execution of an application or are used dynamically for purposes unrelated to maintaining synchronization, and therefore, do not need synchronous update functionality. #### 16.2.7 Fault Conditions There are two external conditions that affect the PWM block; the signal input on the Fault pin and the stalling of the controller by a debugger. There are two mechanisms available to handle such conditions: the output signals can be forced into an inactive state and/or the PWM timers can be stopped. Each output signal has a fault bit. If set, a fault input signal causes the corresponding output signal to go into the inactive state. If the inactive state is a safe condition for the signal to be in for an extended period of time, this keeps the output signal from driving the outside world in a dangerous manner during the fault condition. A fault condition can also generate a controller interrupt. Each PWM generator can also be configured to stop counting during a stall condition. The user can select for the counters to run until they reach zero then stop, or to continue counting and reloading. A stall condition does not generate a controller interrupt. #### 16.2.8 Output Control Block With each PWM generator block producing two raw PWM signals, the output control block takes care of the final conditioning of the PWM signals before they go to the pins. Via a single register, the set of PWM signals that are actually enabled to the pins can be modified; this can be used, for example, to perform commutation of a brushless DC motor with a single register write (and without modifying the individual PWM generators, which are modified by the feedback control loop). Similarly, fault control can disable any of the PWM signals as well. A final inversion can be applied to any of the PWM signals, making them active Low instead of the default active High. # 16.3 Initialization and Configuration The following example shows how to initialize the PWM Generator 0 with a 25-KHz frequency, and with a 25% duty cycle on the PWM0 pin and a 75% duty cycle on the PWM1 pin. This example assumes the system clock is 20 MHz. 1. Enable the PWM clock by writing a value of 0x0010.0000 to the **RCGC0** register in the System Control module. - Enable the clock to the appropriate GPIO module via the RCGC2 register in the System Control module. - 3. In the GPIO module, enable the appropriate pins for their alternate function using the GPIOAFSEL register. - 4. Configure the Run-Mode Clock Configuration (RCC) register in the System Control module to use the PWM divide (USEPWMDIV) and set the divider (PWMDIV) to divide by 2 (000). - 5. Configure the PWM generator for countdown mode with immediate updates to the parameters. - Write the **PWM0CTL** register with a value of 0x0000.0000. - Write the **PWM0GENA** register with a value of 0x0000.008C. - Write the PWM0GENB register with a value of 0x0000.080C. - 6. Set the period. For a 25-KHz frequency, the period = 1/25,000, or 40 microseconds. The PWM clock source is 10 MHz; the system clock divided by 2. This translates to 400 clock ticks per period. Use this value to set the **PWM0LOAD** register. In Count-Down mode, set the Load field in the **PWM0LOAD** register to the requested period minus one. - Write the PWM0LOAD register with a value of 0x0000.018F. - 7. Set the pulse width of the PWM0 pin for a 25% duty cycle. - Write the PWM0CMPA register with a value of 0x0000.012B. - 8. Set the pulse width of the PWM1 pin for a 75% duty cycle. - Write the PWM0CMPB register with a value of 0x0000.0063. - 9. Start the timers in PWM generator 0. - Write the **PWM0CTL** register with a value of 0x0000.0001. - Enable PWM outputs. - Write the **PWMENABLE** register with a value of 0x0000.0003. ## 16.4 Register Map Table 16-1 on page 471 lists the PWM registers. The offset listed is a hexadecimal increment to the register's address, relative to the PWM base address of 0x4002.8000. Table 16-1. PWM Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-----------|------|-------------|----------------------|-------------| | 0x000 | PWMCTL | R/W | 0x0000.0000 | PWM Master Control | 474 | | 0x004 | PWMSYNC | R/W | 0x0000.0000 | PWM Time Base Sync | 475 | | 0x008 | PWMENABLE | R/W | 0x0000.0000 | PWM Output Enable | 476 | | 0x00C | PWMINVERT | R/W | 0x0000.0000 | PWM Output Inversion | 477 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------------|-------|-------------|-----------------------------------|-------------| | 0x010 | PWMFAULT | R/W | 0x0000.0000 | PWM Output Fault | 478 | | 0x014 | PWMINTEN | R/W | 0x0000.0000 | PWM Interrupt Enable | 479 | | 0x018 | PWMRIS | RO | 0x0000.0000 | PWM Raw Interrupt Status | 480 | | 0x01C | PWMISC | R/W1C | 0x0000.0000 | PWM Interrupt Status and Clear | 481 | | 0x020 | PWMSTATUS | RO | 0x0000.0000 | PWM Status | 482 | | 0x040 | PWM0CTL | R/W | 0x0000.0000 | PWM0 Control | 483 | | 0x044 | PWM0INTEN | R/W | 0x0000.0000 | PWM0 Interrupt and Trigger Enable | 487 | | 0x048 | PWM0RIS | RO | 0x0000.0000 | PWM0 Raw Interrupt Status | 489 | | 0x04C | PWM0ISC | R/W1C | 0x0000.0000 | PWM0 Interrupt Status and Clear | 490 | | 0x050 | PWM0LOAD | R/W | 0x0000.0000 | PWM0 Load | 491 | | 0x054 | PWM0COUNT | RO | 0x0000.0000 | PWM0 Counter | 492 | | 0x058 | PWM0CMPA | R/W | 0x0000.0000 | PWM0 Compare A | 493 | | 0x05C | PWM0CMPB | R/W | 0x0000.0000 | PWM0 Compare B | 494 | | 0x060 | PWM0GENA | R/W | 0x0000.0000 | PWM0 Generator A Control | 495 | | 0x064 | PWM0GENB | R/W | 0x0000.0000 | PWM0 Generator B Control | 498 | | 0x068 | PWM0DBCTL | R/W | 0x0000.0000 | PWM0 Dead-Band Control | 501 | | 0x06C | PWM0DBRISE | R/W | 0x0000.0000 | PWM0 Dead-Band Rising-Edge Delay | 502 | | 0x070 | PWM0DBFALL | R/W | 0x0000.0000 | PWM0 Dead-Band Falling-Edge-Delay | 503 | | 0x080 | PWM1CTL | R/W | 0x0000.0000 | PWM1 Control | 483 | | 0x084 | PWM1INTEN | R/W | 0x0000.0000 | PWM1 Interrupt and Trigger Enable | 487 | | 0x088 | PWM1RIS | RO | 0x0000.0000 | PWM1 Raw Interrupt Status | 489 | | 0x08C | PWM1ISC | R/W1C | 0x0000.0000 | PWM1 Interrupt Status and Clear | 490 | | 0x090 | PWM1LOAD | R/W | 0x0000.0000 | PWM1 Load | 491 | | 0x094 | PWM1COUNT | RO | 0x0000.0000 | PWM1 Counter | 492 | | 0x098 | PWM1CMPA | R/W | 0x0000.0000 | PWM1 Compare A | 493 | | 0x09C | PWM1CMPB | R/W | 0x0000.0000 | PWM1 Compare B | 494 | | 0x0A0 | PWM1GENA | R/W | 0x0000.0000 | PWM1 Generator A Control | 495 | | 0x0A4 | PWM1GENB | R/W | 0x0000.0000 | PWM1 Generator B Control | 498 | | 0x0A8 | PWM1DBCTL | R/W | 0x0000.0000 | PWM1 Dead-Band Control | 501 | | 0x0AC | PWM1DBRISE | R/W | 0x0000.0000 | PWM1 Dead-Band Rising-Edge Delay | 502 | | 0x0B0 | PWM1DBFALL | R/W | 0x0000.0000 | PWM1 Dead-Band Falling-Edge-Delay | 503 | | 0x0C0 | PWM2CTL | R/W | 0x0000.0000 | PWM2 Control | 483 | | 0x0C4 | PWM2INTEN | R/W | 0x0000.0000 | PWM2 Interrupt and Trigger Enable | 487 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------------|-------|-------------|-----------------------------------|-------------| | 0x0C8 | PWM2RIS | RO | 0x0000.0000 | PWM2 Raw Interrupt Status | 489 | | 0x0CC | PWM2ISC | R/W1C | 0x0000.0000 | PWM2 Interrupt Status and Clear | 490 | | 0x0D0 | PWM2LOAD | R/W | 0x0000.0000 | PWM2 Load | 491 | | 0x0D4 | PWM2COUNT | RO | 0x0000.0000 | PWM2 Counter | 492 | | 0x0D8 | PWM2CMPA | R/W | 0x0000.0000 | PWM2 Compare A | 493 | | 0x0DC | PWM2CMPB | R/W | 0x0000.0000 | PWM2 Compare B | 494 | | 0x0E0 | PWM2GENA | R/W | 0x0000.0000 | PWM2 Generator A Control | 495 | | 0x0E4 | PWM2GENB | R/W | 0x0000.0000 | PWM2 Generator B Control | 498 | | 0x0E8 | PWM2DBCTL | R/W | 0x0000.0000 | PWM2 Dead-Band Control | 501 | | 0x0EC | PWM2DBRISE | R/W | 0x0000.0000 | PWM2 Dead-Band Rising-Edge Delay | 502 | | 0x0F0 | PWM2DBFALL | R/W | 0x0000.0000 | PWM2 Dead-Band Falling-Edge-Delay | 503 | # 16.5 Register Descriptions The remainder of this section lists and describes the PWM registers, in numerical order by address offset. ### Register 1: PWM Master Control (PWMCTL), offset 0x000 This register provides master control over the PWM generation blocks. #### PWM Master Control (PWMCTL) Base 0x4002.8000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | GlobalSync2 | R/W | 0 | Update PWM Generator 2 | | | | | | Same as GlobalSync0 but for PWM generator 2. | | 1 | GlobalSync1 | R/W | 0 | Update PWM Generator 1 | | | | | | Same as GlobalSync0 but for PWM generator 1. | | 0 | GlobalSvnc0 | R/W | 0 | Update PWM Generator 0 | Setting this bit causes any queued update to a load or comparator register in PWM generator 0 to be applied the next time the corresponding counter becomes zero. This bit automatically clears when the updates have completed; it cannot be cleared by software. # Register 2: PWM Time Base Sync (PWMSYNC), offset 0x004 This register provides a method to perform synchronization of the counters in the PWM generation blocks. Writing a bit in this register to 1 causes the specified counter to reset back to 0; writing multiple bits resets multiple counters simultaneously. The bits auto-clear after the reset has occurred; reading them back as zero indicates that the synchronization has completed. #### PWM Time Base Sync (PWMSYNC) Base 0x4002.8000 Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | Sync2 | R/W | 0 | Reset Generator 2 Counter Performs a reset of the PWM generator 2 counter. | | 1 | Sync1 | R/W | 0 | Reset Generator 1 Counter Performs a reset of the PWM generator 1 counter. | | 0 | Sync0 | R/W | 0 | Reset Generator 0 Counter Performs a reset of the PWM generator 0 counter. | ### Register 3: PWM Output Enable (PWMENABLE), offset 0x008 This register provides a master control of which generated PWM signals are output to device pins. By disabling a PWM output, the generation process can continue (for example, when the time bases are synchronized) without driving PWM signals to the pins. When bits in this register are set, the corresponding PWM signal is passed through to the output stage, which is controlled by the **PWMINVERT** register. When bits are not set, the PWM signal is replaced by a zero value which is also passed to the output stage. #### PWM Output Enable (PWMENABLE) Base 0x4002.8000 Offset 0x008 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------|----------|----------|----------|----------|----------| | | | ' | ' | 1 | | | | rese | rved | | • | | | ' | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ' | ' | 1 | rese | rved | | | | | PWM5En | PWM4En | PWM3En | PWM2En | PWM1En | PWM0En | | Type<br>Reset | RO<br>0 R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | PWM5En | R/W | 0 | PWM5 Output Enable | | | | | | When set, allows the generated ${\tt PWM5}$ signal to be passed to the device pin. | | 4 | PWM4En | R/W | 0 | PWM4 Output Enable | | | | | | When set, allows the generated ${\tt PWM4}$ signal to be passed to the device pin. | | 3 | PWM3En | R/W | 0 | PWM3 Output Enable | | | | | | When set, allows the generated ${\tt PWM3}$ signal to be passed to the device pin. | | 2 | PWM2En | R/W | 0 | PWM2 Output Enable | | | | | | When set, allows the generated ${\tt PWM2}$ signal to be passed to the device pin. | | 1 | PWM1En | R/W | 0 | PWM1 Output Enable | | | | | | When set, allows the generated ${\tt PWM1}$ signal to be passed to the device pin. | | 0 | PWM0En | R/W | 0 | PWM0 Output Enable | | | | | | When set, allows the generated ${\tt PWM0}$ signal to be passed to the device pin. | # Register 4: PWM Output Inversion (PWMINVERT), offset 0x00C This register provides a master control of the polarity of the PWM signals on the device pins. The PWM signals generated by the PWM generator are active High; they can optionally be made active Low via this register. Disabled PWM channels are also passed through the output inverter (if so configured) so that inactive channels maintain the correct polarity. #### PWM Output Inversion (PWMINVERT) Base 0x4002.8000 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | PWM5Inv | R/W | 0 | Invert PWM5 Signal | | | | | | When set, the generated PWM5 signal is inverted. | | 4 | PWM4Inv | R/W | 0 | Invert PWM4 Signal | | | | | | When set, the generated PWM4 signal is inverted. | | 3 | PWM3Inv | R/W | 0 | Invert PWM3 Signal | | | | | | When set, the generated PWM3 signal is inverted. | | 2 | PWM2Inv | R/W | 0 | Invert PWM2 Signal | | | | | | When set, the generated PWM2 signal is inverted. | | 1 | PWM1Inv | R/W | 0 | Invert PWM1 Signal | | | | | | When set, the generated PWM1 signal is inverted. | | 0 | PWM0Inv | R/W | 0 | Invert ₽wm0 Signal | | | | | | When set, the generated PWM0 signal is inverted. | ### Register 5: PWM Output Fault (PWMFAULT), offset 0x010 This register controls the behavior of the PWM outputs in the presence of fault conditions. Both the fault inputs and debug events are considered fault conditions. On a fault condition, each PWM signal can be passed through unmodified or driven to a specified value. For outputs that are configured for pass-through, the debug event handling on the corresponding PWM generator also determines if the PWM signal continues to be generated. Fault condition control occurs before the output inverter, so PWM signals driven to a specified value on fault are inverted if the channel is configured for inversion (therefore, the pin is driven to the logical complement of the specified value on a fault condition). #### PWM Output Fault (PWMFAULT) Base 0x4002.8000 Offset 0x010 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----|------|------|----|------|-----------|----|--------|--------|--------|--------|--------|--------| | | | ' | ' | ' | i | | | rese | rved<br>• | | ' | | ı | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ' | 1 | rese | rved | | ' | | | Fault5 | Fault4 | Fault3 | Fault2 | Fault1 | Fault0 | | Type | RO R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | Fault5 | R/W | 0 | PWM5 Fault | | | | | | When set, the ${\tt PWM5}$ output signal is driven to a specified value on a fault condition. | | 4 | Fault4 | R/W | 0 | PWM4 Fault | | | | | | When set, the ${\tt PWM4}$ output signal is driven to a specified value on a fault condition. | | 3 | Fault3 | R/W | 0 | PWM3 Fault | | | | | | When set, the ${\tt PWM3}$ output signal is driven to a specified value on a fault condition. | | 2 | Fault2 | R/W | 0 | PWM2 Fault | | | | | | When set, the ${\tt PWM2}$ output signal is driven to a specified value on a fault condition. | | 1 | Fault1 | R/W | 0 | PWM1 Fault | | | | | | When set, the ${\tt PWM1}$ output signal is driven to a specified value on a fault condition. | | 0 | Fault0 | R/W | 0 | PWM0 Fault | | | | | | When set, the ${\tt PWM0}$ output signal is driven to a specified value on a fault condition. | # Register 6: PWM Interrupt Enable (PWMINTEN), offset 0x014 This register controls the global interrupt generation capabilities of the PWM module. The events that can cause an interrupt are the fault input and the individual interrupts from the PWM generators. #### PWM Interrupt Enable (PWMINTEN) Base 0x4002.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | IntFault0 | R/W | 0 | Interrupt Fault 0 | | | | | | When set, an interrupt occurs when the ${\tt FAULT0}$ input is asserted or the fault condition for PWM generator 0 is asserted. | | 15:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | IntPWM2 | R/W | 0 | PWM2 Interrupt Enable | | | | | | When set, an interrupt occurs when the PWM generator 2 block asserts an interrupt. | | 1 | IntPWM1 | R/W | 0 | PWM1 Interrupt Enable | | | | | | When set, an interrupt occurs when the PWM generator 1 block asserts an interrupt. | | 0 | IntPWM0 | R/W | 0 | PWM0 Interrupt Enable | | | | | | When set, an interrupt occurs when the PWM generator 0 block asserts | an interrupt. ## Register 7: PWM Raw Interrupt Status (PWMRIS), offset 0x018 This register provides the current set of interrupt sources that are asserted, regardless of whether they cause an interrupt to be asserted to the controller. The fault interrupt is latched on detection; it must be cleared through the **PWM Interrupt Status and Clear (PWMISC)** register (see page 481). The PWM generator interrupts simply reflect the status of the PWM generators; they are cleared via the interrupt status register in the PWM generator blocks. Bits set to 1 indicate the events that are active; zero bits indicate that the event in question is not active. #### PWM Raw Interrupt Status (PWMRIS) Base 0x4002.8000 Offset 0x018 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | IntFault0 | RO | 0 | Interrupt Fault PWM 0 | | | | | | Indicates that the ${\tt FAULT0}$ input is asserting or the fault condition for PWM generator 0 is asserting. | | 15:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | IntPWM2 | RO | 0 | PWM2 Interrupt Asserted | | | | | | Indicates that the PWM generator 2 block is asserting its interrupt. | | 1 | IntPWM1 | RO | 0 | PWM1 Interrupt Asserted | | | | | | Indicates that the PWM generator 1 block is asserting its interrupt. | | 0 | IntPWM0 | RO | 0 | PWM0 Interrupt Asserted | | | | | | Indicates that the PWM generator 0 block is asserting its interrupt. | # Register 8: PWM Interrupt Status and Clear (PWMISC), offset 0x01C This register provides a summary of the interrupt status of the individual PWM generator blocks. A bit set to 1 indicates that the corresponding generator block is asserting an interrupt. The individual interrupt status registers in each block must be consulted to determine the reason for the interrupt, and used to clear the interrupt. For the fault interrupt, a write of 1 to that bit position clears the latched interrupt status. #### PWM Interrupt Status and Clear (PWMISC) Base 0x4002.8000 Offset 0x01C Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | IntFault0 | R/W1C | 0 | FAULT0 Interrupt Asserted | | | | | | Indicates that the ${\tt FAULT0}$ input is asserting or the fault condition for generator 0 is asserting a fault. | | 15:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | IntPWM2 | RO | 0 | PWM2 Interrupt Status | | | | | | Indicates if the PWM generator 2 block is asserting an interrupt. | | 1 | IntPWM1 | RO | 0 | PWM1 Interrupt Status | | | | | | Indicates if the PWM generator 1 block is asserting an interrupt. | | 0 | IntPWM0 | RO | 0 | PWM0 Interrupt Status | | | | | | Indicates if the PWM generator 0 block is asserting an interrupt. | # Register 9: PWM Status (PWMSTATUS), offset 0x020 This register provides the status of the FAULTO through FAULT3 input signals. #### PWM Status (PWMSTATUS) Base 0x4002.8000 Offset 0x020 Type RO, reset 0x0000.0000 | Bit/Field | Name | туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | Fault0 | RO | 0 | Fault0 Interrupt Status | When set, indicates the ${\tt FAULT0}$ input is asserted, or that the fault condition for PWM generator 0 is asserted. #### Register 10: PWM0 Control (PWM0CTL), offset 0x040 Register 11: PWM1 Control (PWM1CTL), offset 0x080 #### Register 12: PWM2 Control (PWM2CTL), offset 0x0C0 These registers configure the PWM signal generation blocks (PWM0CTL controls the PWM generator 0 block, and so on). The Register Update mode, Debug mode, Counting mode, and Block Enable mode are all controlled via these registers. The blocks produce the PWM signals, which can be either two independent PWM signals (from the same counter), or a paired set of PWM signals with dead-band delays added. The PWM0 block produces the PWM0 and PWM1 outputs, the PWM1 block produces the PWM2 and PWM3 outputs, and the PWM2 block produces the PWM4 and PWM5 outputs. #### PWM0 Control (PWM0CTL) Base 0x4002.8000 Offset 0x040 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:14 | DBFallUpd | R/W | 0 | PWMnDBFALL Update Mode | Specifies the update mode for the PWMnDBFALL register. Value Description 0 Immediate The **PWMnDBFALL** register value is immediately updated on a write. - 1 Reserved - 2 Locally Synchronized Updates to the register are reflected to the generator the next time the counter is 0. 3 Globally Synchronized Updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the PWM Master Control (**PWMCTL**) register. | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13:12 | DBRiseUpd | R/W | 0 | PWMnDBRISE Update Mode | | | | | | Specifies the update mode for the <b>PWMnDBRISE</b> register. | | | | | | Value Description | | | | | | 0 Immediate | | | | | | The <b>PWMnDBRISE</b> register value is immediately updated on a write. | | | | | | 1 Reserved | | | | | | 2 Locally Synchronized | | | | | | Updates to the register are reflected to the generator the next time the counter is 0. | | | | | | 3 Globally Synchronized | | | | | | Updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the PWM Master Control ( <b>PWMCTL</b> ) register. | | 11:10 | DBCtlUpd | R/W | 0 | PWMnDBCTL Update Mode | | | | | | Specifies the update mode for the <b>PWMnDBCTL</b> register. | | | | | | W. 5 | Value Description 0 Immediate The $\mbox{{\bf PWMnDBCTL}}$ register value is immediately updated on a write. - 1 Reserved - 2 Locally Synchronized Updates to the register are reflected to the generator the next time the counter is $\boldsymbol{0}$ . 3 Globally Synchronized Updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the PWM Master Control (**PWMCTL**) register. | Bit/Field | Name | Туре | Reset | Description | |-----------|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | GenBUpd | R/W | 0 | PWMnGENB Update Mode | | | | | | Specifies the update mode for the <b>PWMnGENB</b> register. | | | | | | Value Description | | | | | | 0 Immediate | | | | | | The <b>PWMnGENB</b> register value is immediately updated on a write. | | | | | | 1 Reserved | | | | | | 2 Locally Synchronized | | | | | | Updates to the register are reflected to the generator the next time the counter is 0. | | | | | | 3 Globally Synchronized | | | | | | Updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the PWM Master Control ( <b>PWMCTL</b> ) register. | | 7:6 | GenAUpd | R/W | 0 | PWMnGENA Update Mode | | | | | | Specifies the update mode for the <b>PWMnGENA</b> register. | | | | | | Value Description | | | | | | 0 Immediate | | | | | | The <b>PWMnGENA</b> register value is immediately updated on a write. | | | | | | 1 Reserved | | | | | | 2 Locally Synchronized | | | | | | Updates to the register are reflected to the generator the next time the counter is 0. | | | | | | 3 Globally Synchronized | | | | | | Updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the PWM Master Control ( <b>PWMCTL</b> ) register. | | 5 | CmpBUpd | R/W | 0 | Comparator B Update Mode | | | | | | Same as CmpAUpd but for the comparator B register. | | 4 | CmpAUpd | R/W | 0 | Comparator A Update Mode | | | | | | The Update mode for the comparator A register. When not set, updates to the register are reflected to the comparator the next time the counter is 0. When set, updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the <b>PWM Master Control (PWMCTL)</b> register (see page 474). | | 3 | LoadUpd | R/W | 0 | Load Register Update Mode | | | | | | The Update mode for the load register. When not set, updates to the register are reflected to the counter the next time the counter is 0. When set, updates to the register are delayed until the next time the counter is 0 after a synchronous update has been requested through the <b>PWM Master Control (PWMCTL)</b> register. | | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Debug | R/W | 0 | Debug Mode | | | | | | The behavior of the counter in Debug mode. When not set, the counter stops running when it next reaches 0, and continues running again when no longer in Debug mode. When set, the counter always runs. | | 1 | Mode | R/W | 0 | Counter Mode | | | | | | The mode for the counter. When not set, the counter counts down from the load value to 0 and then wraps back to the load value (Count-Down mode). When set, the counter counts up from 0 to the load value, back down to 0, and then repeats (Count-Up/Down mode). | | 0 | Enable | R/W | 0 | PWM Block Enable | | | | | | Master enable for the PWM generation block. When not set, the entire block is disabled and not clocked. When set, the block is enabled and produces PWM signals. | # Register 13: PWM0 Interrupt and Trigger Enable (PWM0INTEN), offset 0x044 Register 14: PWM1 Interrupt and Trigger Enable (PWM1INTEN), offset 0x084 Register 15: PWM2 Interrupt and Trigger Enable (PWM2INTEN), offset 0x0C4 These registers control the interrupt and ADC trigger generation capabilities of the PWM generators (**PWM0INTEN** controls the PWM generator 0 block, and so on). The events that can cause an interrupt or an ADC trigger are: - The counter being equal to the load register - The counter being equal to zero - The counter being equal to the comparator A register while counting up - The counter being equal to the comparator A register while counting down - The counter being equal to the comparator B register while counting up - The counter being equal to the comparator B register while counting down Any combination of these events can generate either an interrupt, or an ADC trigger; though no determination can be made as to the actual event that caused an ADC trigger if more than one is specified. #### PWM0 Interrupt and Trigger Enable (PWM0INTEN) Base 0x4002.8000 Offset 0x044 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | TrCmpBD | R/W | 0 | Trigger for Counter=Comparator B Down | | | | | | When 1, a trigger pulse is output when the counter matches the comparator B value and the counter is counting down. | | 12 | TrCmpBU | R/W | 0 | Trigger for Counter=Comparator B Up | | | | | | When 1, a trigger pulse is output when the counter matches the comparator B value and the counter is counting up. | | 11 | TrCmpAD | R/W | 0 | Trigger for Counter=Comparator A Down | | | | | | When 1, a trigger pulse is output when the counter matches the comparator A value and the counter is counting down. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | TrCmpAU | R/W | 0 | Trigger for Counter=Comparator A Up | | | | | | When 1, a trigger pulse is output when the counter matches the comparator A value and the counter is counting up. | | 9 | TrCntLoad | R/W | 0 | Trigger for Counter=Load | | | | | | When 1, a trigger pulse is output when the counter matches the <b>PWMnLOAD</b> register. | | 8 | TrCntZero | R/W | 0 | Trigger for Counter=0 | | | | | | When 1, a trigger pulse is output when the counter is 0. | | 7:6 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | IntCmpBD | R/W | 0 | Interrupt for Counter=Comparator B Down | | | | | | When 1, an interrupt occurs when the counter matches the comparator B value and the counter is counting down. | | 4 | IntCmpBU | R/W | 0 | Interrupt for Counter=Comparator B Up | | | | | | When 1, an interrupt occurs when the counter matches the comparator B value and the counter is counting up. | | 3 | IntCmpAD | R/W | 0 | Interrupt for Counter=Comparator A Down | | | | | | When 1, an interrupt occurs when the counter matches the comparator A value and the counter is counting down. | | 2 | IntCmpAU | R/W | 0 | Interrupt for Counter=Comparator A Up | | | | | | When 1, an interrupt occurs when the counter matches the comparator A value and the counter is counting up. | | 1 | IntCntLoad | R/W | 0 | Interrupt for Counter=Load | | | | | | When 1, an interrupt occurs when the counter matches the <b>PWMnLOAD</b> register. | | 0 | IntCntZero | R/W | 0 | Interrupt for Counter=0 | | | | | | When 1, an interrupt occurs when the counter is 0. | # Register 16: PWM0 Raw Interrupt Status (PWM0RIS), offset 0x048 Register 17: PWM1 Raw Interrupt Status (PWM1RIS), offset 0x088 Register 18: PWM2 Raw Interrupt Status (PWM2RIS), offset 0x0C8 These registers provide the current set of interrupt sources that are asserted, regardless of whether they cause an interrupt to be asserted to the controller (**PWM0RIS** controls the PWM generator 0 block, and so on). Bits set to 1 indicate the latched events that have occurred; bits set to 0 indicate that the event in question has not occurred. #### PWM0 Raw Interrupt Status (PWM0RIS) Base 0x4002.8000 Offset 0x048 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | IntCmpBD | RO | 0 | Comparator B Down Interrupt Status | | | | | | Indicates that the counter has matched the comparator B value while counting down. | | 4 | IntCmpBU | RO | 0 | Comparator B Up Interrupt Status | | | | | | Indicates that the counter has matched the comparator B value while counting up. | | 3 | IntCmpAD | RO | 0 | Comparator A Down Interrupt Status | | | | | | Indicates that the counter has matched the comparator A value while counting down. | | 2 | IntCmpAU | RO | 0 | Comparator A Up Interrupt Status | | | | | | Indicates that the counter has matched the comparator A value while counting up. | | 1 | IntCntLoad | RO | 0 | Counter=Load Interrupt Status | | | | | | Indicates that the counter has matched the PWMnLOAD register. | | 0 | IntCntZero | RO | 0 | Counter=0 Interrupt Status | | | | | | Indicates that the counter has matched 0. | # Register 19: PWM0 Interrupt Status and Clear (PWM0ISC), offset 0x04C Register 20: PWM1 Interrupt Status and Clear (PWM1ISC), offset 0x08C Register 21: PWM2 Interrupt Status and Clear (PWM2ISC), offset 0x0CC These registers provide the current set of interrupt sources that are asserted to the controller (**PWM0ISC** controls the PWM generator 0 block, and so on). Bits set to 1 indicate the latched events that have occurred; bits set to 0 indicate that the event in question has not occurred. These are R/W1C registers; writing a 1 to a bit position clears the corresponding interrupt reason. #### PWM0 Interrupt Status and Clear (PWM0ISC) Base 0x4002.8000 Offset 0x04C Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | IntCmpBD | R/W1C | 0 | Comparator B Down Interrupt | | | | | | Indicates that the counter has matched the comparator B value while counting down. | | 4 | IntCmpBU | R/W1C | 0 | Comparator B Up Interrupt | | | | | | Indicates that the counter has matched the comparator B value while counting up. | | 3 | IntCmpAD | R/W1C | 0 | Comparator A Down Interrupt | | | | | | Indicates that the counter has matched the comparator A value while counting down. | | 2 | IntCmpAU | R/W1C | 0 | Comparator A Up Interrupt | | | | | | Indicates that the counter has matched the comparator A value while counting up. | | 1 | IntCntLoad | R/W1C | 0 | Counter=Load Interrupt | | | | | | Indicates that the counter has matched the <b>PWMnLOAD</b> register. | | 0 | IntCntZero | R/W1C | 0 | Counter=0 Interrupt | | | | | | Indicates that the counter has matched 0. | Register 22: PWM0 Load (PWM0LOAD), offset 0x050 Register 23: PWM1 Load (PWM1LOAD), offset 0x090 Register 24: PWM2 Load (PWM2LOAD), offset 0x0D0 These registers contain the load value for the PWM counter (**PWM0LOAD** controls the PWM generator 0 block, and so on). Based on the counter mode, either this value is loaded into the counter after it reaches zero, or it is the limit of up-counting after which the counter decrements back to zero. If the Load Value Update mode is immediate, this value is used the next time the counter reaches zero; if the mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is re-written before the actual update occurs, the previous value is never used and is lost. #### PWM0 Load (PWM0LOAD) Base 0x4002.8000 Offset 0x050 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | Load | R/W | 0 | Counter Load Value | The counter load value. Register 25: PWM0 Counter (PWM0COUNT), offset 0x054 Register 26: PWM1 Counter (PWM1COUNT), offset 0x094 Register 27: PWM2 Counter (PWM2COUNT), offset 0x0D4 These registers contain the current value of the PWM counter (**PWM0COUNT** is the value of the PWM generator 0 block, and so on). When this value matches the load register, a pulse is output; this can drive the generation of a PWM signal (via the **PWMnGENA/PWMnGENB** registers, see page 495 and page 498) or drive an interrupt or ADC trigger (via the **PWMnINTEN** register, see page 487). A pulse with the same capabilities is generated when this value is zero. #### PWM0 Counter (PWM0COUNT) Base 0x4002.8000 Offset 0x054 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | Count | RO | 0x00 | Counter Value | The current value of the counter. Register 28: PWM0 Compare A (PWM0CMPA), offset 0x058 Register 29: PWM1 Compare A (PWM1CMPA), offset 0x098 Register 30: PWM2 Compare A (PWM2CMPA), offset 0x0D8 These registers contain a value to be compared against the counter (**PWM0CMPA** controls the PWM generator 0 block, and so on). When this value matches the counter, a pulse is output; this can drive the generation of a PWM signal (via the **PWMnGENA/PWMnGENB** registers) or drive an interrupt or ADC trigger (via the **PWMnINTEN** register). If the value of this register is greater than the **PWMnLOAD** register (see page 491), then no pulse is ever output. If the comparator A update mode is immediate (based on the CmpAUpd bit in the **PWMnCTL** register), this 16-bit CompA value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Compare A (PWM0CMPA) Base 0x4002.8000 Offset 0x058 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | | | 1 | | | | | | rese | rved | | | | | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | I | | | l | | | Cor | npA | | | | l | | | | | Type<br>Reset | R/W<br>0 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | CompA | R/W | 0x00 | Comparator A Value | The value to be compared against the counter. Register 31: PWM0 Compare B (PWM0CMPB), offset 0x05C Register 32: PWM1 Compare B (PWM1CMPB), offset 0x09C Register 33: PWM2 Compare B (PWM2CMPB), offset 0x0DC These registers contain a value to be compared against the counter (**PWM0CMPB** controls the PWM generator 0 block, and so on). When this value matches the counter, a pulse is output; this can drive the generation of a PWM signal (via the **PWMnGENA/PWMnGENB** registers) or drive an interrupt or ADC trigger (via the **PWMnINTEN** register). If the value of this register is greater than the **PWMnLOAD** register, no pulse is ever output. If the comparator B update mode is immediate (based on the CmpBUpd bit in the **PWMnCTL** register), this 16-bit CompB value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Compare B (PWM0CMPB) Base 0x4002.8000 Offset 0x05C Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|-----|-----|-----|-----|-----|-----|-----|------|-------|-----|-----|-----|-----|-----|-----|-----| | | | • | | ' | | • | • | rese | erved | ' | ' | • | | ' | ' | | | Type L | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | • | | ı | • | Coi | mpB | • | • | • | | • | • | 1 | | Type | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | CompB | R/W | 0x00 | Comparator B Value | The value to be compared against the counter. # Register 34: PWM0 Generator A Control (PWM0GENA), offset 0x060 Register 35: PWM1 Generator A Control (PWM1GENA), offset 0x0A0 Register 36: PWM2 Generator A Control (PWM2GENA), offset 0x0E0 These registers control the generation of the PWMnA signal based on the load and zero output pulses from the counter, as well as the compare A and compare B pulses from the comparators (**PWM0GENA** controls the PWM generator 0 block, and so on). When the counter is running in Count-Down mode, only four of these events occur; when running in Count-Up/Down mode, all six occur. These events provide great flexibility in the positioning and duty cycle of the PWM signal that is produced. The **PWM0GENA** register controls generation of the PWM0A signal; **PWM1GENA**, the PWM1A signal; and **PWM2GENA**, the PWM2A signal. If a zero or load event coincides with a compare A or compare B event, the zero or load action is taken and the compare A or compare B action is ignored. If a compare A event coincides with a compare B event, the compare A action is taken and the compare B action is ignored. If the Generator A update mode is immediate (based on the GenAUpd field encoding in the **PWMnCTL** register), this 16-bit GenAUpd value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Generator A Control (PWM0GENA) Base 0x4002.8000 Offset 0x060 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|------|------|----|------|------|------|------|-------|------|------|------|------|-----------|------|-----------| | | | ' | | ' | | ' | 1 | rese | erved | | | ' | | 1 | ' | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | rese | rved | | ActC | mpBD | ActC | mpBU | ActCı | mpAD | ActC | mpAU | Actl | I<br>₋oad | Acti | I<br>Zero | | Туре | RO | RO | RO | RO | R/W | Docat | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:10 | ActCmpBD | R/W | 0x0 | Action for Comparator B Down | The action to be taken when the counter matches comparator B while counting down. The table below defines the effect of the event on the output signal. Value Description 0x0 Do nothing. 0x1 Invert the output signal. 0x2 Set the output signal to 0. 0x3 Set the output signal to 1. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | ActCmpBU | R/W | 0x0 | Action for Comparator B Up | | | | | | The action to be taken when the counter matches comparator B while counting up. Occurs only when the Mode bit in the <b>PWMnCTL</b> register (see page 483) is set to 1. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 7:6 | ActCmpAD | R/W | 0x0 | Action for Comparator A Down | | | | | | The action to be taken when the counter matches comparator A while counting down. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 5:4 | ActCmpAU | R/W | 0x0 | Action for Comparator A Up | | | | | | The action to be taken when the counter matches comparator A while counting up. Occurs only when the Mode bit in the <b>PWMnCTL</b> register is set to 1. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 3:2 | ActLoad | R/W | 0x0 | Action for Counter=Load | | | | | | The action to be taken when the counter matches the load value. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|-----------------------------------------------------------------------| | 1:0 | ActZero | R/W | 0x0 | Action for Counter=0 | | | | | | The action to be taken when the counter is zero. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | # Register 37: PWM0 Generator B Control (PWM0GENB), offset 0x064 Register 38: PWM1 Generator B Control (PWM1GENB), offset 0x0A4 Register 39: PWM2 Generator B Control (PWM2GENB), offset 0x0E4 These registers control the generation of the PWMnB signal based on the load and zero output pulses from the counter, as well as the compare A and compare B pulses from the comparators (**PWM0GENB** controls the PWM generator 0 block, and so on). When the counter is running in Down mode, only four of these events occur; when running in Up/Down mode, all six occur. These events provide great flexibility in the positioning and duty cycle of the PWM signal that is produced. The **PWM0GENB** register controls generation of the PWM0B signal; **PWM1GENB**, the PWM1B signal; and **PWM2GENB**, the PWM2B signal. If a zero or load event coincides with a compare A or compare B event, the zero or load action is taken and the compare A or compare B action is ignored. If a compare A event coincides with a compare B event, the compare B action is taken and the compare A action is ignored. If the Generator B update mode is immediate (based on the <code>GenBUpd</code> field encoding in the **PWMnCTL** register), this 16-bit <code>GenBUpd</code> value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Generator B Control (PWM0GENB) Base 0x4002.8000 Offset 0x064 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|------|------|----|-------|------|-------|------|-------|------|-------|------|------|-----------|------|------| | | | | | | | • | ' | rese | rved | | | | | ' | ' | • | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | rese | rved | | ActCı | npBD | ActCı | mpBU | ActCr | npAD | ActCr | npAU | Actl | ı<br>∟oad | Acti | Zero | | Type | RO | RO | RO | RO | R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:10 | ActCmpBD | R/W | 0x0 | Action for Comparator B Down | The action to be taken when the counter matches comparator B while counting down. The table below defines the effect of the event on the output signal. Value Description 0x0 Do nothing. 0x1 Invert the output signal. 0x2 Set the output signal to 0. 0x3 Set the output signal to 1. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | ActCmpBU | R/W | 0x0 | Action for Comparator B Up | | | | | | The action to be taken when the counter matches comparator B while counting up. Occurs only when the Mode bit in the <b>PWMnCTL</b> register is set to 1. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 7:6 | ActCmpAD | R/W | 0x0 | Action for Comparator A Down | | | | | | The action to be taken when the counter matches comparator A while counting down. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 5:4 | ActCmpAU | R/W | 0x0 | Action for Comparator A Up | | | | | | The action to be taken when the counter matches comparator A while counting up. Occurs only when the Mode bit in the <b>PWMnCTL</b> register is set to 1. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | 3:2 | ActLoad | R/W | 0x0 | Action for Counter=Load | | | | | | The action to be taken when the counter matches the load value. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|-----------------------------------------------------------------------| | 1:0 | ActZero | R/W | 0x0 | Action for Counter=0 | | | | | | The action to be taken when the counter is 0. | | | | | | The table below defines the effect of the event on the output signal. | | | | | | Value Description | | | | | | 0x0 Do nothing. | | | | | | 0x1 Invert the output signal. | | | | | | 0x2 Set the output signal to 0. | | | | | | 0x3 Set the output signal to 1. | # Register 40: PWM0 Dead-Band Control (PWM0DBCTL), offset 0x068 Register 41: PWM1 Dead-Band Control (PWM1DBCTL), offset 0x0A8 Register 42: PWM2 Dead-Band Control (PWM2DBCTL), offset 0x0E8 The **PWM0DBCTL** register controls the dead-band generator, which produces the PWM0 and PWM1 signals based on the PWM0A and PWM0B signals. When disabled, the PWM0A signal passes through to the PWM0 signal and the PWM0B signal passes through to the PWM1 signal. When enabled and inverting the resulting waveform, the PWM0B signal is ignored; the PWM0 signal is generated by delaying the rising edge(s) of the PWM0A signal by the value in the **PWM0DBRISE** register (see page 502), and the PWM1 signal is generated by delaying the falling edge(s) of the PWM0A signal by the value in the **PWM0DBFALL** register (see page 503). In a similar manner, PWM2 and PWM3 are produced from the PWM1A and PWM1B signals, and PWM4 and PWM5 are produced from the PWM2A and PWM2B signals. If the Dead-Band Control mode is immediate (based on the DBCtlUpd field encoding in the **PWMnCTL** register), this 16-bit DBCtlUpd value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Dead-Band Control (PWM0DBCTL) Base 0x4002.8000 Offset 0x068 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----|----|----|----|----------|------|----|----|----|----|----|----|--------| | | | | | | | | | rese | rved | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | | | | | | reserved | | | | | 1 | | 1 | Enable | | Type | RO R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | Enable | R/W | 0 | Dead-Band Generator Enable | When set, the dead-band generator inserts dead bands into the output signals; when clear, it simply passes the PWM signals through. # Register 43: PWM0 Dead-Band Rising-Edge Delay (PWM0DBRISE), offset 0x06C # Register 44: PWM1 Dead-Band Rising-Edge Delay (PWM1DBRISE), offset 0x0AC # Register 45: PWM2 Dead-Band Rising-Edge Delay (PWM2DBRISE), offset 0x0EC The **PWM0DBRISE** register contains the number of clock ticks to delay the rising edge of the PWM0A signal when generating the PWM0 signal. If the dead-band generator is disabled through the **PWMnDBCTL** register, the **PWM0DBRISE** register is ignored. If the value of this register is larger than the width of a High pulse on the input PWM signal, the rising-edge delay consumes the entire High time of the signal, resulting in no High time on the output. Care must be taken to ensure that the input High time always exceeds the rising-edge delay. In a similar manner, PWM2 is generated from PWM1A with its rising edge delayed and PWM4 is produced from PWM2A with its rising edge delayed. If the Dead-Band Rising-Edge Delay mode is immediate (based on the DBRiseUpd field encoding in the PWMnCTL register), this 16-bit DBRiseUpd value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the PWM Master Control (PWMCTL) register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Dead-Band Rising-Edge Delay (PWM0DBRISE) Base 0x4002.8000 Offset 0x06C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:0 | RiseDelay | R/W | 0 | Dead-Band Rise Delay | The number of clock ticks to delay the rising edge. # Register 46: PWM0 Dead-Band Falling-Edge-Delay (PWM0DBFALL), offset 0x070 # Register 47: PWM1 Dead-Band Falling-Edge-Delay (PWM1DBFALL), offset 0x0B0 # Register 48: PWM2 Dead-Band Falling-Edge-Delay (PWM2DBFALL), offset 0x0F0 The **PWM0DBFALL** register contains the number of clock ticks to delay the falling edge of the PWM0A signal when generating the PWM1 signal. If the dead-band generator is disabled, this register is ignored. If the value of this register is larger than the width of a Low pulse on the input PWM signal, the falling-edge delay consumes the entire Low time of the signal, resulting in no Low time on the output. Care must be taken to ensure that the input Low time always exceeds the falling-edge delay. In a similar manner, PWM3 is generated from PWM1A with its falling edge delayed and PWM5 is produced from PWM2A with its falling edge delayed. If the Dead-Band Falling-Edge-Delay mode is immediate (based on the <code>DBFallUp</code> field encoding in the <code>PWMnCTL</code> register), this 16-bit <code>DBFallUp</code> value is used the next time the counter reaches zero. If the update mode is synchronous, it is used the next time the counter reaches zero after a synchronous update has been requested through the <code>PWM Master Control</code> (<code>PWMCTL</code>) register (see page 474). If this register is rewritten before the actual update occurs, the previous value is never used and is lost. #### PWM0 Dead-Band Falling-Edge-Delay (PWM0DBFALL) Base 0x4002.8000 Offset 0x070 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:0 | FallDelay | R/W | 0x00 | Dead-Band Fall Delay | The number of clock ticks to delay the falling edge. # 17 Quadrature Encoder Interface (QEI) A quadrature encoder, also known as a 2-channel incremental encoder, converts linear displacement into a pulse signal. By monitoring both the number of pulses and the relative phase of the two signals, you can track the position, direction of rotation, and speed. In addition, a third channel, or index signal, can be used to reset the position counter. The Stellaris<sup>®</sup> quadrature encoder interface (QEI) module interprets the code produced by a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, it can capture a running estimate of the velocity of the encoder wheel. The Stellaris<sup>®</sup> quadrature encoder has the following features: - Position integrator that tracks the encoder position - Velocity capture using built-in timer - Interrupt generation on: - Index pulse - Velocity-timer expiration - Direction change - Quadrature error detection ### 17.1 Block Diagram Figure 17-1 on page 504 provides a block diagram of a Stellaris<sup>®</sup> QEI module. Figure 17-1. QEI Block Diagram # 17.2 Functional Description The QEI module interprets the two-bit gray code produced by a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, it can capture a running estimate of the velocity of the encoder wheel. The position integrator and velocity capture can be independently enabled, though the position integrator must be enabled before the velocity capture can be enabled. The two phase signals, PhA and PhB, can be swapped before being interpreted by the QEI module to change the meaning of forward and backward, and to correct for miswiring of the system. Alternatively, the phase signals can be interpreted as a clock and direction signal as output by some encoders. The QEI module supports two modes of signal operation: quadrature phase mode and clock/direction mode. In quadrature phase mode, the encoder produces two clocks that are 90 degrees out of phase; the edge relationship is used to determine the direction of rotation. In clock/direction mode, the encoder produces a clock signal to indicate steps and a direction signal to indicate the direction of rotation. This mode is determined by the SigMode bit of the **QEI Control (QEICTL)** register (see page 509). When the QEI module is set to use the quadrature phase mode (SigMode bit equals zero), the capture mode for the position integrator can be set to update the position counter on every edge of the PhA signal or to update on every edge of both PhA and PhB. Updating the position counter on every PhA and PhB provides more positional resolution at the cost of less range in the positional counter. When edges on PhA lead edges on PhB, the position counter is incremented. When edges on PhB lead edges on PhA, the position counter is decremented. When a rising and falling edge pair is seen on one of the phases without any edges on the other, the direction of rotation has changed. The positional counter is automatically reset on one of two conditions: sensing the index pulse or reaching the maximum position value. Which mode is determined by the ResMode bit of the **QEI Control (QEICTL)** register. When ResMode is 0, the positional counter is reset when the index pulse is sensed. This limits the positional counter to the values [0:N-1], where N is the number of phase edges in a full revolution of the encoder wheel. The **QEIMAXPOS** register must be programmed with N-1 so that the reverse direction from position 0 can move the position counter to N-1. In this mode, the position register contains the absolute position of the encoder relative to the index (or home) position once an index pulse has been seen. When ResMode is 1, the positional counter is constrained to the range [0:M], where M is the programmable maximum value. The index pulse is ignored by the positional counter in this mode. The velocity capture has a configurable timer and a count register. It counts the number of phase edges (using the same configuration as for the position integrator) in a given time period. The edge count from the previous time period is available to the controller via the **QEISPEED** register, while the edge count for the current time period is being accumulated in the **QEICOUNT** register. As soon as the current time period is complete, the total number of edges counted in that time period is made available in the **QEISPEED** register (losing the previous value), the **QEICOUNT** is reset to 0, and counting commences on a new time period. The number of edges counted in a given time period is directly proportional to the velocity of the encoder. Figure 17-2 on page 506 shows how the Stellaris<sup>®</sup> quadrature encoder converts the phase input signals into clock pulses, the direction signal, and how the velocity predivider operates (in Divide by 4 mode). Figure 17-2. Quadrature Encoder and Velocity Predivider Operation The period of the timer is configurable by specifying the load value for the timer in the **QEILOAD** register. When the timer reaches zero, an interrupt can be triggered, and the hardware reloads the timer with the **QEILOAD** value and continues to count down. At lower encoder speeds, a longer timer period is needed to be able to capture enough edges to have a meaningful result. At higher encoder speeds, both a shorter timer period and/or the velocity predivider can be used. The following equation converts the velocity counter value into an rpm value: ``` rpm = (clock * (2 ^ VelDiv) * Speed * 60) ÷ (Load * ppr * edges) ``` #### where: clock is the controller clock rate ppr is the number of pulses per revolution of the physical encoder edges is 2 or 4, based on the capture mode set in the QEICTL register (2 for CapMode set to 0 and 4 for CapMode set to 1) For example, consider a motor running at 600 rpm. A 2048 pulse per revolution quadrature encoder is attached to the motor, producing 8192 phase edges per revolution. With a velocity predivider of ÷1 (VelDiv set to 0) and clocking on both PhA and PhB edges, this results in 81,920 pulses per second (the motor turns 10 times per second). If the timer were clocked at 10,000 Hz, and the load value was 2,500 (¼ of a second), it would count 20,480 pulses per update. Using the above equation: ``` rpm = (10000 * 1 * 20480 * 60) ÷ (2500 * 2048 * 4) = 600 rpm ``` Now, consider that the motor is sped up to 3000 rpm. This results in 409,600 pulses per second, or 102,400 every $\frac{1}{4}$ of a second. Again, the above equation gives: ``` rpm = (10000 * 1 * 102400 * 60) ÷ (2500 * 2048 * 4) = 3000 rpm ``` Care must be taken when evaluating this equation since intermediate values may exceed the capacity of a 32-bit integer. In the above examples, the clock is 10,000 and the divider is 2,500; both could be predivided by 100 (at compile time if they are constants) and therefore be 100 and 25. In fact, if they were compile-time constants, they could also be reduced to a simple multiply by 4, cancelled by the ÷4 for the edge-count factor. Important: Reducing constant factors at compile time is the best way to control the intermediate values of this equation, as well as reducing the processing requirement of computing this equation. The division can be avoided by selecting a timer load value such that the divisor is a power of 2; a simple shift can therefore be done in place of the division. For encoders with a power of 2 pulses per revolution, this is a simple matter of selecting a power of 2 load value. For other encoders, a load value must be selected such that the product is very close to a power of two. For example, a 100 pulse per revolution encoder could use a load value of 82, resulting in 32,800 as the divisor, which is 0.09% above 2<sup>14</sup>; in this case a shift by 15 would be an adequate approximation of the divide in most cases. If absolute accuracy were required, the controller's divide instruction could be used. The QEI module can produce a controller interrupt on several events: phase error, direction change, reception of the index pulse, and expiration of the velocity timer. Standard masking, raw interrupt status, interrupt status, and interrupt clear capabilities are provided. ## 17.3 Initialization and Configuration The following example shows how to configure the Quadrature Encoder module to read back an absolute position: - 1. Enable the QEI clock by writing a value of 0x0000.0100 to the **RCGC1** register in the System Control module. - Enable the clock to the appropriate GPIO module via the RCGC2 register in the System Control module. - In the GPIO module, enable the appropriate pins for their alternate function using the GPIOAFSEL register. - 4. Configure the quadrature encoder to capture edges on both signals and maintain an absolute position by resetting on index pulses. Using a 1000-line encoder at four edges per line, there are 4000 pulses per revolution; therefore, set the maximum position to 3999 (0xF9F) since the count is zero-based. - Write the QEICTL register with the value of 0x0000.0018. - Write the QEIMAXPOS register with the value of 0x0000.0F9F. - 5. Enable the quadrature encoder by setting bit 0 of the **QEICTL** register. - Delay for some time. - 7. Read the encoder position by reading the **QEIPOS** register value. # 17.4 Register Map Table 17-1 on page 507 lists the QEI registers. The offset listed is a hexadecimal increment to the register's address, relative to the module's base address: QEI0: 0x4002.C000 Table 17-1. QEI Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|-----------|------|-------------|----------------------|-------------| | 0x000 | QEICTL | R/W | 0x0000.0000 | QEI Control | 509 | | 0x004 | QEISTAT | RO | 0x0000.0000 | QEI Status | 511 | | 800x0 | QEIPOS | R/W | 0x0000.0000 | QEI Position | 512 | | 0x00C | QEIMAXPOS | R/W | 0x0000.0000 | QEI Maximum Position | 513 | | 0x010 | QEILOAD | R/W | 0x0000.0000 | QEI Timer Load | 514 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|-------|-------------|--------------------------------|-------------| | 0x014 | QEITIME | RO | 0x0000.0000 | QEI Timer | 515 | | 0x018 | QEICOUNT | RO | 0x0000.0000 | QEI Velocity Counter | 516 | | 0x01C | QEISPEED | RO | 0x0000.0000 | QEI Velocity | 517 | | 0x020 | QEIINTEN | R/W | 0x0000.0000 | QEI Interrupt Enable | 518 | | 0x024 | QEIRIS | RO | 0x0000.0000 | QEI Raw Interrupt Status | 519 | | 0x028 | QEIISC | R/W1C | 0x0000.0000 | QEI Interrupt Status and Clear | 520 | # 17.5 Register Descriptions The remainder of this section lists and describes the QEI registers, in numerical order by address offset. ### Register 1: QEI Control (QEICTL), offset 0x000 This register contains the configuration of the QEI module. Separate enables are provided for the quadrature encoder and the velocity capture blocks; the quadrature encoder must be enabled in order to capture the velocity, but the velocity does not need to be captured in applications that do not need it. The phase signal interpretation, phase swap, Position Update mode, Position Reset mode, and velocity predivider are all set via this register. #### QEI Control (QEICTL) QEI0 base: 0x4002.C000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | STALLEN | R/W | 0 | Stall QEI | | | | | | When set, the QEI stalls when the microcontroller asserts Halt. | | 11 | INVI | R/W | 0 | Invert Index Pulse | | | | | | When set , the input Index Pulse is inverted. | | 10 | INVB | R/W | 0 | Invert PhB | | | | | | When set, the PhB input is inverted. | | 9 | INVA | R/W | 0 | Invert PhA | | | | | | When set, the PhA input is inverted. | | 8:6 | VelDiv | R/W | 0x0 | Predivide Velocity | A predivider of the input quadrature pulses before being applied to the QEICOUNT accumulator. This field can be set to the following values: | Value | Predivide | |-------|-----------| | 0x0 | ÷1 | | 0x1 | ÷2 | | 0x2 | ÷4 | | 0x3 | ÷8 | | 0x4 | ÷16 | | 0x5 | ÷32 | | 0x6 | ÷64 | | 0x7 | ÷128 | | Bit/Field | Name | Туре | Reset | Description | |-----------|---------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | VelEn | R/W | 0 | Capture Velocity When set, enables capture of the velocity of the quadrature encoder. | | 4 | ResMode | R/W | 0 | Reset Mode The Reset mode for the position counter. When 0, the position counter is reset when it reaches the maximum; when 1, the position counter is reset when the index pulse is captured. | | 3 | CapMode | R/W | 0 | Capture Mode The Capture mode defines the phase edges that are counted in the position. When 0, only the PhA edges are counted; when 1, the PhA and PhB edges are counted, providing twice the positional resolution but half the range. | | 2 | SigMode | R/W | 0 | Signal Mode $When 1, the {\tt PhA} \ and {\tt PhB} \ signals \ are \ clock \ and \ direction; \ when 0, they are quadrature phase signals.$ | | 1 | Swap | R/W | 0 | Swaps the PhA and PhB signals. | | 0 | Enable | R/W | 0 | Enable QEI Enables the quadrature encoder module. | # Register 2: QEI Status (QEISTAT), offset 0x004 This register provides status about the operation of the QEI module. ### QEI Status (QEISTAT) QEI0 base: 0x4002.C000 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | Direction | RO | 0 | Direction of Rotation Indicates the direction the encoder is rotating. The Direction values are defined as follows: Value Description 0 Forward rotation 1 Reverse rotation | | 0 | Error | RO | 0 | Error Detected | Indicates that an error was detected in the gray code sequence (that is, both signals changing at the same time). # Register 3: QEI Position (QEIPOS), offset 0x008 This register contains the current value of the position integrator. Its value is updated by inputs on the QEI phase inputs, and can be set to a specific value by writing to it. QEI0 base: 0x4002.C000 Offset 0x008 Type R/W, reset 0x0000.0000 31:0 Position R/W 0x00 The current value of the position integrator. Current Position Integrator Value # Register 4: QEI Maximum Position (QEIMAXPOS), offset 0x00C This register contains the maximum value of the position integrator. When moving forward, the position register resets to zero when it increments past this value. When moving backward, the position register resets to this value when it decrements from zero. QEI Maximum Position (QEIMAXPOS) QEI0 base: 0x4002.C000 Offset 0x00C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 MaxPos R/W 0x00 Maximum Position Integrator Value The maximum value of the position integrator. ## Register 5: QEI Timer Load (QEILOAD), offset 0x010 This register contains the load value for the velocity timer. Since this value is loaded into the timer the clock cycle after the timer is zero, this value should be one less than the number of clocks in the desired period. So, for example, to have 2000 clocks per timer period, this register should contain 1999. ### QEI Timer Load (QEILOAD) QEI0 base: 0x4002.C000 Offset 0x010 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description R/W 31:0 Load 0x00 Velocity Timer Load Value The load value for the velocity timer. # Register 6: QEI Timer (QEITIME), offset 0x014 This register contains the current value of the velocity timer. This counter does not increment when VelEn in **QEICTL** is 0. The current value of the velocity timer. ## Register 7: QEI Velocity Counter (QEICOUNT), offset 0x018 This register contains the running count of velocity pulses for the current time period. Since this is a running total, the time period to which it applies cannot be known with precision (that is, a read of this register does not necessarily correspond to the time returned by the **QEITIME** register since there is a small window of time between the two reads, during which time either value may have changed). The **QEISPEED** register should be used to determine the actual encoder velocity; this register is provided for information purposes only. This counter does not increment when Velen in **QEICTL** is 0. The running total of encoder pulses during this velocity timer period. ## Register 8: QEI Velocity (QEISPEED), offset 0x01C This register contains the most recently measured velocity of the quadrature encoder. This corresponds to the number of velocity pulses counted in the previous velocity timer period. This register does not update when VelEn in QEICTL is 0. QEI0 base: 0x4002.C000 Offset 0x01C Type RO, reset 0x0000.0000 The measured speed of the quadrature encoder in pulses per period. # Register 9: QEI Interrupt Enable (QEIINTEN), offset 0x020 This register contains enables for each of the QEI module's interrupts. An interrupt is asserted to the controller if its corresponding bit in this register is set to 1. #### QEI Interrupt Enable (QEIINTEN) QEI0 base: 0x4002.C000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | IntError | R/W | 0 | Phase Error Interrupt Enable When 1, an interrupt occurs when a phase error is detected. | | 2 | IntDir | R/W | 0 | Direction Change Interrupt Enable When 1, an interrupt occurs when the direction changes. | | 1 | IntTimer | R/W | 0 | Timer Expires Interrupt Enable When 1, an interrupt occurs when the velocity timer expires. | | 0 | IntIndex | R/W | 0 | Index Pulse Detected Interrupt Enable When 1, an interrupt occurs when the index pulse is detected. | # Register 10: QEI Raw Interrupt Status (QEIRIS), offset 0x024 This register provides the current set of interrupt sources that are asserted, regardless of whether they cause an interrupt to be asserted to the controller (this is set through the **QEIINTEN** register). Bits set to 1 indicate the latched events that have occurred; a zero bit indicates that the event in question has not occurred. #### QEI Raw Interrupt Status (QEIRIS) QEI0 base: 0x4002.C000 Offset 0x024 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | IntError | RO | 0 | Phase Error Detected Indicates that a phase error was detected. | | 2 | IntDir | RO | 0 | Direction Change Detected Indicates that the direction has changed. | | 1 | IntTimer | RO | 0 | Velocity Timer Expired Indicates that the velocity timer has expired. | | 0 | IntIndex | RO | 0 | Index Pulse Asserted Indicates that the index pulse has occurred. | ### Register 11: QEI Interrupt Status and Clear (QEIISC), offset 0x028 This register provides the current set of interrupt sources that are asserted to the controller. Bits set to 1 indicate the latched events that have occurred; a zero bit indicates that the event in question has not occurred. This is a R/W1C register; writing a 1 to a bit position clears the corresponding interrupt reason. #### QEI Interrupt Status and Clear (QEIISC) QEI0 base: 0x4002.C000 Offset 0x028 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | IntError | R/W1C | 0 | Phase Error Interrupt Indicates that a phase error was detected. | | 2 | IntDir | R/W1C | 0 | Direction Change Interrupt Indicates that the direction has changed. | | 1 | IntTimer | R/W1C | 0 | Velocity Timer Expired Interrupt Indicates that the velocity timer has expired. | | 0 | IntIndex | R/W1C | 0 | Index Pulse Interrupt Indicates that the index pulse has occurred. | # 18 Pin Diagram The LM3S1627 microcontroller pin diagram is shown below. Figure 18-1. 64-Pin LQFP Package Pin Diagram LM3S1627 # 19 Signal Tables The following tables list the signals available for each pin. Functionality is enabled by software with the **GPIOAFSEL** register. Important: All multiplexed pins are GPIOs by default, with the exception of the four JTAG pins (PC[3:0]) which default to the JTAG functionality. Table 19-1 on page 522 shows the pin-to-signal-name mapping, including functional characteristics of the signals. Table 19-2 on page 525 lists the signals in alphabetical order by signal name. Table 19-3 on page 528 groups the signals by functionality, except for GPIOs. Table 19-4 on page 530 lists the GPIO pins and their alternate functionality. Table 19-1. Signals by Pin Number | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PE3 | I/O | Analog | GPIO port E bit 3 | | | ADC0 | I | Analog | ADC 0 input | | 2 | PE2 | I/O | Analog | GPIO port E bit 2 | | | ADC1 | I | Analog | ADC 1 input | | 3 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | 4 | GNDA | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | 5 | PE1 | I/O | Analog | GPIO port E bit 1 | | | ADC2 | I | Analog | ADC 2 input | | 6 | PE0 | I/O | Analog | GPIO port E bit 0 | | | ADC3 | I | Analog | ADC 3 input | | 7 | LDO | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | 8 | PE4 | I/O | TTL | GPIO port E bit 4 | | | Fault0 | I | TTL | FAULT 0 | | 9 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 10 | GND | - | Power | Ground reference for logic and I/O pins. | | 11 | PC4 | I/O | TTL | GPIO port C bit 4 | | | PhA0 | I | TTL | QEI module 0 Phase A | | 12 | VDD | - | Power | Positive supply for I/O and some logic. | | 13 | GND | - | Power | Ground reference for logic and I/O pins. | | | | | | | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------| | 14 | PC5 | I/O | TTL | GPIO port C bit 5 | | _ | CCP3 | I/O | TTL | Capture/Compare/PWM 3 | | 15 | PC6 | I/O | TTL | GPIO port C bit 6 | | | CCP0 | I/O | TTL | Capture/Compare/PWM 0 | | 16 | PC7 | I/O | TTL | GPIO port C bit 7 | | | PhB0 | ı | TTL | QEI module 0 Phase B | | 17 | PA0 | I/O | TTL | GPIO port A bit 0 | | | U0Rx | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | 18 | PA1 | I/O | TTL | GPIO port A bit 1 | | | U0Tx | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | 19 | PA2 | I/O | TTL | GPIO port A bit 2 | | | SSI0Clk | I/O | TTL | SSI module 0 clock | | 20 | PA3 | I/O | TTL | GPIO port A bit 3 | | | SSI0Fss | I/O | TTL | SSI module 0 frame | | 21 | PA4 | I/O | TTL | GPIO port A bit 4 | | | SSI0Rx | I | TTL | SSI module 0 receive | | 22 | PA5 | I/O | TTL | GPIO port A bit 5 | | | SSI0Tx | 0 | TTL | SSI module 0 transmit | | 23 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 24 | GND | - | Power | Ground reference for logic and I/O pins. | | 25 | PA6 | I/O | TTL | GPIO port A bit 6 | | | PWM4 | 0 | TTL | PWM 5 | | 26 | PA7 | I/O | TTL | GPIO port A bit 7 | | | PWM5 | 0 | TTL | PWM 5 | | 27 | PB3 | I/O | TTL | GPIO port B bit 3 | | | I2C0SDA | I/O | OD | I2C module 0 data | | 28 | VDD | - | Power | Positive supply for I/O and some logic. | | 29 | GND | - | Power | Ground reference for logic and I/O pins. | | 30 | osc0 | I | Analog | Main oscillator crystal input or an external clock reference input. | | 31 | OSC1 | 0 | Analog | Main oscillator crystal output. | | 32 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 33 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 34 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 35 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 36 | GND | - | Power | Ground reference for logic and I/O pins. | | 37 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------| | 38 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 39 | GND | - | Power | Ground reference for logic and I/O pins. | | 40 | RST | I/O | TTL | System reset input. | | 41 | PB0 | I/O | TTL | GPIO port B bit 0 | | | UlRx | 1 | TTL | UART 1 receive | | 42 | PB1 | I/O | TTL | GPIO port B bit 1 | | | UlTx | 0 | TTL | UART 1 transmit | | 43 | VDD | - | Power | Positive supply for I/O and some logic. | | 44 | GND | - | Power | Ground reference for logic and I/O pins. | | 45 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 46 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 47 | PB2 | I/O | TTL | GPIO port B bit 2 | | | I2C0SCL | I/O | OD | I2C module 0 clock | | 48 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 49 | PC3 | I/O | TTL | GPIO port C bit 3 | | | TDO | 0 | TTL | JTAG TDO and SWO | | | SWO | 0 | TTL | JTAG TDO and SWO | | 50 | PC2 | I/O | TTL | GPIO port C bit 2 | | | TDI | I | TTL | JTAG TDI | | 51 | PC1 | I/O | TTL | GPIO port C bit 1 | | | TMS | I/O | TTL | JTAG TMS and SWDIO | | | SWDIO | I/O | TTL | JTAG TMS and SWDIO | | 52 | PC0 | I/O | TTL | GPIO port C bit 0 | | | TCK | I | TTL | JTAG/SWD CLK | | | SWCLK | I | TTL | JTAG/SWD CLK | | 53 | GND | - | Power | Ground reference for logic and I/O pins. | | 54 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 55 | PB7 | I/O | TTL | GPIO port B bit 7 | | | NMI | I | TTL | Non maskable interrupt | | 56 | PB6 | I/O | TTL | GPIO port B bit 6 | | | CCP1 | I/O | TTL | Capture/Compare/PWM 1 | | 57 | PB5 | I/O | TTL | GPIO port B bit 5 | | | CCP2 | I/O | TTL | Capture/Compare/PWM 2 | | 58 | PB4 | I/O | TTL | GPIO port B bit 4 | | | IDX0 | I | TTL | Index 0 | | 59 | VDD | - | Power | Positive supply for I/O and some logic. | | 60 | GND | - | Power | Ground reference for logic and I/O pins. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|-------------------| | 61 | PD0 | I/O | Analog | GPIO port D bit 0 | | | PWM0 | 0 | Analog | PWM 0 | | 62 | PD1 | I/O | Analog | GPIO port D bit 1 | | | PWM1 | 0 | Analog | PWM 1 | | 63 | PD2 | I/O | Analog | GPIO port D bit 2 | | | PWM2 | 0 | Analog | PWM 2 | | 64 | PD3 | I/O | Analog | GPIO port D bit 3 | | | PWM3 | 0 | Analog | PWM 3 | Table 19-2. Signals by Signal Name | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADC0 | 1 | Į | Analog | ADC 0 input | | ADC1 | 2 | Į | Analog | ADC 1 input | | ADC2 | 5 | I | Analog | ADC 2 input | | ADC3 | 6 | Į | Analog | ADC 3 input | | CCP0 | 15 | I/O | TTL | Capture/Compare/PWM 0 | | CCP1 | 56 | I/O | TTL | Capture/Compare/PWM 1 | | CCP2 | 57 | I/O | TTL | Capture/Compare/PWM 2 | | CCP3 | 14 | I/O | TTL | Capture/Compare/PWM 3 | | Fault0 | 8 | I | TTL | FAULT 0 | | GND | 10 | - | Power | Ground reference for logic and I/O pins. | | GND | 13 | - | Power | Ground reference for logic and I/O pins. | | GND | 24 | - | Power | Ground reference for logic and I/O pins. | | GND | 29 | - | Power | Ground reference for logic and I/O pins. | | GND | 36 | - | Power | Ground reference for logic and I/O pins. | | GND | 39 | - | Power | Ground reference for logic and I/O pins. | | GND | 44 | - | Power | Ground reference for logic and I/O pins. | | GND | 53 | - | Power | Ground reference for logic and I/O pins. | | GND | 60 | - | Power | Ground reference for logic and I/O pins. | | GNDA | 4 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | I2C0SCL | 47 | I/O | OD | I2C module 0 clock | | I2C0SDA | 27 | I/O | OD | I2C module 0 data | | IDX0 | 58 | I | TTL | Index 0 | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 µF or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | NC | 32 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|---------------------------------------------------------------------| | NC | 33 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 34 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 35 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 37 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 45 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 46 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 48 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NMI | 55 | I | TTL | Non maskable interrupt | | osc0 | 30 | I | Analog | Main oscillator crystal input or an external clock reference input. | | OSC1 | 31 | 0 | Analog | Main oscillator crystal output. | | PA0 | 17 | I/O | TTL | GPIO port A bit 0 | | PA1 | 18 | I/O | TTL | GPIO port A bit 1 | | PA2 | 19 | I/O | TTL | GPIO port A bit 2 | | PA3 | 20 | I/O | TTL | GPIO port A bit 3 | | PA4 | 21 | I/O | TTL | GPIO port A bit 4 | | PA5 | 22 | I/O | TTL | GPIO port A bit 5 | | PA6 | 25 | I/O | TTL | GPIO port A bit 6 | | PA7 | 26 | I/O | TTL | GPIO port A bit 7 | | PB0 | 41 | I/O | TTL | GPIO port B bit 0 | | PB1 | 42 | I/O | TTL | GPIO port B bit 1 | | PB2 | 47 | I/O | TTL | GPIO port B bit 2 | | PB3 | 27 | I/O | TTL | GPIO port B bit 3 | | PB4 | 58 | I/O | TTL | GPIO port B bit 4 | | PB5 | 57 | I/O | TTL | GPIO port B bit 5 | | PB6 | 56 | I/O | TTL | GPIO port B bit 6 | | PB7 | 55 | I/O | TTL | GPIO port B bit 7 | | PC0 | 52 | I/O | TTL | GPIO port C bit 0 | | PC1 | 51 | I/O | TTL | GPIO port C bit 1 | | PC2 | 50 | I/O | TTL | GPIO port C bit 2 | | PC3 | 49 | I/O | TTL | GPIO port C bit 3 | | PC4 | 11 | I/O | TTL | GPIO port C bit 4 | | PC5 | 14 | I/O | TTL | GPIO port C bit 5 | | PC6 | 15 | I/O | TTL | GPIO port C bit 6 | | PC7 | 16 | I/O | TTL | GPIO port C bit 7 | | PD0 | 61 | I/O | Analog | GPIO port D bit 0 | | PD1 | 62 | I/O | Analog | GPIO port D bit 1 | | PD2 | 63 | I/O | Analog | GPIO port D bit 2 | | | | | 1 3 | <u> </u> | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|----------------------------------------------------------------------------------------------------| | PD3 | 64 | I/O | Analog | GPIO port D bit 3 | | PE0 | 6 | I/O | Analog | GPIO port E bit 0 | | PE1 | 5 | I/O | Analog | GPIO port E bit 1 | | PE2 | 2 | I/O | Analog | GPIO port E bit 2 | | PE3 | 1 | I/O | Analog | GPIO port E bit 3 | | PE4 | 8 | I/O | TTL | GPIO port E bit 4 | | PhA0 | 11 | I | TTL | QEI module 0 Phase A | | PhB0 | 16 | I | TTL | QEI module 0 Phase B | | PWM0 | 61 | 0 | Analog | PWM 0 | | PWM1 | 62 | 0 | Analog | PWM 1 | | PWM2 | 63 | 0 | Analog | PWM 2 | | PWM3 | 64 | 0 | Analog | PWM 3 | | PWM4 | 25 | 0 | TTL | PWM 5 | | PWM5 | 26 | 0 | TTL | PWM 5 | | RST | 40 | I/O | TTL | System reset input. | | SSIOClk | 19 | I/O | TTL | SSI module 0 clock | | SSI0Fss | 20 | I/O | TTL | SSI module 0 frame | | SSI0Rx | 21 | I | TTL | SSI module 0 receive | | SSIOTx | 22 | 0 | TTL | SSI module 0 transmit | | SWCLK | 52 | I | TTL | JTAG/SWD CLK | | SWDIO | 51 | I/O | TTL | JTAG TMS and SWDIO | | SWO | 49 | 0 | TTL | JTAG TDO and SWO | | TCK | 52 | I | TTL | JTAG/SWD CLK | | TDI | 50 | I | TTL | JTAG TDI | | TDO | 49 | 0 | TTL | JTAG TDO and SWO | | TMS | 51 | I/O | TTL | JTAG TMS and SWDIO | | U0Rx | 17 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | UOTx | 18 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | U1Rx | 41 | I | TTL | UART 1 receive | | U1Tx | 42 | 0 | TTL | UART 1 transmit | | VDD | 12 | - | Power | Positive supply for I/O and some logic. | | VDD | 28 | - | Power | Positive supply for I/O and some logic. | | VDD | 43 | - | Power | Positive supply for I/O and some logic. | | VDD | 59 | - | Power | Positive supply for I/O and some logic. | | VDD25 | 9 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | 23 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | 38 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD25 | 54 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDDA | 3 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | Table 19-3. Signals by Function, Except for GPIO | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |-----------------|----------|---------------|----------|----------------|------------------------------------------| | ADC | ADC0 | 1 | I | Analog | ADC 0 input | | | ADC1 | 2 | I | Analog | ADC 1 input | | | ADC2 | 5 | I | Analog | ADC 2 input | | | ADC3 | 6 | I | Analog | ADC 3 input | | General-Purpose | CCP0 | 15 | I/O | TTL | Capture/Compare/PWM 0 | | Timers | CCP1 | 56 | I/O | TTL | Capture/Compare/PWM 1 | | | CCP2 | 57 | I/O | TTL | Capture/Compare/PWM 2 | | | CCP3 | 14 | I/O | TTL | Capture/Compare/PWM 3 | | I2C | I2C0SCL | 47 | I/O | OD | I2C module 0 clock | | | I2C0SDA | 27 | I/O | OD | I2C module 0 data | | JTAG/SWD/SWO | SWCLK | 52 | I | TTL | JTAG/SWD CLK | | | SWDIO | 51 | I/O | TTL | JTAG TMS and SWDIO | | | SWO | 49 | 0 | TTL | JTAG TDO and SWO | | | TCK | 52 | I | TTL | JTAG/SWD CLK | | | TDI | 50 | I | TTL | JTAG TDI | | | TDO | 49 | 0 | TTL | JTAG TDO and SWO | | | TMS | 51 | I/O | TTL | JTAG TMS and SWDIO | | PWM | Fault0 | 8 | I | TTL | FAULT 0 | | | PWM0 | 61 | 0 | Analog | PWM 0 | | | PWM1 | 62 | 0 | Analog | PWM 1 | | | PWM2 | 63 | 0 | Analog | PWM 2 | | | PWM3 | 64 | 0 | Analog | PWM 3 | | | PWM4 | 25 | 0 | TTL | PWM 5 | | | PWM5 | 26 | 0 | TTL | PWM 5 | | Power | GND | 10 | - | Power | Ground reference for logic and I/O pins. | | | GND | 13 | - | Power | Ground reference for logic and I/O pins. | | | GND | 24 | - | Power | Ground reference for logic and I/O pins. | | | GND | 29 | - | Power | Ground reference for logic and I/O pins. | | | GND | 36 | - | Power | Ground reference for logic and I/O pins. | | | GND | 39 | - | Power | Ground reference for logic and I/O pins. | | | GND | 44 | - | Power | Ground reference for logic and I/O pins. | | | GND | 53 | - | Power | Ground reference for logic and I/O pins. | | | GND | 60 | - | Power | Ground reference for logic and I/O pins. | | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |------------------|----------|---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | GNDA | 4 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | | VDD | 12 | - | Power | Positive supply for I/O and some logic. | | | VDD | 28 | - | Power | Positive supply for I/O and some logic. | | | VDD | 43 | - | Power | Positive supply for I/O and some logic. | | | VDD | 59 | - | Power | Positive supply for I/O and some logic. | | | VDD25 | 9 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 23 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 38 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 54 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDDA | 3 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | QEI | IDX0 | 58 | I | TTL | Index 0 | | | PhA0 | 11 | I | TTL | QEI module 0 Phase A | | | PhB0 | 16 | I | TTL | QEI module 0 Phase B | | SSI | SSI0Clk | 19 | I/O | TTL | SSI module 0 clock | | | SSI0Fss | 20 | I/O | TTL | SSI module 0 frame | | | SSIORx | 21 | I | TTL | SSI module 0 receive | | | SSIOTx | 22 | 0 | TTL | SSI module 0 transmit | | System Control & | NMI | 55 | I | TTL | Non maskable interrupt | | Clocks | osc0 | 30 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | OSC1 | 31 | 0 | Analog | Main oscillator crystal output. | | | RST | 40 | I/O | TTL | System reset input. | | UART | U0Rx | 17 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | 18 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | | U1Rx | 41 | I | TTL | UART 1 receive | | | U1Tx | 42 | 0 | TTL | UART 1 transmit | **Table 19-4. GPIO Pins and Alternate Functions** | GPIO Pin | Pin Number | Multiplexed Function | Multiplexed Function | |----------|------------|----------------------|----------------------| | PA0 | 17 | U0Rx | | | PA1 | 18 | U0Tx | | | PA2 | 19 | SSI0Clk | | | PA3 | 20 | SSI0Fss | | | PA4 | 21 | SSI0Rx | | | PA5 | 22 | SSI0Tx | | | PA6 | 25 | PWM4 | | | PA7 | 26 | PWM5 | | | PB0 | 41 | U1Rx | | | PB1 | 42 | U1Tx | | | PB2 | 47 | I2C0SCL | | | PB3 | 27 | I2C0SDA | | | PB4 | 58 | IDX0 | | | PB5 | 57 | CCP2 | | | PB6 | 56 | CCP1 | | | PB7 | 55 | NMI | | | PC0 | 52 | TCK | SWCLK | | PC1 | 51 | TMS | SWDIO | | PC2 | 50 | TDI | | | PC3 | 49 | TDO | SWO | | PC4 | 11 | PhA0 | | | PC5 | 14 | CCP3 | | | PC6 | 15 | CCP0 | | | PC7 | 16 | PhB0 | | | PD0 | 61 | PWM0 | | | PD1 | 62 | PWM1 | | | PD2 | 63 | PWM2 | | | PD3 | 64 | PWM3 | | | PE0 | 6 | ADC3 | | | PE1 | 5 | ADC2 | | | PE2 | 2 | ADC1 | | | PE3 | 1 | ADC0 | | | PE4 | 8 | Fault0 | | # **20 Operating Characteristics** **Table 20-1. Temperature Characteristics** | Characteristic <sup>a</sup> | Symbol | Value | Unit | |----------------------------------------|----------------|------------|------| | Industrial operating temperature range | T <sub>A</sub> | -40 to +85 | °C | a. Maximum storage temperature is 150°C. ### **Table 20-2. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------|----------------|-------------------------------------|------| | Thermal resistance (junction to ambient) <sup>a</sup> | $\Theta_{JA}$ | 37 | °C/W | | Average junction temperature <sup>b</sup> | T <sub>J</sub> | $T_A + (P_{AVG} \cdot \Theta_{JA})$ | °C | - a. Junction to ambient thermal resistance $\theta_{\text{JA}}$ numbers are determined by a package simulator. - b. Power dissipation is a function of temperature. # 21 Electrical Characteristics ### 21.1 DC Characteristics ### 21.1.1 Maximum Ratings The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. **Note:** The device is not guaranteed to operate properly at the maximum ratings. Table 21-1. Maximum Ratings | Characteristic | Symbol | Va | lue | Unit | |-------------------------------------------|-------------------|------|-----|------| | ۵ | | Min | Max | | | I/O supply voltage (V <sub>DD</sub> ) | V <sub>DD</sub> | 0 | 4 | ٧ | | Core supply voltage (V <sub>DD25</sub> ) | V <sub>DD25</sub> | 0 | 3 | ٧ | | Analog supply voltage (V <sub>DDA</sub> ) | $V_{DDA}$ | 0 | 4 | ٧ | | Input voltage | V <sub>IN</sub> | -0.3 | 5.5 | V | | Maximum current per output pins | - 1 | - | 25 | mA | a. Voltages are measured with respect to GND. Important: This device contains circuitry to protect the inputs against damage due to high-static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either GND or VDD). ## 21.1.2 Recommended DC Operating Conditions For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package with the total number of high-current GPIO outputs not exceeding four for the entire package. Table 21-2. Recommended DC Operating Conditions | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------------------|-----------------------------------------------------|-----------------------|-----|-----------------------|------| | V <sub>DD</sub> | I/O supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>DD25</sub> | Core supply voltage | 2.25 | 2.5 | 2.75 | V | | V <sub>DDA</sub> | Analog supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | - | 5.0 | V | | V <sub>IL</sub> | Low-level input voltage | -0.3 | - | 1.3 | V | | V <sub>SIH</sub> | High-level input voltage for Schmitt trigger inputs | 0.8 * V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>SIL</sub> | Low-level input voltage for Schmitt trigger inputs | 0 | - | 0.2 * V <sub>DD</sub> | V | | V <sub>OH</sub> <sup>a</sup> | High-level output voltage | 2.4 | - | - | V | | V <sub>OL</sub> <sup>a</sup> | Low-level output voltage | - | - | 0.4 | V | | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|---------------------------------------------------|-----|-----|-----|------| | I <sub>OH</sub> | High-level source current, V <sub>OH</sub> =2.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | | I <sub>OL</sub> | Low-level sink current, V <sub>OL</sub> =0.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | a. $\rm V_{OL}$ and $\rm V_{OH}$ shift to 1.2 V when using high-current GPIOs. ## 21.1.3 On-Chip Low Drop-Out (LDO) Regulator Characteristics **Table 21-3. LDO Regulator Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------|----------------------------------------------------------|-----|-----|------|------| | V <sub>LDOOUT</sub> | Programmable internal (logic) power supply output value | | 2.5 | 2.75 | ٧ | | | Output voltage accuracy | - | 2% | - | % | | t <sub>PON</sub> | Power-on time | - | - | 100 | μs | | t <sub>ON</sub> | Time on | - | - | 200 | μs | | t <sub>OFF</sub> | Time off | - | - | 100 | μs | | V <sub>STEP</sub> | Step programming incremental voltage | - | 50 | - | mV | | C <sub>LDO</sub> | External filter capacitor size for internal power supply | 1.0 | - | 3.0 | μF | ## 21.1.4 Power Specifications The power measurements specified in the tables that follow are run on the core processor using SRAM with the following specifications (except as noted): - V<sub>DD</sub> = 3.3 V - $V_{DD25} = 2.50 \text{ V}$ - $V_{DDA} = 3.3 \text{ V}$ - Temperature = 25°C - Clock Source (MOSC) =3.579545 MHz Crystal Oscillator - Main oscillator (MOSC) = enabled - Internal oscillator (IOSC) = disabled **Table 21-4. Detailed Power Specifications** | Parameter | Parameter Name | Conditions | | V <sub>DD</sub> , V <sub>DDA</sub> ,<br>ODPHY | 2.5 | Unit | | |---------------------------|-------------------|------------------------------------|-------|-----------------------------------------------|------|----------|----| | | | | Nom | Max | Nom | Max | | | I <sub>DD_RUN</sub> | Run mode 1 (Flash | V <sub>DD25</sub> = 2.50 V | 3 | pending <sup>a</sup> | 108 | pendinga | mA | | | loop) | Code= while(1){} executed in Flash | | | | | | | | | Peripherals = All ON | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | Run mode 2 (Flash | V <sub>DD25</sub> = 2.50 V | 0 | pending <sup>a</sup> | 53 | pendinga | mA | | | loop) | Code= while(1){} executed in Flash | | | | | | | | | Peripherals = All OFF | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | Run mode 1 (SRAM | V <sub>DD25</sub> = 2.50 V | 3 | pending <sup>a</sup> | 102 | pendinga | mA | | | loop) | Code= while(1){} executed in SRAM | | | | | | | | | Peripherals = All ON | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | Run mode 2 (SRAM | V <sub>DD25</sub> = 2.50 V | 0 | pending <sup>a</sup> | 47 | pendinga | mA | | | loop) | Code= while(1){} executed in SRAM | | | | | | | | | Peripherals = All OFF | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | I <sub>DD_SLEEP</sub> | Sleep mode | V <sub>DD25</sub> = 2.50 V | 0 | pending <sup>a</sup> | 17 | pendinga | mA | | | | Peripherals = All OFF | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | I <sub>DD_DEEPSLEEP</sub> | Deep-Sleep mode | LDO = 2.25 V | 0.143 | pending <sup>a</sup> | 0.18 | pendinga | mA | | | | Peripherals = All OFF | | | | | | | | | System Clock = IOSC30KHZ/64 | | | | | | a. Pending characterization completion. # 21.1.5 Flash Memory Characteristics **Table 21-5. Flash Memory Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------|-----------------------------------------------------------------------|--------|---------|-----|--------| | PE <sub>CYC</sub> | Number of guaranteed program/erase cycles before failure <sup>a</sup> | 10,000 | 100,000 | - | cycles | | T <sub>RET</sub> | Data retention at average operating temperature of 85°C | 10 | - | - | years | | T <sub>PROG</sub> | Word program time | 20 | - | - | μs | | T <sub>ERASE</sub> | Page erase time | 20 | - | - | ms | | T <sub>ME</sub> | Mass erase time | 200 | - | - | ms | a. A program/erase cycle is defined as switching the bits from 1-> 0 -> 1. ## 21.2 AC Characteristics ### 21.2.1 Load Conditions Unless otherwise specified, the following conditions are true for all timing measurements. Timing measurements are for 4-mA drive strength. Figure 21-1. Load Conditions ### 21.2.2 Clocks Table 21-6. Phase Locked Loop (PLL) Characteristics | Parameter | Parameter Name | | Nom | Max | Unit | |--------------------------|---------------------------------------|----------|-----|--------|------| | f <sub>ref_crystal</sub> | Crystal reference <sup>a</sup> | 3.579545 | - | 16.384 | MHz | | f <sub>ref_ext</sub> | External clock reference <sup>a</sup> | 3.579545 | - | 16.384 | MHz | | f <sub>pll</sub> | PLL frequency <sup>b</sup> | - | 400 | - | MHz | | T <sub>READY</sub> | PLL lock time | - | - | 0.5 | ms | a. The exact value is determined by the crystal value programmed into the XTAL field of the **Run-Mode Clock Configuration** (RCC) register. **Table 21-7. Clock Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|------------------------------------------------------------------|-----|-----|--------|------| | f <sub>IOSC</sub> | Internal 12 MHz oscillator frequency | 8.4 | 12 | 15.6 | MHz | | f <sub>IOSC30KHZ</sub> | Internal 30 KHz oscillator frequency | 21 | 30 | 39 | KHz | | f <sub>MOSC</sub> | Main oscillator frequency | 1 | - | 16.384 | MHz | | t <sub>MOSC_per</sub> | Main oscillator period | 61 | - | 1000 | ns | | f <sub>ref_crystal_bypass</sub> | Crystal reference using the main oscillator (PLL in BYPASS mode) | 1 | - | 16.384 | MHz | | f <sub>ref_ext_bypass</sub> | External clock reference (PLL in BYPASS mode) <sup>a</sup> | 0 | - | 50 | MHz | | f <sub>system_clock</sub> | System clock | 0 | - | 50 | MHz | a. The ADC must be clocked from the PLL or directly from a 14-MHz to 18-MHz clock source to operate properly. **Table 21-8. Crystal Characteristics** | Parameter Name | | Value | | | | | | |---------------------|----------|----------|----------|----------|----------|----------|--------| | Frequency | 16 | 12 | 8 | 6 | 4 | 3.5 | MHz | | Frequency tolerance | ±50 | ±50 | ±50 | ±50 | ±50 | ±50 | ppm | | Aging | ±5 | ±5 | ±5 | ±5 | ±5 | ±5 | ppm/yr | | Oscillation mode | Parallel | Parallel | Parallel | Parallel | Parallel | Parallel | - | b. PLL frequency is automatically calculated by the hardware based on the $\mathtt{XTAL}$ field of the RCC register. | Parameter Name | | | Va | lue | | | Units | |---------------------------------------|------|------|------|------|------|------|-------| | Temperature stability (-40°C to 85°C) | ±25 | ±25 | ±25 | ±25 | ±25 | ±25 | ppm | | Motional capacitance (typ) | 13.9 | 18.5 | 27.8 | 37.0 | 55.6 | 63.5 | pF | | Motional inductance (typ) | 7.15 | 9.5 | 14.3 | 19.1 | 28.6 | 32.7 | mH | | Equivalent series resistance (max) | 80 | 100 | 120 | 160 | 200 | 220 | Ω | | Shunt capacitance (max) | 10 | 10 | 10 | 10 | 10 | 10 | pF | | Load capacitance (typ) | 16 | 16 | 16 | 16 | 16 | 16 | pF | | Drive level (typ) | 100 | 100 | 100 | 100 | 100 | 100 | μW | # 21.2.3 Analog-to-Digital Converter Table 21-9. ADC Characteristics<sup>a</sup> | Parameter | Parameter Name | Min | Nom | Max | Unit | |----------------------|-------------------------------------------------------|-----|-----|------|--------------------------------------| | V <sub>ADCIN</sub> | Maximum single-ended, full-scale analog input voltage | - | - | 3.0 | V | | | Minimum single-ended, full-scale analog input voltage | - | - | 0 | V | | | Maximum differential, full-scale analog input voltage | | - | 1.5 | V | | | Minimum differential, full-scale analog input voltage | - | - | -1.5 | V | | C <sub>ADCIN</sub> | Equivalent input capacitance | - | 1 | - | pF | | N | Resolution | - | 10 | - | bits | | f <sub>ADC</sub> | ADC internal clock frequency | 7 | 8 | 9 | MHz | | t <sub>ADCCONV</sub> | Conversion time | - | - | 16 | t <sub>ADC</sub> cycles <sup>b</sup> | | f ADCCONV | Conversion rate | 438 | 500 | 563 | k samples/s | | INL | Integral nonlinearity | - | - | ±1 | LSB | | DNL | Differential nonlinearity | - | - | ±1 | LSB | | OFF | Offset | - | - | ±1 | LSB | | GAIN | Gain | - | - | ±1 | LSB | a. The ADC reference voltage is 3.0 V. This reference voltage is internally generated from the 3.3 VDDA supply by a band gap circuit. ## 21.2.4 I<sup>2</sup>C Table 21-10. I<sup>2</sup>C Characteristics | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|-------------------|-----------------------------------------------------------------------------|-----|-----|--------------|---------------| | I1 <sup>a</sup> | t <sub>SCH</sub> | Start condition hold time | 36 | - | - | system clocks | | I2 <sup>a</sup> | t <sub>LP</sub> | Clock Low period | 36 | - | - | system clocks | | I3 <sup>b</sup> | t <sub>SRT</sub> | <code>I2CSCL/I2CSDA</code> rise time (V $_{IL}$ =0.5 V to V $_{IH}$ =2.4 V) | - | - | (see note b) | ns | | I4 <sup>a</sup> | t <sub>DH</sub> | Data hold time | 2 | - | - | system clocks | | I5 <sup>c</sup> | t <sub>SFT</sub> | <code>I2CSCL/I2CSDA</code> fall time (V $_{IH}$ =2.4 V to V $_{IL}$ =0.5 V) | - | 9 | 10 | ns | | I6 <sup>a</sup> | t <sub>HT</sub> | Clock High time | 24 | - | - | system clocks | | I7 <sup>a</sup> | t <sub>DS</sub> | Data setup time | 18 | - | - | system clocks | | I8 <sup>a</sup> | t <sub>SCSR</sub> | Start condition setup time (for repeated start condition only) | 36 | - | - | system clocks | b. $t_{ADC}$ = 1/ $f_{ADC \ clock}$ | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|------------------|---------------------------|-----|-----|-----|---------------| | 19 <sup>a</sup> | t <sub>SCS</sub> | Stop condition setup time | 24 | 1 | - | system clocks | - a. Values depend on the value programmed into the TPR bit in the I²C Master Timer Period (I2CMTPR) register; a TPR programmed for the maximum I2CSCL frequency (TPR=0x2) results in a minimum output timing as shown in the table above. The I²C interface is designed to scale the actual data transition time to move it to the middle of the I2CSCL Low period. The actual position is affected by the value programmed into the TPR; however, the numbers given in the above values are minimum values. - b. Because I2CSCL and I2CSDA are open-drain-type outputs, which the controller can only actively drive Low, the time I2CSCL or I2CSDA takes to reach a high level depends on external signal capacitance and pull-up resistor values. - c. Specified at a nominal 50 pF load. ### Figure 21-2. I<sup>2</sup>C Timing # 21.2.5 Synchronous Serial Interface (SSI) **Table 21-11. SSI Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|-----------------------|-----------------------------------|-----|-----|-------|---------------| | S1 | t <sub>clk_per</sub> | SSIC1k cycle time | 2 | - | 65024 | system clocks | | S2 | t <sub>clk_high</sub> | SSIC1k high time | - | 1/2 | - | t clk_per | | S3 | t <sub>clk_low</sub> | SSIC1k low time | - | 1/2 | - | t clk_per | | S4 | t <sub>clkrf</sub> | SSIC1k rise/fall time | - | 7.4 | 26 | ns | | S5 | t <sub>DMd</sub> | Data from master valid delay time | 0 | - | 20 | ns | | S6 | t <sub>DMs</sub> | Data from master setup time | 20 | - | - | ns | | S7 | t <sub>DMh</sub> | Data from master hold time | 40 | - | - | ns | | S8 | t <sub>DSs</sub> | Data from slave setup time | 20 | - | - | ns | | S9 | t <sub>DSh</sub> | Data from slave hold time | 40 | - | - | ns | Figure 21-3. SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing Measurement Figure 21-4. SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer Figure 21-5. SSI Timing for SPI Frame Format (FRF=00), with SPH=1 # 21.2.6 JTAG and Boundary Scan **Table 21-12. JTAG Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |----------------------|----------------------------------------|-----------------------------------|-----|------------------|-----|------| | J1 | f <sub>TCK</sub> | TCK operational clock frequency | 0 | - | 10 | MHz | | J2 | t <sub>TCK</sub> | TCK operational clock period | 100 | - | - | ns | | J3 | t <sub>TCK_LOW</sub> | TCK clock Low time | - | t <sub>TCK</sub> | - | ns | | J4 | t <sub>TCK_HIGH</sub> | TCK clock High time | - | t <sub>TCK</sub> | - | ns | | J5 | t <sub>TCK_R</sub> | TCK rise time | 0 | - | 10 | ns | | J6 | t <sub>TCK_F</sub> | TCK fall time | 0 | - | 10 | ns | | J7 | t <sub>TMS_SU</sub> | TMS setup time to TCK rise | 20 | - | - | ns | | J8 | t <sub>TMS_HLD</sub> | TMS hold time from TCK rise | 20 | - | - | ns | | J9 | t <sub>TDI_SU</sub> | TDI setup time to TCK rise | 25 | - | - | ns | | J10 | t <sub>TDI_HLD</sub> | TDI hold time from TCK rise | 25 | - | - | ns | | J11 | TCK fall to Data Valid from High-Z | 2-mA drive | - | 23 | 35 | ns | | t <sub>TDO_ZDV</sub> | | 4-mA drive | | 15 | 26 | ns | | | | 8-mA drive | | 14 | 25 | ns | | | | 8-mA drive with slew rate control | | 18 | 29 | ns | | J12 | TCK fall to Data Valid from Data Valid | 2-mA drive | - | 21 | 35 | ns | | t <sub>TDO_DV</sub> | | 4-mA drive | | 14 | 25 | ns | | | | 8-mA drive | | 13 | 24 | ns | | | | 8-mA drive with slew rate control | | 18 | 28 | ns | | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|------------------------------------|-----------------------------------|-----|-----|-----|------| | J13 | TCK fall to High-Z from Data Valid | 2-mA drive | - | 9 | 11 | ns | | t TDO DVZ | | 4-mA drive | | 7 | 9 | ns | | _ | | 8-mA drive | | 6 | 8 | ns | | | | 8-mA drive with slew rate control | | 7 | 9 | ns | Figure 21-6. JTAG Test Clock Input Timing Figure 21-7. JTAG Test Access Port (TAP) Timing # 21.2.7 General-Purpose I/O Note: All GPIOs are 5 V-tolerant. **Table 21-13. GPIO Characteristics** | Parameter | Parameter Name | Condition | Min | Nom | Max | Unit | |---------------------|------------------------------------------------------|-----------------------------------|-----|-----|-----|------| | t <sub>GPIOR</sub> | GPIO Rise Time (from 20% to 80% of V <sub>DD</sub> ) | 2-mA drive | - | 17 | 26 | ns | | | | 4-mA drive | | 9 | 13 | ns | | | | 8-mA drive | | 6 | 9 | ns | | | | 8-mA drive with slew rate control | | 10 | 12 | ns | | t <sub>GPIOF</sub> | GPIO Fall Time (from 80% to 20% of V <sub>DD</sub> ) | 2-mA drive | - | 17 | 25 | ns | | | | 4-mA drive | | 8 | 12 | ns | | | | 8-mA drive | | 6 | 10 | ns | | | | 8-mA drive with slew rate control | | 11 | 13 | ns | | R <sub>GPIOPU</sub> | GPIO internal pull-up resistor | Pull-up enabled | 50 | - | 110 | kΩ | | Parameter | Parameter Name | Condition | Min | Nom | Max | Unit | |---------------------|----------------------------------|-------------------|-----|-----|-----|------| | R <sub>GPIOPD</sub> | GPIO internal pull-down resistor | Pull-down enabled | 55 | - | 180 | kΩ | ## 21.2.8 Reset **Table 21-14. Reset Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|----------------------|----------------------------------------------------------------|------|-----|------|------| | R1 | V <sub>TH</sub> | Reset threshold | - | 2.0 | - | ٧ | | R2 | V <sub>BTH</sub> | Brown-Out threshold | 2.85 | 2.9 | 2.95 | ٧ | | R3 | T <sub>POR</sub> | Power-On Reset timeout | - | 10 | - | ms | | R4 | T <sub>BOR</sub> | Brown-Out timeout | - | 500 | - | μs | | R5 | T <sub>IRPOR</sub> | Internal reset timeout after POR | 6 | - | 11 | ms | | R6 | T <sub>IRBOR</sub> | Internal reset timeout after BOR <sup>a</sup> | 0 | - | 1 | μs | | R7 | T <sub>IRHWR</sub> | Internal reset timeout after hardware reset (RST pin) | 0 | - | 1 | ms | | R8 | T <sub>IRSWR</sub> | Internal reset timeout after software-initiated system reset a | 2.5 | - | 20 | μs | | R9 | T <sub>IRWDR</sub> | Internal reset timeout after watchdog reset <sup>a</sup> | 2.5 | - | 20 | μs | | R10 | T <sub>VDDRISE</sub> | Supply voltage (V <sub>DD</sub> ) rise time (0V-3.3V) | - | - | 100 | ms | | R11 | T <sub>MIN</sub> | Minimum RST pulse width | 2 | - | - | μs | a. 20 \* t $_{MOSC\_per}$ Figure 21-8. External Reset Timing (RST) Figure 21-9. Power-On Reset Timing Figure 21-10. Brown-Out Reset Timing Figure 21-11. Software Reset Timing Figure 21-12. Watchdog Reset Timing # 22 Package Information Figure 22-1. 64-Pin LQFP Package Note: The following notes apply to the package drawing. 1. All dimensions shown in mm. - 2. Dimensions shown are nominal with tolerances indicated. - 3. Foot length 'L' is measured at gage plane 0.25 mm above seating plane. - 4. L/F: Eftec 64T Cu or equivalent, 0.127mm (0.005") thick. | Body +2.00 mm | Footprint, 1.4 mm | package thickness | | | | | | | |----------------|-------------------------|---------------------|--|--|--|--|--|--| | Symbols | Leads | 64L | | | | | | | | A | Max. | 1.60 | | | | | | | | A <sub>1</sub> | - | 0.05 Min./0.15 Max. | | | | | | | | A <sub>2</sub> | ±0.05 | 1.40 | | | | | | | | D | ±0.20 | 12.00 | | | | | | | | D <sub>1</sub> | ±0.10 | 10.00 | | | | | | | | E | ±0.20 | 12.00 | | | | | | | | E <sub>1</sub> | ±0.10 | 10.00 | | | | | | | | L | +0.15/-0.10 | 0.60 | | | | | | | | е | Basic | 0.50 | | | | | | | | b | ±0.05 | 0.22 | | | | | | | | θ | - | 0°-7° | | | | | | | | ddd | Max. | 0.08 | | | | | | | | ccc | Max. | 0.08 | | | | | | | | JEDEC Refer | JEDEC Reference Drawing | | | | | | | | | Variation [ | Designator | BCD | | | | | | | ## A Boot Loader ## A.1 Boot Loader The Stellaris<sup>®</sup> boot loader is executed from the ROM when flash is empty and is used to download code to the flash memory of a device without the use of a debug interface. The boot loader uses a simple packet interface to provide synchronous communication with the device. The boot loader runs off the internal oscillator and does not enable the PLL, so its speed is determined by the speed of the internal oscillator. The UARTO, SSI0 and I<sup>2</sup>CO serial interfaces can be used. For simplicity, both the data format and communication protocol are identical for all serial interfaces. ## A.2 Interfaces Once communication with the boot loader is established via one of the serial interfaces, that interface is used until the boot loader is reset or new code takes over. For example, once you start communicating using the SSI port, communications with the boot loader via the UART are disabled until the device is reset. ## A.2.1 UART The Universal Asynchronous Receivers/Transmitters (UART) communication uses a fixed serial format of 8 bits of data, no parity, and 1 stop bit. The baud rate used for communication is automatically detected by the boot loader and can be any valid baud rate supported by the host and the device. The auto detection sequence requires that the baud rate should be no more than 1/32 the internal oscillator frequency of the board that is running the boot loader (which is at least 8.4 MHz, providing support for up to 262,500 baud). This is actually the same as the hardware limitation for the maximum baud rate for any UART on a Stellaris<sup>®</sup> device which is calculated as follows: Max Baud Rate = System Clock Frequency / 16 In order to determine the baud rate, the boot loader needs to determine the relationship between the internal oscillator and the baud rate. This is enough information for the boot loader to configure its UART to the same baud rate as the host. This automatic baud-rate detection allows the host to use any valid baud rate that it wants to communicate with the device. The method used to perform this automatic synchronization relies on the host sending the boot loader two bytes that are both 0x55. This generates a series of pulses to the boot loader that it can use to calculate the ratios needed to program the UART to match the host's baud rate. After the host sends the pattern, it attempts to read back one byte of data from the UART. The boot loader returns the value of 0xCC to indicate successful detection of the baud rate. If this byte is not received after at least twice the time required to transfer the two bytes, the host can resend another pattern of 0x55, 0x55, and wait for the 0xCC byte again until the boot loader acknowledges that it has received a synchronization pattern correctly. For example, the time to wait for data back from the boot loader should be calculated as at least 2\*(20(bits/sync)/baud rate (bits/sec)). For a baud rate of 115200, this time is 2\*(20/115200) or 0.35 ms. #### A.2.2 SSI The Synchronous Serial Interface (SSI) port also uses a fixed serial format for communications, with the framing defined as Motorola format with SPH set to 1 and SPO set to 1. See "Frame Formats" on page 393 in the SSI chapter for more information on formats for this transfer protocol. Like the UART, this interface has hardware requirements that limit the maximum speed that the SSI clock can run. This allows the SSI clock to be at most 1/12 the the internal oscillator frequency of the board running the boot loader (which is at least 8.4 MHz, providing support for up to 700 KHz).. Since the host device is the master, the SSI on the boot loader device does not need to determine the clock as it is provided directly by the host. ## A.2.3 $I^{2}C$ The Inter-Integrated Circuit ( $I^2C$ ) port operates in slave mode with a slave address of 0x42. The $I^2C$ port will work at both 100 Khz and 400 KHz $I^2C$ clock frequency. Since the host device is the master, the $I^2C$ on the boot loader device does not need to determine the clock as it is provided directly by the host. ## A.3 Packet Handling All communications, with the exception of the UART auto-baud, are done via defined packets that are acknowledged (ACK) or not acknowledged (NAK) by the devices. The packets use the same format for receiving and sending packets, including the method used to acknowledge successful or unsuccessful reception of a packet. ## A.3.1 Packet Format All packets sent and received from the device use the following byte-packed format. ``` struct { unsigned char ucSize; unsigned char ucCheckSum; unsigned char Data[]; }; ``` ucSize The first byte received holds the total size of the transfer including the size and checksum bytes. ucChecksum This holds a simple checksum of the bytes in the data buffer only. The algorithm is Data[0]+Data[1]+...+ Data[ucSize-3]. Data This is the raw data intended for the device, which is formatted in some form of command interface. There should be ucSize-2 bytes of data provided in this buffer to or from the device. ## A.3.2 Sending Packets The actual bytes of the packet can be sent individually or all at once; the only limitation is that commands that cause flash memory access should limit the download sizes to prevent losing bytes during flash programming. This limitation is discussed further in the section that describes the boot loader command, COMMAND SEND DATA (see "COMMAND SEND DATA (0x24)" on page 548). Once the packet has been formatted correctly by the host, it should be sent out over the UART or SSI interface. Then the host should poll the UART or SSI interface for the first non-zero data returned from the device. The first non-zero byte will either be an ACK (0xCC) or a NAK (0x33) byte from the device indicating the packet was received successfully (ACK) or unsuccessfully (NAK). This does not indicate that the actual contents of the command issued in the data portion of the packet were valid, just that the packet was received correctly. ## A.3.3 Receiving Packets The boot loader sends a packet of data in the same format that it receives a packet. The boot loader may transfer leading zero data before the first actual byte of data is sent out. The first non-zero byte is the size of the packet followed by a checksum byte, and finally followed by the data itself. There is no break in the data after the first non-zero byte is sent from the boot loader. Once the device communicating with the boot loader receives all the bytes, it must either ACK or NAK the packet to indicate that the transmission was successful. The appropriate response after sending a NAK to the boot loader is to resend the command that failed and request the data again. If needed, the host may send leading zeros before sending down the ACK/NAK signal to the boot loader, as the boot loader only accepts the first non-zero data as a valid response. This zero padding is needed by the SSI interface in order to receive data to or from the boot loader. ## A.4 Commands The next section defines the list of commands that can be sent to the boot loader. The first byte of the data should always be one of the defined commands, followed by data or parameters as determined by the command that is sent. ## A.4.1 COMMAND\_PING (0X20) This command simply accepts the command and sets the global status to success. The format of the packet is as follows: ``` Byte[0] = 0x03; Byte[1] = checksum(Byte[2]); Byte[2] = COMMAND_PING; ``` The ping command has 3 bytes and the value for COMMAND\_PING is 0x20 and the checksum of one byte is that same byte, making Byte[1] also 0x20. Since the ping command has no real return status, the receipt of an ACK can be interpreted as a successful ping to the boot loader. ## A.4.2 COMMAND GET STATUS (0x23) This command returns the status of the last command that was issued. Typically, this command should be sent after every command to ensure that the previous command was successful or to properly respond to a failure. The command requires one byte in the data of the packet and should be followed by reading a packet with one byte of data that contains a status code. The last step is to ACK or NAK the received data so the boot loader knows that the data has been read. ``` Byte[0] = 0x03 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_GET_STATUS ``` ## A.4.3 COMMAND DOWNLOAD (0x21) This command is sent to the boot loader to indicate where to store data and how many bytes will be sent by the COMMAND\_SEND\_DATA commands that follow. The command consists of two 32-bit values that are both transferred MSB first. The first 32-bit value is the address to start programming data into, while the second is the 32-bit size of the data that will be sent. This command also triggers an erase of the full area to be programmed so this command takes longer than other commands. This results in a longer time to receive the ACK/NAK back from the board. This command should be followed by a COMMAND\_GET\_STATUS to ensure that the Program Address and Program size are valid for the device running the boot loader. The format of the packet to send this command is a follows: ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_DOWNLOAD Byte[3] = Program Address [31:24] Byte[4] = Program Address [23:16] Byte[5] = Program Address [15:8] Byte[6] = Program Address [7:0] Byte[7] = Program Size [31:24] Byte[8] = Program Size [23:16] Byte[9] = Program Size [15:8] Byte[10] = Program Size [7:0] ``` ## A.4.4 COMMAND\_SEND\_DATA (0x24) This command should only follow a COMMAND\_DOWNLOAD command or another COMMAND\_SEND\_DATA command if more data is needed. Consecutive send data commands automatically increment address and continue programming from the previous location. For packets which do not contain the final portion of the downloaded data, a multiple of four bytes should always be transferred. The command terminates programming once the number of bytes indicated by the COMMAND\_DOWNLOAD command has been received. Each time this function is called it should be followed by a COMMAND\_GET\_STATUS to ensure that the data was successfully programmed into the flash. If the boot loader sends a NAK to this command, the boot loader does not increment the current address to allow retransmission of the previous data. The following example shows a COMMAND\_SEND\_DATA packet with 8 bytes of packet data: ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_SEND_DATA Byte[3] = Data[0] Byte[4] = Data[1] Byte[5] = Data[2] Byte[6] = Data[3] Byte[7] = Data[4] Byte[8] = Data[5] Byte[9] = Data[6] Byte[10] = Data[7] ``` ## A.4.5 COMMAND\_RUN (0x22) This command is used to tell the boot loader to execute from the address passed as the parameter in this command. This command consists of a single 32-bit value that is interpreted as the address to execute. The 32-bit value is transmitted MSB first and the boot loader responds with an ACK signal back to the host device before actually executing the code at the given address. This allows the host to know that the command was received successfully and the code is now running. ``` Byte[0] = 7 Byte[1] = checksum(Bytes[2:6]) Byte[2] = COMMAND_RUN Byte[3] = Execute Address[31:24] Byte[4] = Execute Address[23:16] Byte[5] = Execute Address[15:8] Byte[6] = Execute Address[7:0] ``` ## A.4.6 COMMAND\_RESET (0x25) This command is used to tell the boot loader device to reset. Unlike the COMMAND\_RUN command, this allows the initial stack pointer to be read by the hardware and set up for the new code. It can also be used to reset the boot loader if a critical error occurs and the host device wants to restart communication with the boot loader. ``` Byte[0] = 3 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_RESET ``` The boot loader responds with an ACK signal back to the host device before actually executing the software reset to the device running the boot loader. This allows the host to know that the command was received successfully and the part will be reset. ## B ROM DriverLib Functions ## B.1 DriverLib Functions Included in the Integrated ROM The Peripheral Driver Library (DriverLib) APIs that are available in the integrated ROM of the Stellaris<sup>®</sup> family of devices are listed below. The detailed description of each function is available in the Stellaris<sup>®</sup> ROM User's Guide. ## ROM\_ADCHardwareOversampleConfigure // Configures the hardware oversampling factor of the ADC. #### ROM ADCIntClear // Clears sample sequence interrupt source. #### ROM ADCIntDisable // Disables a sample sequence interrupt. #### ROM ADCIntEnable // Enables a sample sequence interrupt. #### ROM ADCIntStatus // Gets the current interrupt status. #### ROM ADCProcessorTrigger // Causes a processor trigger for a sample sequence. #### ROM ADCSequenceConfigure // Configures the trigger source and priority of a sample sequence. ## ROM\_ADCSequenceDataGet // Gets the captured data for a sample sequence. #### ROM ADCSequenceDisable // Disables a sample sequence. #### ROM\_ADCSequenceEnable // Enables a sample sequence. ## ROM\_ADCSequenceOverflow // Determines if a sample sequence overflow occurred. ## ROM ADCSequenceOverflowClear // Clears the overflow condition on a sample sequence. ## ROM\_ADCSequenceStepConfigure // Configure a step of the sample sequencer. ## ROM\_ADCSequenceUnderflow // Determines if a sample sequence underflow occurred. #### ROM ADCSequenceUnderflowClear // Clears the underflow condition on a sample sequence. ## ROM\_FlashErase // Erases a block of flash. #### ROM FlashIntClear // Clears flash controller interrupt sources. #### ROM FlashIntDisable // Disables individual flash controller interrupt sources. #### ROM FlashIntEnable // Enables individual flash controller interrupt sources. #### ROM FlashIntGetStatus // Gets the current interrupt status. ## ROM\_FlashProgram // Programs flash. ## ROM FlashProtectGet // Gets the protection setting for a block of flash. #### ROM FlashProtectSave // Saves the flash protection settings. ## ROM FlashProtectSet // Sets the protection setting for a block of flash. #### ROM FlashUsecGet // Gets the number of processor clocks per micro-second. ### ROM FlashUsecSet // Sets the number of processor clocks per micro-second. ## ROM FlashUserGet // Gets the User Registers #### ROM FlashUserSave // Saves the User Registers #### ROM FlashUserSet // Sets the User Registers ## ROM\_GPIODirModeGet // Gets the direction and mode of a pin. ## ROM GPIODirModeSet // Sets the direction and mode of the specified pin(s). ## ROM\_GPIOIntTypeGet // Gets the interrupt type for a pin. ## ROM\_GPIOIntTypeSet // Sets the interrupt type for the specified pin(s). ## ROM\_GPIOPadConfigGet // Gets the pad configuration for a pin. ## ROM\_GPIOPadConfigSet // Sets the pad configuration for the specified pin(s). #### ROM GPIOPinIntClear // Clears the interrupt for the specified pin(s). #### ROM GPIOPinIntDisable // Disables interrupts for the specified pin(s). #### ROM GPIOPinIntEnable // Enables interrupts for the specified pin(s). ## ROM GPIOPinIntStatus // Gets interrupt status for the specified GPIO port. #### ROM GPIOPinRead // Reads the values present of the specified pin(s). ## ROM GPIOPinTypeGPIOInput // Configures pin(s) for use as GPIO inputs. ## ROM\_GPIOPinTypeGPIOOutput // Configures pin(s) for use as GPIO outputs. ## ROM\_GPIOPinTypeGPIOOutputOD // Configures pin(s) for use as GPIO open drain outputs. ### ROM GPIOPinTypeI2C // Configures pin(s) for use by the I2C peripheral. ## ROM GPIOPinTypePWM // Configures pin(s) for use by the PWM peripheral. #### ROM GPIOPinTypeQEI // Configures pin(s) for use by the QEI peripheral. ## ROM GPIOPinTypeSSI // Configures pin(s) for use by the SSI peripheral. ## ROM\_GPIOPinTypeTimer // Configures pin(s) for use by the Timer peripheral. #### ROM GPIOPinTypeUART // Configures pin(s) for use by the UART peripheral. ## ROM\_GPIOPinWrite // Writes a value to the specified pin(s). ## ROM\_I2CMasterBusBusy // Indicates whether or not the I2C bus is busy. ## ROM\_I2CMasterBusy // Indicates whether or not the I2C Master is busy. #### ROM I2CMasterControl // Controls the state of the I2C Master module. #### ROM I2CMasterDataGet // Receives a byte that has been sent to the I2C Master. #### ROM I2CMasterDataPut // Transmits a byte from the I2C Master. #### ROM I2CMasterDisable // Disables the I2C master block. ## ROM I2CMasterEnable // Enables the I2C Master block. ## ROM I2CMasterErr // Gets the error status of the I2C Master module. #### ROM I2CMasterInitExpClk // Initializes the I2C Master block. ## ROM I2CMasterIntClear // Clears I2C Master interrupt sources. #### ROM I2CMasterIntDisable // Disables the I2C Master interrupt. ### ROM I2CMasterIntEnable // Enables the I2C Master interrupt. #### ROM I2CMasterIntStatus // Gets the current I2C Master interrupt status. #### ROM I2CMasterSlaveAddrSet // Sets the address that the I2C Master will place on the bus. #### ROM I2CSlaveDataGet // Receives a byte that has been sent to the I2C Slave. ## ROM\_I2CSlaveDataPut // Transmits a byte from the I2C Slave. ## ROM I2CSlaveDisable // Disables the I2C slave block. ## ROM\_I2CSlaveEnable // Enables the I2C Slave block. ## ROM\_I2CSlaveInit // Initializes the I2C Slave block. ROM\_I2CSlaveIntClear // Clears I2C Slave interrupt sources. ROM I2CSlaveIntDisable // Disables the I2C Slave interrupt. ROM I2CSlaveIntEnable // Enables the I2C Slave interrupt. ROM I2CSlaveIntStatus // Gets the current I2C Slave interrupt status. ROM I2CSlaveStatus // Gets the I2C Slave module status. ROM IntDisable // Disables an interrupt. ROM IntEnable // Enables an interrupt. ROM IntMasterDisable // Disables the processor interrupt. ROM IntMasterEnable // Enables the processor interrupt. ROM IntPriorityGet // Gets the priority of an interrupt. ROM\_IntPriorityGroupingGet // Gets the priority grouping of the interrupt controller. ROM IntPriorityGroupingSet // Sets the priority grouping of the interrupt controller. ROM IntPrioritySet // Sets the priority of an interrupt. ROM\_PWMDeadBandDisable // Disables the PWM dead band output. ROM\_PWMDeadBandEnable // Enables the PWM dead band output, and sets the dead band delays. ROM PWMFaultIntClear // Clears the fault interrupt for a PWM module. ROM\_PWMGenConfigure // Configures a PWM generator. ROM\_PWMGenDisable // Disables the timer/counter for a PWM generator block. ## ROM\_PWMGenEnable // Enables the timer/counter for a PWM generator block. #### ROM PWMGenIntClear // Clears the specified interrupt(s) for the specified PWM generator block. #### ROM PWMGenIntStatus // Gets interrupt status for the specified PWM generator block. #### ROM PWMGenIntTrigDisable // Disables interrupts for the specified PWM generator block. ## ROM\_PWMGenIntTrigEnable // Enables interrupts and triggers for the specified PWM generator block. ## ROM\_PWMGenPeriodGet // Gets the period of a PWM generator block. ### ROM\_PWMGenPeriodSet // Set the period of a PWM generator. #### ROM PWMIntDisable // Disables generator and fault interrupts for a PWM module. ## ROM\_PWMIntEnable // Enables generator and fault interrupts for a PWM module. #### ROM PWMIntStatus // Gets the interrupt status for a PWM module. ## ROM\_PWMOutputFault // Specifies the state of PWM outputs in response to a fault condition. #### ROM PWMOutputInvert // Selects the inversion mode for PWM outputs. #### ROM PWMOutputState // Enables or disables PWM outputs. ## ROM PWMPulseWidthGet // Gets the pulse width of a PWM output. ## ROM PWMPulseWidthSet // Sets the pulse width for the specified PWM output. #### ROM PWMSyncTimeBase // Synchronizes the counters in one or multiple PWM generator blocks. ## ROM\_PWMSyncUpdate // Synchronizes all pending updates. ## ROM\_QEIConfigure // Configures the quadrature encoder. ## ROM\_QEIDirectionGet // Gets the current direction of rotation. #### ROM QEIDisable // Disables the quadrature encoder. #### ROM QEIEnable // Enables the quadrature encoder. #### ROM QEIErrorGet // Gets the encoder error indicator. #### ROM QEIIntClear // Clears quadrature encoder interrupt sources. #### ROM QEIIntDisable // Disables individual quadrature encoder interrupt sources. ## ROM QEIIntEnable // Enables individual quadrature encoder interrupt sources. #### ROM QEIIntStatus // Gets the current interrupt status. #### ROM QEIPositionGet // Gets the current encoder position. #### ROM QEIPositionSet // Sets the current encoder position. ## ROM\_QEIVelocityConfigure // Configures the velocity capture. ## ROM\_QEIVelocityDisable // Disables the velocity capture. #### ROM QEIVelocityEnable // Enables the velocity capture. #### ROM QEIVelocityGet // Gets the current encoder speed. ## ROM\_SSIConfigSetExpClk // Configures the synchronous serial interface. ## ROM SSIDataGet // Gets a data element from the SSI receive FIFO. ## ROM\_SSIDataGetNonBlocking // Gets a data element from the SSI receive FIFO. ## ROM\_SSIDataPut // Puts a data element into the SSI transmit FIFO. ## ROM\_SSIDataPutNonBlocking // Puts a data element into the SSI transmit FIFO. #### ROM SSIDisable // Disables the synchronous serial interface. #### ROM SSIEnable // Enables the synchronous serial interface. #### ROM SSIIntClear // Clears SSI interrupt sources. #### ROM SSIIntDisable // Disables individual SSI interrupt sources. ## ROM SSIIntEnable // Enables individual SSI interrupt sources. #### ROM SSIIntStatus // Gets the current interrupt status. ## ROM\_SysCtIADCSpeedGet // Gets the sample rate of the ADC. ## ROM\_SysCtlADCSpeedSet // Sets the sample rate of the ADC. ## ROM SysCtlClockGet // Gets the processor clock rate. ## ROM\_SysCtlClockSet // Sets the clocking of the device. ## ROM SysCtlDeepSleep // Puts the processor into deep-sleep mode. #### ROM SysCtlFlashSizeGet // Gets the size of the flash. ## ROM SysCtlGPIOAHBDisable // Disables a GPIO peripheral for access from the high speed bus. ## ROM\_SysCtlGPIOAHBEnable // Enables a GPIO peripheral for access from the high speed bus. #### ROM SysCtlIntClear // Clears system control interrupt sources. ## ROM\_SysCtlIntDisable // Disables individual system control interrupt sources. ## ROM\_SysCtlIntEnable // Enables individual system control interrupt sources. ROM\_SysCtlIntStatus // Gets the current interrupt status. ROM\_SysCtlLDOGet // Gets the output voltage of the LDO. ROM SysCtlLDOSet // Sets the output voltage of the LDO. ROM SysCtlPeripheralClockGating // Controls peripheral clock gating in sleep and deep-sleep mode. ROM SysCtlPeripheralDeepSleepDisable // Disables a peripheral in deep-sleep mode. ROM\_SysCtlPeripheralDeepSleepEnable // Enables a peripheral in deep-sleep mode. ROM\_SysCtlPeripheralDisable // Disables a peripheral. ROM\_SysCtlPeripheralEnable // Enables a peripheral. ROM\_SysCtlPeripheralPresent // Determines if a peripheral is present. ROM\_SysCtlPeripheralReset // Performs a software reset of a peripheral. ROM\_SysCtlPeripheralSleepDisable // Disables a peripheral in sleep mode. ROM\_SysCtlPeripheralSleepEnable // Enables a peripheral in sleep mode. ROM SysCtlPinPresent // Determines if a pin is present. ROM SysCtIPWMClockGet // Gets the current PWM clock configuration. ROM\_SysCtIPWMClockSet // Sets the PWM clock configuration. ROM SysCtlReset // Resets the device. ROM\_SysCtlResetCauseClear // Clears reset reasons. ROM\_SysCtlResetCauseGet // Gets the reason for a reset. ROM\_SysCtlSleep // Puts the processor into sleep mode. ROM\_SysCtlSRAMSizeGet // Gets the size of the SRAM. ROM SysTickDisable // Disables the SysTick counter. ROM\_SysTickEnable // Enables the SysTick counter. ROM\_SysTickIntDisable // Disables the SysTick interrupt. ROM\_SysTickIntEnable // Enables the SysTick interrupt. ROM\_SysTickPeriodGet // Gets the period of the SysTick counter. ROM SysTickPeriodSet // Sets the period of the SysTick counter. ROM\_SysTickValueGet // Gets the current value of the SysTick counter. ROM TimerConfigure // Configures the timer(s). ROM\_TimerControlEvent // Controls the event type. ROM\_TimerControlLevel // Controls the output level. ROM TimerControlStall // Controls the stall handling. ROM TimerControlTrigger // Enables or disables the trigger output. ROM\_TimerDisable // Disables the timer(s). ROM TimerEnable // Enables the timer(s). ROM\_TimerIntClear // Clears timer interrupt sources. ROM\_TimerIntDisable // Disables individual timer interrupt sources. ## ROM\_TimerIntEnable // Enables individual timer interrupt sources. #### ROM TimerIntStatus // Gets the current interrupt status. #### ROM TimerLoadGet // Gets the timer load value. #### ROM TimerLoadSet // Sets the timer load value. #### ROM TimerMatchGet // Gets the timer match value. ## ROM TimerMatchSet // Sets the timer match value. ## ROM TimerPrescaleGet // Get the timer prescale value. ## ROM TimerPrescaleMatchGet // Get the timer prescale match value. #### ROM TimerPrescaleMatchSet // Set the timer prescale match value. ## ROM\_TimerPrescaleSet // Set the timer prescale value. ## ROM\_TimerRTCDisable // Disable RTC counting. ## ROM\_TimerRTCEnable // Enable RTC counting. #### ROM TimerValueGet // Gets the current timer value. ## ROM UARTBreakCtl // Causes a BREAK to be sent. ## ROM\_UARTCharGet // Waits for a character from the specified port. ## ROM\_UARTCharGetNonBlocking // Receives a character from the specified port. ## ROM\_UARTCharPut // Waits to send a character from the specified port. ## ROM\_UARTCharPutNonBlocking // Sends a character to the specified port. ## ROM\_UARTCharsAvail // Determines if there are any characters in the receive FIFO. ## ROM UARTConfigGetExpClk // Gets the current configuration of a UART. ### ROM UARTConfigSetExpClk // Sets the configuration of a UART. #### ROM UARTDisable // Disables transmitting and receiving. #### ROM UARTDisableSIR // Disables SIR (IrDA) mode on the specified UART. ## ROM UARTEnable // Enables transmitting and receiving. ### ROM\_UARTEnableSIR // Enables SIR (IrDA) mode on specified UART. #### ROM UARTFIFOLevelGet // Gets the FIFO level at which interrupts are generated. #### ROM UARTFIFOLevelSet // Sets the FIFO level at which interrupts are generated. #### ROM UARTIntClear // Clears UART interrupt sources. ## ROM\_UARTIntDisable // Disables individual UART interrupt sources. ## ROM UARTIntEnable // Enables individual UART interrupt sources. #### ROM UARTIntStatus // Gets the current interrupt status. ## ROM UARTParityModeGet // Gets the type of parity currently being used. ## ROM\_UARTParityModeSet // Sets the type of parity. #### ROM UARTSpaceAvail // Determines if there is any space in the transmit FIFO. ## ROM\_UpdateI2C // Starts an update over the I2C0 interface. ## ROM\_UpdateSSI // Starts an update over the SSI0 interface. ## ROM\_UpdateUART // Starts an update over the UART0 interface. ## ROM\_WatchdogEnable // Enables the watchdog timer. #### ROM WatchdogIntClear // Clears the watchdog timer interrupt. #### ROM WatchdogIntEnable // Enables the watchdog timer interrupt. ## ROM\_WatchdogIntStatus // Gets the current watchdog timer interrupt status. ## ROM\_WatchdogLock // Enables the watchdog timer lock mechanism. ## ROM\_WatchdogLockState // Gets the state of the watchdog timer lock mechanism. ## ROM\_WatchdogReloadGet // Gets the watchdog timer reload value. ## ROM\_WatchdogReloadSet // Sets the watchdog timer reload value. ## ROM\_WatchdogResetDisable // Disables the watchdog timer reset. ## ROM\_WatchdogResetEnable // Enables the watchdog timer reset. ## ROM WatchdogRunning // Determines if the watchdog timer is enabled. #### ROM WatchdogStallDisable // Disables stalling of the watchdog timer during debug events. ## ROM WatchdogStallEnable // Enables stalling of the watchdog timer during debug events. ## ROM\_WatchdogUnlock // Disables the watchdog timer lock mechanism. #### ROM WatchdogValueGet // Gets the current watchdog timer value. # C Register Quick Reference | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|----------------------|-----------------------------------------|---------------|---------------|-------|--------|------------|--------|-----------|-------------|-----------|----------|----------|---------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Control<br>100F.E000 | | | | | | | | | | | | | | | | DID0, type | RO, offse | t 0x000, res | set - | | | | | | | | | | | | | | | | VER | | | | | | | | | CL | ASS | | | | | | | | MA | JOR | | | | | | | MIN | NOR | | | | | PBORCTL | , type R/W | , offset 0x0 | 30, reset 0 | x0000.7FFD | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BORIOR | | | LDOPCTL | , type R/W, | offset 0x0 | 34, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | VA | NDJ | | | | RIS, type I | RO, offset | 0x050, rese | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MOSOPUPRIS | | PLLLRIS | | | | | BORRIS | | | IMC, type | R/W, offset | t 0x054, res | et 0x0000. | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MOSCPUPIM | | PLLLIM | | | | | BORIM | | | MISC, type | e R/W1C, o | ffset 0x058 | , reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MOSOPUPMIS | | PLLLMIS | | | | | BORMIS | | | RESC, typ | e R/W, offs | set 0x05C, i | reset - | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | MOSCFAIL | | | | | | | | | | | | | SW | WDT | BOR | POR | EXT | | RCC, type | R/W, offse | et 0x060, re | set 0x078E | | | - | | | | | 1 | | | | | | | | | | ACG | | SY | 'SDIV | | USESYSDIV | | USEPWMDIV | | PWMDIV | | | | D | | PWRDN | | BYPASS | | | XTAL | | | OSC | SRC | | | IOSCDIS | MOSCDIS | | PLLCFG, 1 | type RO, of | ffset 0x064 | , reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 00101100 | | | | | | F | | | | | | | R | | | | GPIOHSC | TL, type R/ | W, offset 0 | x06C, rese | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | DODTE! IO | DODTOLIO | DODTOLIO | DODTDUO | DODTALIC | | 7000 / | D.14 65 | | 4.0.0=0 | | | | | | | | PORTERS | PORTURS | PORTCHS | PORTBHS | PORTARS | | | e K/VV, Offs | set 0x070, r | eset uxu78 | ou.681U | 0\10 | DIVO | | | | | | | | | | | USERCC2 | ronor | DWDDNO | | BYPASS2 | SYS | DIV2 | | | | OSCORDOS | | | | | | | MOSCOTI | | PWRDN2 | 7C ***** | | | | | | | OSCSRC2 | | | | | | | MOSCUIL | _, type r√w | , onset uxu | , c, reset ( | 0x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | CVAL | | DSI PCI K | CEG type | R/W offect | 0x144 ros | set 0x0780.0 | 000 | | | | | | | | | | UVAL | | DOLFOLK | J. J. type | . a e e e e e e e e e e e e e e e e e e | . JA 144, 168 | JJL JAU/ 0U.L | | ORIDE | | | | | | | | | | | | | | | | אוטפט | OIVIDE | | | | DSOSCSRO | | | | | | | DID1 type | RO offer | t 0x004, res | et - | | | | | | · · | 20000K | | | | | | | , type | | ER | | | F | λM | | | | | PΔP | TNO | | | | | | PINCOUNT | | | | 17 | | | | TEMP | | | KG | ROHS | OI | JAL | | | | 0x008, res | et 0x007F | 003F | | | | | , = IVII | | | | 1.0110 | QC | 11_ | | 200, type | , 011381 | 3,000, 165 | C. OAUU11.1 | | | | SRA | MS7 | | | | | | | | | | | | | | | | FLAS | | | | | | | | | | DC1 type | RO offect | 0x010, res | et OxOO11 | 32RF | | | ILAC | ,, 10L | | | | | | | | | DO I, type | , onset | JAU 10, 168 | OL VAUUII. | | | | | | | | PWM | | | | ADC | | | MINIO | YSDIV | | | | MANA | ADCSPD | MPU | | TEMPSNS | | WDT | SWO | SWD | JTAG | | | SMIIN | וטטוע | | | | IVIAXA | いししつてし | IVIPU | | I EIVIPOINO | FLL | WDI | 3440 | 300 | JIAG | | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19 | 18 | 17 | 16<br>0 | |-----------|-------------|-------------|---------------|----------|----------|----------|-----------|----------|----------|---------|----------|-----------|-----------|----------|----------| | | | | | | 10 | 9 | 0 | / | 0 | 5 | 4 | <u> </u> | | | U | | DC2, type | RO, onset | UXU14, res | et 0x000F.1 | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | QEI0 | | | | SSI0 | TIMERS | HIVIERZ | UART1 | UART0 | | DC3 type | PO offset | 0v018 ros | et 0x8F0F.8 | RU3E | | | QLIO | | | | 0010 | | | OAKIT | OAICIO | | 32KHZ | KO, onset | 0.010, 165 | et uxui ui .e | CCP3 | CCP2 | CCP1 | CCP0 | | | | | ADC3 | ADC2 | ADC1 | ADC0 | | PWMFAULT | | | | COFS | COFZ | COFT | COFU | | | PWM5 | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | | | PO offset | 0v01C res | set 0x0000. | 301F | | | | | | 1 11110 | 1 ****** | 1 ******* | 1 ******* | 1 ****** | 1 111110 | | DO4, type | 10, 011361 | 0,010,163 | Jet UXUUU. | 1 | | | | | | | | | | | | | | | UDMA | ROM | | | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | DC5. type | RO. offset | | et 0x0110.0 | 003F | | | | | | | | | | | | | ,,,,,, | | | | | | | PWMFAULT0 | | | | PWMESMC | | | | | | | | | | | | | | | | PWM5 | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | | DC6. type | RO. offset | 0x024. res | et 0x0000.0 | 0000 | | | | | | | | <u> </u> | | | | | ., ., . | | , , , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DC7, type | RO, offset | 0x028, res | et 0x00C0. | 0F00 | | | | | | | | | | | | | • | | | | | | | | UART1 TX | UART1_RX | | | | | | | | | | | | SSI0 TX | SSI0 RX | UARTO TX | UARTO RX | _ | _ | | | | | | | | RCGC0, ty | ype R/W, of | fset 0x100 | , reset 0x00 | 0000040 | | | | | | | | | | | | | | | | | | | | | | | | PWM | | | | ADC | | | | | | | | MAXA[ | DCSPD | | | | | WDT | | | | | SCGC0, ty | ype R/W, of | fset 0x110, | reset 0x00 | 000040 | | | | | | | | | | | | | | | | | | | | | | | | PWM | | | | ADC | | | | | | | | MAXA[ | DCSPD | | | | | WDT | | | | | DCGC0, ty | ype R/W, of | fset 0x120 | , reset 0x00 | 0000040 | | | | | | | | | | | | | | | | | | | | | | | | PWM | | | | ADC | | | | | | | | MAXAI | DCSPD | | | | | WDT | | | | | RCGC1, ty | ype R/W, of | fset 0x104 | , reset 0x00 | 0000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMERO | | | | | I2C0 | | | | QEI0 | | | | SSI0 | | | UART1 | UART0 | | SCGC1, ty | ype R/W, of | fset 0x114, | reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | QEI0 | | | | SSI0 | | | UART1 | UART0 | | DCGC1, ty | ype R/W, of | fset 0x124 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | QEI0 | | | | SSI0 | | | UART1 | UART0 | | RCGC2, ty | ype R/W, of | fset 0x108 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UDMA | | | | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SCGC2, ty | ype R/W, of | fset 0x118, | reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UDMA | | | | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | DCGC2, ty | ype R/W, of | fset 0x128 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UDMA | | | | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SRCR0, ty | pe R/W, of | fset 0x040, | reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | PWM | | | | ADC | | | | | | | | | | | | | | WDT | | | | | SRCR1, ty | pe R/W, of | fset 0x044, | reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | QEI0 | | | | SSI0 | | | UART1 | UART0 | | 15 14 13 12 11 10 9 8 7 6 8 4 3 2 11 0 SRCR2, type RW, offset 0x049, reset 0x000000000 ***CREAT, type RW, offset 0x049, reset 0x00000000000000000000000000000000000 | 24 | 20 | 20 | 20 | 07 | 00 | 05 | 0.4 | 1 00 | - 00 | 04 | 00 | 10 | 40 | 47 | 40 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|---------------|--------------|---------------------|-----------|---------|---------|---------|------|----|-------|-------|--------|-------|--------| | ### SECRET Lype RW, offset 8x848, reset 0x800000000 ### UDMA GPIOE | 31<br>15 | 30<br>14 | 29<br>13 | 28 | 27 | 26 | 25<br>9 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Note | | | | | | 10 | 9 | 0 | , | 0 | 3 | - | | 2 | ' | 0 | | Memory Marco Mar | ORORZ, ty | pe 10 11, 011 | 361 02040, | Teset oxoc | | | | | | | | | | | | | | ROM Registers (System Control Offset) Base 0x400FE009 NMCT., type RWYC, offset 0x6F0, reset . Base 0x400FE009 Ba | | | UDMA | | | | | | | | | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | ROM Registers (System Control Offset) Base 0x400FE009 NMCT., type RWYC, offset 0x6F0, reset . Base 0x400FE009 Ba | Internal | Memory | , | | | | | | | | | | | | | | | Base DAVID C, type RW1C, offset 0x0F0, reset - | | | | Contro | l Offset | , | | | | | | | | | | | | DATA | | | | | | ' | | | | | | | | | | | | Part | RMCTL, ty | pe R/W1C, | offset 0x0 | F0, reset - | | | | | | | | | | | | | | Part | | | | | | | | | | | | | | | | | | Flash Registers (Flash Control Offset) Base 0x40FD0000 OFFSET FMD, type RW, offset 0x000, reset 0x0000,0000 DATA DATA DATA DATA PMC, type RW, offset 0x000, reset 0x0000,0000 OFFSET FMD, type RW, offset 0x000, reset 0x0000,0000 WINNEY FOR STAND OR | | | | | | | | | | | | | | | | BA | | State CAVIDED CODE STATE | Internal | Memory | / | | | | | | | | | | | | | | | OFFSET | | _ | | Control | Offset) | | | | | | | | | | | | | FMD, type R/W, offset 0x004, reset 0x0000,0000 DATA DATA DATA TMC; type R/W, offset 0x006, reset 0x0000,0000 WRKEY COMT MERASE ERASE WRITE FCRIS, type RO, offset 0x000, reset 0x0000,0000 FCRIS, type RO, offset 0x010, reset 0x0000,0000 FCRIS, type R/W, offset 0x010, reset 0x0000,0000 FCRIS, type R/W, offset 0x010, reset 0x0000,0000 FCRIS, type R/W, offset 0x010, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x014, reset 0x0000,0000 FCRIS, type R/W, offset 0x140, reset 0x11 FREAD_ENABLE READ_ENABLE FREAD_ENABLE FREAD_ENA | FMA, type | R/W, offse | t 0x000, re | set 0x0000 | .0000 | | | | | | | | | | | | | DATA | | | | | | | | | | | | | | | | OFFSET | | DATA DATA DATA DATA MRKEY MRKEY FCRIS, type RO, offset 0x008, reset 0x0000,0000 WRKKEY FCRIS, type RO, offset 0x00C, reset 0x0000,0000 FRIM, type RW, offset 0x010, reset 0x0000,0000 FRIM, type RW, offset 0x010, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x0000,0000 FRIMSC, type RW1C, offset 0x014, reset 0x014 FRIED, type RW2, offset 0x014, reset 0x014 FRIED, type RW3, offset 0x140, reset 0x014 FRIMSC, type RW3, offset 0x140, reset 0x014 FRIMSC, type RW3, offset 0x144, reset 0x014 FRIED, type RW3, offset 0x144, reset 0x014 FRIED, type RW3, offset 0x134 and 0x400, reset 0xFFFF.FFFF FRIED, type RW4, offset 0x134 and 0x400, reset 0xFFFF.FFFF FRIED, type RW4, offset 0x134 and 0x400, reset 0xFFFF.FFFF FRIED, type RW4, offset 0x100, reset 0xFFFF.FFFF FRIED, type RW4, offset 0x100, reset 0xFFFF.FFFF NW DATA DA | | | | | | | | OF | FSET | | | | | | | | | DATA WRKEY COMT MERASE RASE WRITE REV COMT R | FMD, type | R/W, offse | t 0x004, re | set 0x0000 | .0000 | | | | | | | | | | | | | FCRIS, type R/W, offset 0x008, reset 0x0000.0000 FCRIS, type R/W, offset 0x001, reset 0x0000.0000 FCRIS, type R/W, offset 0x010, reset 0x0000.0000 FCRIS, type R/W, offset 0x010, reset 0x0000.0000 FCRIS, type R/W, offset 0x010, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FCRIS, type R/W, offset 0x014, reset 0x0000.0000 FRIS, type R/W, offset 0x140, reset 0x11 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x100, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x111 FRIS, type R/W, offset 0x140, reset 0x1111 FRIS, type R/W, offset 0x140, reset 0x1111 FRIS, type R/W, offset 0x140, reset 0x1111 FRIS, type R/W, offset 0x140, reset 0x1111 FRIS, | | | | | | | | D | ATA | | | | | | | | | ### COMT MERASE ERASE WRITE FCRIS, type RO, offset 0x00C, reset 0x0000.0000 #### FCRIS, type RO, offset 0x00C, reset 0x0000.0000 #### FCRIS, type R/W, offset 0x010, reset 0x0000.0000 #### FCRIS, type R/W, offset 0x010, reset 0x0000.0000 #### FCRISC, type R/W/IC, offset 0x014, reset 0x0000.0000 #### FCRISC, type R/W/IC, offset 0x014, reset 0x0000.0000 #### FCRISC, type R/W/IC, offset 0x014, reset 0x0000.0000 #### FCRISC, type R/W/IC, offset 0x140, reset 0x0000.0000 #### FCRISC, type R/W/IC, offset 0x140, reset 0x11 #### FCRISC, type R/W/IC, offset 0x140, reset 0x11 #### FCRISC, type R/W/IC, offset 0x140, reset 0x11 #### FCRISC, type R/W/IC, offset 0x140, reset 0x11 ##### FCRISC, type R/W/IC, offset 0x140, reset 0x11 ################################## | | | | | | | | D | ATA | | | | | | | | | COMT MERASE ERASE WRITE FCRIS, type RO, offset 0x000, reset 0x0000,0000 FCIM, type R/W, offset 0x010, reset 0x0000,0000 FCIMSC, type R/W1C, offset 0x014, reset 0x0000,0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000,0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000,0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000,0000 FCMISC, type R/W, offset 0x140, reset 0x0000,0000 FCMISC STATE STAT | FMC, type | R/W, offse | t 0x008, re | set 0x0000 | .0000 | | | | | | | | | | | | | FCRIS, type RO, offset 0x00C, reset 0x0000.0000 FRIS | | | | | | | | WF | RKEY | | | | | | | | | FCIM, type R/W, offset 0x010, reset 0x0000,0000 PMASK AMASK PMISC PMISC AMISC | | | | | | | | | | | | | COMT | MERASE | ERASE | WRITE | | FCMIsC, type R/W, offset 0x010, reset 0x0000.0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 FPMISC AMISC Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER READ_ENABLE READ_ENABLE READ_ENABLE FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFFF.FFFF PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFFE NW DATA DATA DBG1 DBG0 USECRL, type R/W, offset 0x160, reset 0xFFF.FFFFF NW DATA | FCRIS, typ | e RO, offs | et 0x00C, ı | eset 0x000 | 0.0000 | | | | | | | | | | | | | FCMIsC, type R/W, offset 0x010, reset 0x0000.0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 FPMISC AMISC Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER READ_ENABLE READ_ENABLE READ_ENABLE FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFFF.FFFF PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFFE NW DATA DATA DBG1 DBG0 USECRL, type R/W, offset 0x160, reset 0xFFF.FFFFF NW DATA | | | | | | | | | | | | | | | DDIC | ADIC | | PMASK AMASK FCMISC, type R/W1C, offset 0x014, reset 0x0000,0000 PMISC AMISC Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFFF.FFFF READ_ENABLE READ_ENABLE FMPPE0, type R/W, offset 0x134 and 0x400, reset 0xFFFF.FFFF PROG_ENABLE PROG_ENABLE DATA DATA DBG1 DBG0 USECRL, type R/W, offset 0x104, reset 0x0000.0000 DBECRW, offset 0x104, reset 0x10000.0000 DBECRW, offset 0x105, reset 0xFFFF.FFFF NW DATA DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x160, reset 0xFFFF.FFFFF NW DATA | ECIM tuno | D/M offer | ot 0v010 m | 2001 0v000 | 0000 | | | | | | | | | | PRIS | ARIS | | FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECR. type R/W, offset 0x140, reset 0x0000.0000 USECR. type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENAB | rciivi, type | R/W, OIIS | et uxu iu, re | eset uxuuui | J.0000 | | | | | | | | | | | | | FCMISC, type R/W1C, offset 0x014, reset 0x0000.0000 Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECR. type R/W, offset 0x140, reset 0x0000.0000 USECR. type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENAB | | | | | | | | | | | | | | | PMASK | AMASK | | Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFFF.FFFF READ_ENABLE READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x130, reset 0xFFFF.FFFF DATA DATA DBG1 DBG0 USEC DBG1 DBG0 DBG1 DBG0 USEC DBG1 DBG0 DBG0 DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF | FCMISC, ty | ype R/W1C | , offset 0x | 014, reset ( | )<br>0x0000.000 | 0 | | | | | | | I | | | | | Internal Memory Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT USECRL VER REV FMPRED, type R/W, offset 0x130 and 0x200, reset 0xFFFF.FFFF READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x134 and 0x400, reset 0xFFFF.FFFF DATA DATA DATA DBG1 DBG0 USECRL USEC | | , · | • | | | | | | | | | | | | | | | Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFE NW DATA | | | | | | | | | | | | | | | PMISC | AMISC | | Flash Registers (System Control Offset) Base 0x400F.E000 USECRL, type R/W, offset 0x140, reset 0x31 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFE NW DATA | Internal | Memory | , | | | | | | | | | | | | | | | ### Base 0x400F.E000 | | 7 | | n Contro | ol Offset | :) | | | | | | | | | | | | USEC | | _ | | | | , | | | | | | | | | | | | RMVER, type RO, offset 0x0F4, reset 0x0000.0000 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFFE NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFF.FFFFF NW DATA | USECRL, t | type R/W, c | offset 0x14 | 0, reset 0x | 31 | | | | | | | | | | | | | RMVER, type RO, offset 0x0F4, reset 0x0000.0000 CONT SIZE VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x100, reset 0xFFF.FFFFE NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFF.FFFFF NW DATA | | | | | | | | | | | | | | | | | | CONT VER REV FMPRE0, type R/W, offset 0x130 and 0x200, reset 0xFFF.FFFF READ_ENABLE READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFF.FFFE NW DATA DATA DATA DATA DATA DATA DATA | | | | | | | | | | | | US | SEC | | | | | VER READ_ENABLE READ_ENABLE READ_ENABLE PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE NW DATA | RMVER, ty | pe RO, off | set 0x0F4, | reset 0x00 | 00.000 | | | | | | | | | | | | | READ_ENABLE READ_ENABLE READ_ENABLE FMPPE0, type R/W, offset 0x134 and 0x400, reset 0xFFFF.FFFF PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE NW DATA DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | | | | | | | | | | | | | | | | | | READ_ENABLE READ_ENABLE FMPPE0, type R/W, offset 0x134 and 0x400, reset 0xFFFF.FFFF PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | | | | | | | | | | | | R | EV | | | | | READ_ENABLE FMPPE0, type R/W, offset 0x134 and 0x400, reset 0xFFFF.FFFF PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF DATA DATA | FMPRE0, t | ype R/W, o | offset 0x13 | 0 and 0x20 | 0, reset 0x | FFFF.FFFF | | | | | | | | | | | | PROG_ENABLE PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE NW DATA | | | | | | | | | | | | | | | | | | PROG_ENABLE PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFFF.FFFE DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | EMDDEA 4 | uno DAM - | ffoot Out o | 1 and 0::40 | 0 man=4 A | | | KEAD_ | ENABLE | | | | | | | | | PROG_ENABLE USER_DBG, type R/W, offset 0x1D0, reset 0xFFF.FFFE NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFF.FFFF NW DATA | FMIPPEU, ty | ype r | inset UX13 | + and UX40 | u, reset UX | rren.ttt | | PPOC | ENIADIE | | | | | | | | | USER_DBG, type R/W, offset 0x1D0, reset 0xFFF.FFFE | | | | | | | | | | | | | | | | | | NW DATA DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | USER DRO | G. type R/V | V. offset O | (1D0, reset | 0xFFFF FI | FF | | 1 1100_ | LIVADEL | | | | | | | | | DATA DBG1 DBG0 USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | | o, type R/V | ., onset 02 | , 16361 | ν <b>λ</b> ι 111.ΓΙ | | | | DATA | | | | | | | | | USER_REG0, type R/W, offset 0x1E0, reset 0xFFFF.FFFF NW DATA | | | | | | | D | ATA | 2,.,,, | | | | | | DBG1 | DBG0 | | NW DATA | USER REG | G0, type R/ | /W, offset ( | )x1E0, rese | t 0xFFFF.F | FFF | | | | | | | | | | | | | | ., ., | , | ., | | | | | DATA | | | | | | | | | | | | | | | | | D | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------|---------------|--------------|--------------|------------|-------|------|--------|--------|----|-----|----|-------------|----------|----------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | USER_RI | EG1, type R | /W, offset 0 | 0x1E4, rese | t 0xFFFF.F | FFF | | | | | | | | | | | | NW | | | | | | | | DATA | | | | | | | | | | | | | | | | DA | ATA | | | | | | | | | USFR R | EG2, type R | /W. offset 0 | 0x1F8 rese | t 0xFFFF.F | FFF | | | | | | | | | | | | NW | , <b>.,,,</b> | , | , | | | | | DATA | | | | | | | | | 1444 | | | | | | | D.A | ATA | | | | | | | | | IISED DI | EG3, type R | /M offect ( | NATEC FOR | + 0vEEEE | | | | | | | | | | | | | NW | LGS, type K | rvv, onset c | JATEO, Tese | T VALLET.I | | | | DATA | | | | | | | | | INVV | | | | | | | D.4 | ATA | | | | | | | | | FMDDE4 | 4 D04 | - # 4 O - OO | 4 | | | | DF- | NIA | | | | | | | | | FMPRE1, | type R/W, o | omset uxzu | 4, reset uxr | ·FFF.FFFF | | | DE4D 1 | | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | | | | | | | | READ_I | ENABLE | | | | | | | | | FMPRE2, | type R/W, o | offset 0x20 | 8, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | | | | | | | | READ_I | ENABLE | | | | | | | | | FMPRE3, | type R/W, | offset 0x20 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | READ_I | ENABLE | | | | | | | | | | | | | | | | READ_I | ENABLE | | | | | | | | | FMPPE1, | type R/W, o | offset 0x404 | 4, reset 0xF | FFF.FFFF | | | | | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | FMPPE2, | type R/W, o | offset 0x40 | 8, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | FMPPE3, | type R/W, o | offset 0x400 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | PROG | ENABLE | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | Micro I | Direct Me | mory A | ccoss (II | DMA) | | | | | | | | | | | | | | Channel | | | | | | | | | | | | | | | | Base n/a | | Control | Structur | е | | | | | | | | | | | | | | | D/W office | + 0×000 ×0 | 201 | | | | | | | | | | | | | DIVIAGRO | ENDP, type | K/VV, Olise | t uxuuu, res | Ser - | | | A.D. | NDD. | | | | | | | | | | | | | | | | | DR | | | | | | | | | | | | | | | | AD | DR | | | | | | | | | DMADST | ENDP, type | R/W, offset | t 0x004, res | set - | | | | | | | | | | | | | | | | | | | | | DR | | | | | | | | | | | | | | | | AD | DR | | | | | | | | | DMACHO | TL, type R/ | W, offset 0 | x008, reset | - | | | | | | | | | | | | | DS | TINC | DST | SIZE | SRO | CINC | SRC | SIZE | | | | | | | ARB | SIZE | | ARE | BSIZE | | | | | XFEF | RSIZE | | | | | NYTUSEEURST | ] | XFERMODI | E | | Micro I | Direct Me | mory A | ccess (µ | DMA) | | | | | | | | | | | | | | Register | | | | | | | | | | | | | | | | | 400F.F000 | | | | | | | | | | | | | | | | DMASTA | T, type RO, | offset 0x00 | 0, reset 0x0 | 001F.0000 | | | | | | | | | | | | | | | | | | | | | | | | | [ | DMACHAN: | S | | | | | | | | | | | | ST | ATE | | | | | MASTEN | | DMACEG | i, type WO, | offset 0x00 | 4, reset - | | | | | I | | | | | | | | | | ,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MASTEN | | DMACTI | BASE, type | P/M offee | t 0×008 ros | ent Ovonon | 0000 | | | | | | | | | | .VIJ COTEIN | | JIIAOIL | ⊃ao∟, type | , 01150 | . 0,000, 165 | 3.0000 | .5000 | | ۸۵ | DR | | | | | | | | | | | 4.0 | NDB | | | | AD | | | | | | | | | | | | AD | DR | | | | | | | | | | | | | | 24 | 20 | 20 | 20 | 27 | 26 | 05 | 24 | 22 | 22 | 24 | 20 | 10 | 40 | 17 | 46 | |------------|--------------|-------------|--------------|--------------|-----------|---------|---------|---------|---------|---------|-----|----|----|----|---------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19 | 18 | 17 | 16<br>0 | | | BASE, type | | | | | | | 1 . | | | · · | | _ | | | | | , ,,,, | | , | | | | ΑΓ | DDR | | | | | | | | | | | | | | | | ΑĽ | DDR | | | | | | | | | DMAWAIT | rstat, type | RO, offse | t 0x010, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | WAIT | REQ[n] | | | | | | | | | | | | | | | | WAIT | REQ[n] | | | | | | | | | DMASWR | REQ, type W | O, offset ( | 0x014, rese | t - | | | | | | | | | | | | | | | | | | | | | REQ[n] | | | | | | | | | | | | | | | | SWF | REQ[n] | | | | | | | | | DMAUSE | BURSTSET | , type RO, | offset 0x01 | 8, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | DMALISE | BURSTSET | tuno WO | offect 0x01 | 18 roeat Av | 0000 0000 | | 36 | T[n] | | | | | | | | | DIVIAUSE | BUK313E1, | , type wo, | Oliset uxu | io, reset ux | 0000.0000 | | SE | T[n] | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | DMAUSE | BURSTCLR | t, type WO | , offset 0x0 | 1C, reset - | | | | | | | | | | | | | | | | | , | | | CL | .R[n] | | | | | | | | | | | | | | | | | R[n] | | | | | | | | | DMAREQ | MASKSET, | type RO, o | offset 0x020 | ), reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | DMAREQ | MASKSET, | type WO, | offset 0x02 | 0, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | DMAREQ | MASKCLR, | type WO, | offset 0x02 | 4, reset - | | | | | | | | | | | | | | | | | | | | | R[n] | | | | | | | | | DMAENA | SET tuno B | O officet ( | )v020 room | . 0~0000 00 | 00 | | CL | .R[n] | | | | | | | | | DIVIAENA | SET, type R | o, onset c | JXU20, 16561 | 0.0000 | 00 | | SE | T[n] | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | DMAENA | SET, type W | VO, offset | 0x028, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | CHEN | ISET[n] | | | | | | | | | | | | | | | | | ISET[n] | | | | | | | | | DMAENA | CLR, type V | NO, offset | 0x02C, res | et - | | | | | | | | | | | | | | | | | | | | CL | R[n] | | | | | | | | | | | | | | | | CL | R[n] | | | | | | | | | DMAALTS | SET, type R | O, offset 0 | x030, reset | 0x0000.000 | 00 | | | | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | DMAALTS | SET, type W | O, offset 0 | 0x030, reset | 0x0000.00 | 00 | | | T(-1 | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | DMAALT | CLR, type W | IO offect | 0v034 ross | <b>t</b> - | | | 35 | T[n] | | | | | | | | | DIVIAALI ( | ⊳∟κ, ιype W | vo, onset | UXUS4, FESE | ι- | | | CI | R[n] | | | | | | | | | | | | | | | | | R[n] | | | | | | | | | DMAPRIC | OSET, type F | RO, offset | 0x038. rese | et 0x0000.00 | 000 | | | E-1 | | | | | | | | | | , ., po 1 | -, | , | | | | SE | T[n] | | | | | | | | | | | | | | | | | T[n] | | | | | | | | | DMAPRIC | OSET, type \ | NO, offset | 0x038, res | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | | | | | | | | SE | T[n] | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------------------------|----------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------|------|----|----|----------|----|----|-----|----------|----|----|-----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMAPRIO | CLR, type \ | VO, offset | 0x03C, res | et - | | | - | 1 | | - | | 1 | - | 1 | 1 | | | | | | | | | CL | R[n] | | | | | | | | | | | | | | | | CL | R[n] | | | | | | | | | DMAERRO | CLR, type R | O, offset 0 | x04C, rese | t 0x0000.00 | 000 | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ERRCLR | | DMAERRO | CLR, type V | O, offset ( | 0x04C, rese | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | ERRCLR | | DMAPerin | hIDO type | RO offset | 0xFE0, res | et OxOOOO ( | 1030 | | | | | | | | | | LIXIXOLIX | | Dillipa Crip | moo, type | 10, 011001 | UXI 20, 100 | | | | | | | | | | | | | | | | | | | | | | | | | P | ID0 | | | | | DMAPerip | hID1, type | RO, offset | 0xFE4, res | et 0x0000.0 | 0B2 | - | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID1 | | | | | DMAPerip | hID2, type | RO, offset | 0xFE8, res | et 0x0000.0 | 00B | | | | | | | | | | | | | | | | | | | | | | | | <br> | | | | | DMAD : | LIDO | 20 - " | 0.550 | -4.0 | 2000 | | | | | | Р | ID2 | | | | | DMAPerip | hID3, type | RO, offset | 0xFEC, res | et 0x0000. | 0000 | | | 1 | | | | 1 | | | | | | | | | | | | | | | | P | ID3 | | | | | DMAPerip | hID4. type | RO. offset | 0xFD0, res | et 0x0000.0 | 0004 | | | | | | · · | | | | | | | , ,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID4 | | | | | DMAPCell | ID0, type R | O, offset 0 | xFF0, reset | t 0x0000.00 | 0D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID0 | | | | | DMAPCell | ID1, type R | O, offset 0 | xFF4, reset | t 0x0000.00 | F0 | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | DMARCOL | ID2 tupe B | O officet 0 | xFF8, reset | . 0~0000 00 | ne . | | | <u> </u> | | | | ID1 | | | | | DIVIAPCEII | ID2, type K | o, onset o | XFF0, IESE | 0.00000.00 | 05 | | | | | | | | | | | | | | | | | | | | | | | С | I<br>ID2 | | | | | DMAPCell | ID3, type R | O, offset 0 | xFFC, rese | t 0x0000.00 | )B1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID3 | | | | | GPIO Poi<br>GPIO Poi<br>GPIO Poi | rt A (legac<br>rt A (high-<br>rt B (legac | y) base: (<br>speed) ba<br>y) base: ( | Outputs<br>0x4000.40<br>ase: 0x400<br>0x4000.50 | 00<br>5.8000<br>00 | | | | | | | | | | | | | GPIO Poi<br>GPIO Poi<br>GPIO Poi | rt C (legac<br>rt C (high-<br>rt D (legac<br>rt D (high- | y) base: (<br>speed) ba<br>y) base: (<br>speed) ba | ase: 0x400<br>0x4000.60<br>ase: 0x400<br>0x4000.70<br>ase: 0x400<br>0x4002.40 | 00<br>05.A000<br>00<br>05.B000 | | | | | | | | | | | | | GPIO Po | rt E (high- | speed) ba | ase: 0x400 | 5.C000 | | | | | | | | | | | | | GPIODATA | A, type R/W | offset 0x0 | 000, reset 0 | x0000.0000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CDIOCID | tune DAM | efoot 0:- 10 | 0. 200000000000000000000000000000000000 | 2000 2000 | | | | | | | D. | ATA | | | | | GPIODIR, | type K/W, c | iiset UX40 | 0, reset 0x0 | JUUU.UUUU | | | | | | | | | | | | | | | | | | | | | | | | г | <br>DIR | | | | | GPIOIS: tv | pe R/W. off | set 0x404 | reset 0x00 | 00.0000 | | | | | | | | | | | | | , . , | , , 511 | | | | | | | | | | | | | | | | | | | | | | | | | | | | I<br>IS | | | | | | | | | | | | | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|---------------|--------------|---------------|-------------|----|----|----|-----|----|----|-----|------------|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GPIOIBE, | type R/W, o | offset 0x40 | 08, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IE | BE | | | | | GPIOIEV, t | type R/W, o | ffset 0x40 | C, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IE | V | | | | | GPIOIM, ty | ype R/W, of | fset 0x410 | ), reset 0x00 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IIV | 1 <u> </u> | | | | | GPIORIS, | type RO, o | ffset 0x414 | 4, reset 0x0 | 000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | R | I<br>IS | | | | | GPIOMIS | type RO. o | ffset 0x41 | 8, reset 0x0 | 000.0000 | | | | 1 | | | | | | | | | | .,poe, e | | , | | | | | | | | | | | | | | | | | | | | | | | | | M | IIS | | | | | GPIOICE | type W4C | offect 0×4 | 1C rocot O | x0000.0000 | | | | 1 | | | IVI | | | | | | GFIOICK, | type wro, | Oliset UX4 | TC, reset of | 1 | | | | 1 | | | | l | | | | | | | | | | | | | | | | | | | | | | 0010450 | | | | | | | | | | | 11 | C | | | | | GPIOAFSI | EL, type R/ | W, offset U | x420, reset | - | | | | I | | | | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | AFS | SEL | | | | | GPIODR2F | R, type R/W | /, offset 0x | (500, reset ( | 0x0000.00FF | - | | | 1 | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DR | RV2 | | | | | GPIODR4F | R, type R/W | l, offset 0x | 504, reset ( | 0x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DR | RV4 | | | | | GPIODR8 | R, type R/W | l, offset 0x | 508, reset ( | 0x0000.0000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DR | RV8 | | | | | GPIOODR | , type R/W, | offset 0x5 | OC, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OI | DE | | | | | GPIOPUR, | , type R/W, | offset 0x5 | 10, reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pl | JE | | | | | GPIOPDR, | , type R/W, | offset 0x5 | 14, reset 0 | c0000.0000 | | 1 | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | I<br>DE | | | | | GPIOSI R | type R/W | offset 0x5 | 18, reset 0x | 0000.0000 | | | | | | | | | | | | | J. 150LK, | , .ypc 1014, | -1100t 0X0 | . 5, 10361 0 | | | | | | | | | | | | | | | | | | | | | | | | | SF | RI | | | | | GBIODEN | tuno B/M | offect Ove | 1C, reset - | | | | | I | | | | | | | | | GFIUDEN, | , type R/W, | OHSEL UX5 | rio, reset - | | | | | | | | | | | | | | | | | | | | | | | | | D. | | | | | | ODIO: TO | W 4 = == | | -500 | 00000 555 | | | | | | | DE | ΞN | | | | | GPIOLOCI | K, type R/V | v, offset 0x | (520, reset ( | 0x0000.0001 | l | | | | | | | | | | | | | | | | | | | | OCK | | | | | | | | | | | | | | | | LC | OCK | | | | | | | | | GPIOCR, t | type -, offse | et 0x524, r | eset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | R | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|--------------------------|-------------|--------------|----------------|-------|----|----|----|----|----|-----------------------------------------|------------|---------|---------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PIOAMSE | EL, type R/ | W, offset ( | 0x528, rese | t 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | GPIOA | MSEL | | | PIOPerip | hID4, type | RO, offse | t 0xFD0, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | PIOPerip | hID5, type | RO. offse | t 0xFD4, re | set 0x0000 | .0000 | | | 1 | | | | | | | | | | ., ,,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | PIOPerin | hID6 type | RO offse | t 0xFD8, re | set OxOOOO | 0000 | | | | | | | | | | | | op | iiiDo, type | 110, 01100 | COXI DO, IC | | | | | | | | | | | | | | | | | | | | | | | | | PI | D6 | | | | | PIOPorin | hID7 type | PO offer | t 0xFDC, re | eat 0v0000 | 0000 | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | FIOFEIIP | illiD7, type | KO, onse | UXFDC, 16 | | | | | | | | | | | | | | | | | | | | | | | | | DI | D7 | | | | | DIODi | LIDO tomo | DO -# | 4 OFFO | | 0004 | | | | | | | <i>U1</i> | | | | | riorerip | iiiDu, type | KU, Offse | t 0xFE0, re | set uxuuu0<br> | .0061 | | | | | | | | | | | | | | | | | | | | | | | | D0 | | | | | | | | | | | | | | | | PI | D0 | | | | | PIOPerip | hID1, type | RO, offse | t 0xFE4, re | set 0x0000 | .0000 | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | PIOPerip | hID2, type | RO, offse | t 0xFE8, re | set 0x0000 | .0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | PIOPerip | hID3, type | RO, offse | t 0xFEC, re | set 0x0000 | .0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | PIOPCell | IID0, type F | RO, offset | 0xFF0, res | et 0x0000.0 | 00D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | PIOPCell | IID1, type F | RO, offset | 0xFF4, res | et 0x0000.0 | 0F0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | PIOPCell | IID2, type F | RO, offset | 0xFF8, res | et 0x0000.0 | 005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | PIOPCell | IID3. type F | RO. offset | 0xFFC, res | et 0x0000.0 | 00B1 | | | l | | | | | | | | | | , . , p . 1 | ., | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | | _ | | | | | | | | | | 0. | | | | | | | -Purpos | | 'S | | | | | | | | | | | | | | | ase: 0x400<br>ase: 0x400 | | | | | | | | | | | | | | | | imer2 ba | ase: 0x400 | 03.2000 | | | | | | | | | | | | | | | imer3 ba | ase: 0x400 | 03.3000 | | | | | | | | | | | | | | | PTMCFG | , type R/W | offset 0x | 000, reset ( | 0000.000x0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | GPTMCFG | | | PTMTAM | R, type R/\ | N, offset 0 | x004, reset | 0x0000.00 | 00 | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TAAMS | TACMR | TAN | IR . | | DTMTDM | ID tupo DA | N offers 0 | x008, reset | 1 020000 00 | 100 | | | | | | | 1/1/1/1/10 | i, town | IAIV | | | i iwiiDiVi | , type R/ | rr, onset u | Auuo, rese | . 0.0000.00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBAMS | TBCMR | TBM | 1R | | | | | | | | | | | | | | | | | | | GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 | TAE\ RTCIM | 18 2 VENT CAEIM | 17 1 TASTALL CAMIM | 16<br>0<br>TAEN | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|-----------------| | GPTMCTL, type R/W, offset 0x00C, reset 0x0000.0000 TBPWML TBOTE TBEVENT TBSTALL TBEN TAPWML TAOTE RTCEN GPTMIMR, type R/W, offset 0x018, reset 0x0000.0000 CBEIM CBMIM TBTOIM GPTMRIS, type RO, offset 0x01C, reset 0x0000.0000 CBERIS CBMRIS TBTORIS GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBEMIS CBMMIS TBTOMIS | TAE | VENT | TASTALL | TAEN | | TBPWML TBOTE TBEVENT TBSTALL TBEN TAPWML TAOTE RTCEN | RTCIM | CAEIM | | | | GPTMIMR, type RW, offset 0x018, reset 0x0000.0000 CBEIM CBMIM TBTOIM CBMIM | RTCIM | CAEIM | | | | GPTMIMR, type RW, offset 0x018, reset 0x0000.0000 CBEIM CBMIM TBTOIM CBMIM | RTCIM | CAEIM | | TATOIM | | GPTMRIS, type RO, offset 0x01C, reset 0x0000.0000 CBERIS CBMRIS TBTORIS GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBEMIS CBMMIS TBTOMIS CBEMIS CBMMIS TBTOMIS | | | CAMIM | TATOIM | | GPTMRIS, type RO, offset 0x01C, reset 0x0000.0000 CBERIS CBMRIS TBTORIS GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBEMIS CBMMIS TBTOMIS CBEMIS CBMMIS TBTOMIS | | | CAMIM | TATOIM | | GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBERIS CBMRIS TBTORIS CBEMIS TBTOMIS CBEMIS TBTOMIS | RTCRIS | CAEDIC | | | | GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBEMIS CBMMIS TBTOMIS | RTCRIS | CAEDIC | | | | GPTMMIS, type RO, offset 0x020, reset 0x0000.0000 CBEMIS CBMMIS TBTOMIS | RTCRIS | CAEDIC | | | | CBEMIS CBMMIS TBTOMIS | | CAERIS | CAMRIS | TATORIS | | | | | | | | | DTOLUG | 0.45440 | 044440 | T4T01410 | | GPTMICK, type W1C, offset 0x024, reset 0x0000.0000 | RTCMIS | CAEMIS | CAMMIS | TATOMIS | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | CBECINT CBMCINT TBTOCINT | RTCCINT | CAECINIT | CAMCINT | TATOCINT | | GPTMTAILR, type R/W, offset 0x028, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | TOOINT | SALUINI | OAWIOINT | IAIOUINI | | TAILRH | | | | | | TAILRL | | | | | | GPTMTBILR, type R/W, offset 0x02C, reset 0x0000.FFFF | | | | | | | | | | | | TBILRL | | | | | | GPTMTAMATCHR, type R/W, offset 0x030, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | | | | | | TAMRH | | | | | | TAMRL | | | | | | GPTMTBMATCHR, type R/W, offset 0x034, reset 0x0000.FFFF | | | | | | | | | | | | TBMRL | | | | | | GPTMTAPR, type R/W, offset 0x038, reset 0x0000.0000 | | | | | | TAPS | SP | | | | | GPTMTBPR, type R/W, offset 0x03C, reset 0x0000.0000 | | | | | | Third I, type total, onoccoxooo, resect oxooo. | | | | | | TBP: | SR | | | | | GPTMTAR, type RO, offset 0x048, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | | | | | | TARH | | | | | | TARL | | | | | | GPTMTBR, type RO, offset 0x04C, reset 0x0000.FFFF | | | | | | | | | | | | TBRL | | | | | | Watchdog Timer | | | | | | Base 0x4000.0000 | | | | | | WDTLOAD, type R/W, offset 0x000, reset 0xFFFF.FFFF | | | | | | WDTLoad WDTLoad | | | | | | WDTVALUE, type RO, offset 0x004, reset 0xFFFF.FFFF | | | | | | WDTValue | | | | | | WDTValue | | | | | | WDTCTL, type R/W, offset 0x0008, reset 0x0000.0000 | | | | | | | | | | | | | | | RESEN | INTEN | | WDTICR, type WO, offset 0x00C, reset - | | | | | | WDTIntClr | | | | | | WDTIntCir | | | | | | | | | | | | | | | | | | T | | | | |-----------------------|-------------|-------------|--------------|-------------|------|----|-------|------|----|----|----|----------|-------|-------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ND I RIS, ty | ype RO, of | rset uxu1u | , reset 0x00 | 000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | WETEL | | | | | | | | | | | | | | | | | WDTRIS | | WDTMIS, ty | ype RO, of | fset 0x014 | , reset 0x00 | 000.0000 | | | | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WDTMIS | | WDTTEST, | type R/W, | offset 0x4 | 18, reset 0x | c0000.0000 | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STALL | | | | | | | | | | WDTLOCK | , type R/W | , offset 0x | C00, reset 0 | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | Lock | | | | | | | | | | | | | | | | WDT | Lock | | | | | | | | | WDTPeriph | hID4, type | RO, offset | 0xFD0, res | et 0x0000.0 | 0000 | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P | ID4 | | | | | WDTPeriph | hID5, type | RO, offset | 0xFD4, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P | ID5 | | | | | WDTPeriph | hID6, type | RO, offset | 0xFD8, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID6 | | | | | WDTPeriph | hID7, type | RO, offset | 0xFDC, res | et 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID7 | | | | | WDTPeriph | hID0, type | RO, offset | 0xFE0, res | et 0x0000.0 | 005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID0 | | | | | WDTPeriph | hID1, type | RO, offset | 0xFE4, res | et 0x0000.0 | 018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID1 | | | | | WDTPeriph | hID2, type | RO, offset | 0xFE8, res | et 0x0000.0 | 018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID2 | | | | | WDTPeriph | hID3, type | RO, offset | 0xFEC, res | et 0x0000.0 | 0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID3 | | | | | WDTPCelll | D0, type R | O, offset 0 | xFF0, reset | t 0x0000.00 | 0D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID0 | | | | | WDTPCelli | D1, type R | O, offset 0 | xFF4, reset | t 0x0000.00 | F0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID1 | | | | | WDTPCelli | D2, type R | O, offset 0 | xFF8, reset | t 0x0000.00 | 05 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | I<br>ID2 | | | | | WDTPCelli | D3, type R | O, offset 0 | xFFC, rese | t 0x0000.00 | )B1 | | | I | | | | | | | | | | , ,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | С | I<br>ID3 | | | | | Angles | to Divit | al Comm | outou / A D | )C) | | | | | | | | | | | | | Analog-1<br>Base 0x40 | | ai Conve | erter (AD | () | | | | | | | | | | | | | | | v -ee · - | -000 | 00000 000 | | | | | | | | | | | | | ADCACTS | S, type R/V | v, offset 0 | x000, reset | UX0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ASEN3 | ASEN2 | ASEN1 | ASEN0 | | | | | | | | | | | | | | _ | | | | |------------|-----------------------------------------|---------------|--------------|-------------|-------|------|-----------|-----|-----|------|--------|------------|----------|------------|------------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADCRIS, | type RO, of | fset 0x004, | , reset 0x00 | 000.0000 | | | | 1 | | | | 1 | | | | | | | | | | | | | | | | | INR3 | INR2 | IND1 | INR0 | | ADCIM 6 | ma D/M af | Fa a 4 Ov 000 | | 00.000 | | | | | | | | INRO | INRZ | INR1 | IINRU | | ADCINI, ty | ype R/W, of | iset uxuuo, | reset uxuu | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | MASK3 | MASK2 | MASK1 | MASK0 | | ADCISC | type R/W10 | : offset Oxi | OOC reset ( | <br> | 0 | | | | | | | IVII TOTTO | WINTOITE | IVII TOTCI | IVII TOTTO | | 7120100, | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , 011001 021 | | | | | | | | | | | | | | | | | | | | | | | | | | | IN3 | IN2 | IN1 | IN0 | | ADCOSTA | AT, type R/V | V1C, offset | 0x010, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OV3 | OV2 | OV1 | OV0 | | ADCEMU: | X, type R/W | , offset 0x0 | 014, reset 0 | x0000.000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EI | M3 | | | E | M2 | | | Е | M1 | | | El | M0 | | | ADCUSTA | AT, type R/V | V1C, offset | 0x018, res | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | UV3 | UV2 | UV1 | UV0 | | ADCSSPF | RI, type R/V | , offset 0x | 020, reset ( | 0x0000.321 | 0 | | | | | | | | | | | | | | _ | | | | _ | | | | | | | | | | | | | | S3 | | | SS | S2 | | | SS | S1<br> | | | S | S0 | | ADCPSSI | , type WO, | offset 0x02 | 8, reset - | | | | | I | | | | 1 | | | | | | | | | | | | | | | | | 000 | 000 | 004 | 000 | | 40040 | | - 55 4 0 - 00 | 10 4.0 | 0000 0000 | | | | | | | | SS3 | SS2 | SS1 | SS0 | | ADCSAC, | , type R/W, | omset uxu3 | u, reset ux | 1 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | AVG | | | ADCSSM | UX0, type F | P/W offset | NyNAN rese | t 0×0000 0 | 000 | | | | | | | | | 7,00 | | | 7.200 | , , , , , , , , , , , , , , , , , , , | 1 | JX7 | | | ML. | JX6 | | | MU | X5 | | | ML | JX4 | | | | | JX3 | | | | JX2 | | | MU | | | | | JX0 | | ADCSSC | TL0, type R | /W, offset 0 | )x044, rese | t 0x0000.00 | 00 | | | | | | | | | | | | TS7 | IE7 | END7 | D7 | TS6 | IE6 | END6 | D6 | TS5 | IE5 | END5 | D5 | TS4 | IE4 | END4 | D4 | | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 | | ADCSSFI | FO0, type F | RO, offset 0 | x048, reset | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | TA | | | | | | ADCSSFI | FO1, type F | RO, offset 0 | x068, rese | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | TA | | | | | | ADCSSFI | FO2, type F | RO, offset 0 | x088, reset | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | TA | | | | | | ADCSSFI | FO3, type F | RO, offset 0 | x0A8, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 4D0000 | TAT: | DO | 0.015 | -10 0=== | 0400 | | | | | DA | .IA | | | | | | AUCSSFS | STAT0, type | KU, offset | uxu4C, res | set UX0000. | U100 | | | | | | | | | | | | | | | FULL | | | | EMPTY | | LIF | PTR | | | TO | TR | | | ADCSST | STAT1 for- | PO offers | | ot Ovono | 0100 | | EIVIPIT | | П | 117 | | | IF | 117 | | | ADCOOFS | STAT1, type | KO, onset | OXUGE, res | | 0 100 | | | | | | | | | | | | | | | FULL | | | | EMPTY | | HE | PTR | | | TD | TR | | | | | | , OLL | | | | EIVII I I | | 111 | | | 1 | i F | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------|-----------|-------|------|------|------|------------|-------------------------|--------|------|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | STAT2, type | | | l | | | | | | | | | | | | | | , ,,, | | | | | | | | | | | | | | | | | | | FULL | | | | EMPTY | | HF | PTR | | | TF | PTR | | | ADCSSF | STAT3, type | RO, offset | t 0x0AC, re | set 0x0000 | .0100 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FULL | | | | EMPTY | | HF | PTR | | | TF | TR | | | ADCSSM | UX1, type R | R/W, offset | 0x060, rese | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | JX3 | | | MU | JX2 | | | MU | JX1 | | | MU | X0 | | ADCSSM | UX2, type R | R/W, offset | 0x080, rese | et 0x0000.0 | 000 | | | | | | | | | | | | | | MI | JX3 | | | MI | JX2 | | | NAI. | JX1 | | | MU | νο. | | ADCSSC | TL1, type R | | | + 0×0000 00 | 200 | IVIC | J/2 | | | IVIC | D/ 1 | | | IVIO | ×0 | | ADCOOC | ILI, type K | /vv, onset ( | 7,004, 1656 | | J00 | | | | | | | | | | | | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 | | | TL2, type R | | | | | 1 | | | | 1 | | 1 | | | | | | | | | | | | | | | | | | | | | | TS3 | IE3 | END3 | D3 | TS2 | IE2 | END2 | D2 | TS1 | IE1 | END1 | D1 | TS0 | IE0 | END0 | D0 | | ADCSSM | UX3, type R | R/W, offset | 0x0A0, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MU | X0 | | ADCSSC | TL3, type R | /W, offset ( | 0x0A4, rese | et 0x0000.0 | 002 | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Hairran | and Anum | ah wa wa s | va Danaii | Vo vo /Tvo | i44 | 10 (IIAD) | Fo.) | | | | | TS0 | IE0 | END0 | D0 | | UART0 I | sal Asyn<br>base: 0x40<br>base: 0x40 | 000.C000 | ıs Recei | vers/Tra | nsmitter | rs (UAR) | ſs) | | | | | TS0 | IE0 | END0 | D0 | | UARTO I<br>UART1 I | base: 0x40<br>base: 0x40 | 000.C000<br>000.D000 | | | nsmitter | rs (UAR1 | ſs) | | | | | TS0 | IEO | END0 | D0 | | UARTO I<br>UART1 I | base: 0x40 | 000.C000<br>000.D000 | | | nsmitter | rs (UAR1 | ſs) | | | | | TS0 | IE0 | ENDO | D0 | | UARTO I<br>UART1 I | base: 0x40<br>base: 0x40 | 000.C000<br>000.D000 | | | nsmitter | rs (UAR1 | FE | | | | D | TSO | IE0 | ENDO | D0 | | UARTO I<br>UART1 I<br>UARTDR | base: 0x40<br>base: 0x40 | 000.C000<br>000.D000<br>offset 0x00 | 00, reset 0x | 0000.0000<br>OE | BE | PE | | | | | DA | | IEO | ENDO | D0 | | UARTO I<br>UART1 I<br>UARTDR | base: 0x40<br>base: 0x40<br>, type R/W, | 000.C000<br>000.D000<br>offset 0x00 | 00, reset 0x | 0000.0000<br>OE | BE | PE | | | | | D/ | | IEO | END0 | D0 | | UARTO I<br>UART1 I<br>UARTDR | base: 0x40<br>base: 0x40<br>, type R/W, | 000.C000<br>000.D000<br>offset 0x00 | 00, reset 0x | 0000.0000<br>OE | BE | PE | | | | | Di | | IEO BE | END0 | D0 | | UARTO I<br>UARTO I<br>UARTOR<br>UARTOR | base: 0x40<br>base: 0x40<br>, type R/W, | 000.C000<br>000.D000<br>offset 0x00 | 00, reset 0x | 0000.0000<br>OE<br>04, reset 02 | BE<br>x0000.0000 | PE | | | | | Di | ATA | | | | | UARTO I<br>UARTO I<br>UARTOR<br>UARTOR | pase: 0x40<br>pase: 0x40<br>, type R/W, | 000.C000<br>000.D000<br>offset 0x00 | 00, reset 0x | 0000.0000<br>OE<br>04, reset 02 | BE<br>x0000.0000 | PE | | | | | | OE | | | | | UARTO UARTOR UARTOR UARTOR | pase: 0x40<br>pase: 0x40 | OOO.COOO<br>OOO.DOOO<br>Offset 0x00<br>R, type RO, | , offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | | | | | ATA | | | | | UARTO UARTOR UARTOR UARTOR | pase: 0x40<br>pase: 0x40<br>, type R/W, | OOO.COOO<br>OOO.DOOO<br>Offset 0x00<br>R, type RO, | , offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | | | | | OE | | | | | UARTO UARTOR UARTOR UARTOR | pase: 0x40<br>pase: 0x40 | OOO.COOO<br>OOO.DOOO<br>Offset 0x00<br>R, type RO, | , offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | TVE | pyer | TVFF | D/ | OE NTA | | | | | UARTOR UARTOR UARTOR UARTRS | pase: 0x40<br>pase: 0x40<br>type R/W,<br>type R/W,<br>R/UARTECF | OOO.COOO<br>OOO.DOOO<br>OOFfset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | TXFE | RXFF | TXFF | | OE | | | | | UARTOR UARTOR UARTOR UARTRS | pase: 0x40<br>pase: 0x40 | OOO.COOO<br>OOO.DOOO<br>OOFfset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | TXFE | RXFF | TXFF | D/ | OE NTA | | | | | UARTOR UARTOR UARTOR UARTRS | pase: 0x40<br>pase: 0x40<br>type R/W,<br>type R/W,<br>R/UARTECF | OOO.COOO<br>OOO.DOOO<br>OOFfset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 | 0000.0000 OE 04, reset 0: | BE<br>x0000.0000 | PE | | TXFE | RXFF | TXFF | D/<br>RXFE | OE BUSY | | | | | UARTO UARTOR UARTOR UARTOR UARTRS | case: 0x40<br>case: 0x40<br>type R/W,<br>type R/W,<br>r/UARTECF | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 , offset 0x0 , offset 0x0 , offset 0x0 | 0000.0000 OE 04, reset 0: 000.0090 000.0090 | BE<br>x0000.0000 | PE | | TXFE | RXFF | TXFF | D/<br>RXFE | OE NTA | | | | | UARTO UARTOR UARTOR UARTOR UARTRS | pase: 0x40<br>pase: 0x40<br>type R/W,<br>type R/W,<br>R/UARTECF | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 , offset 0x0 , offset 0x0 , offset 0x0 | 0000.0000 OE 04, reset 0: 000.0090 000.0090 | BE<br>x0000.0000 | PE | | TXFE | RXFF | TXFF | D/<br>RXFE | OE BUSY | | | | | UARTOR UARTOR UARTOR UARTRS | case: 0x40<br>case: 0x40<br>type R/W,<br>type R/W,<br>r/UARTECF | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO | offset 0x0 , offset 0x0 , offset 0x0 , offset 0x0 | 0000.0000 OE 04, reset 0: 000.0090 000.0090 | BE<br>x0000.0000 | PE | | | RXFF | TXFF | D/<br>RXFE | OE BUSY | | | | | UARTO UARTO UARTOR UARTRS UARTRS UARTRS UARTIEP UARTIEP | case: 0x40<br>case: 0x40<br>type R/W,<br>type R/W,<br>r/UARTECF | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO<br>Iffset 0x018<br>V, offset 0x | 00, reset 0x0 offset 0x0 offset 0x0 offset 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 | 0000.0000 OE 04, reset 0: 000, reset 0 000.0090 0x0000.0000 | BE<br>x0000.0000<br>x0000.0000 | PE | FE | | RXFF | TXFF | D/<br>RXFE | OE BUSY | | | | | UARTO UARTO UARTOR UARTRS UARTRS UARTRS UARTIEP UARTIEP | case: 0x40 | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO<br>Iffset 0x018<br>V, offset 0x | 00, reset 0x0 offset 0x0 offset 0x0 offset 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 | 0000.0000 OE 04, reset 0: 000, reset 0 000.0090 0x0000.0000 | BE<br>x0000.0000<br>x0000.0000 | PE | FE | | RXFF | TXFF | D/<br>RXFE | OE BUSY | | | | | UARTO UARTO UARTOR UARTRS UARTRS UARTRS UARTIEP UARTIEP | case: 0x40 | OO. COOO<br>OO. DOOO<br>Offset 0x00<br>R, type RO,<br>R, type WO<br>Iffset 0x018<br>V, offset 0x | 00, reset 0x0 offset 0x0 offset 0x0 offset 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 occupance 0x0 | 0000.0000 OE 04, reset 0: 000, reset 0 000.0090 0x0000.0000 | BE<br>x0000.0000<br>x0000.0000 | PE | FE | | RXFF | TXFF | D/<br>RXFE | OE ATA OE BUSY DVSR | | | | | UARTO UARTOR | case: 0x40 | OOO.COOO OOO.DOOO OOFFSET 0x00 R, type RO, R, type WO Ffset 0x018 V, offset 0x W, offset 0x | offset 0x0 offset 0x0 , offset 0x0 3, reset 0x0 020, reset 0 | 0000.0000 OE 04, reset 00 000.0090 0x00000.0000 0x00000.0000 | BE<br>x0000.0000<br>00000000000000000000000000 | PE | FE | | RXFF | TXFF | D/<br>RXFE | OE ATA OE BUSY DVSR | BE | | | | UARTO UARTOR | case: 0x40 | OOO.COOO OOO.DOOO OOFFSET 0x00 R, type RO, R, type WO Ffset 0x018 V, offset 0x W, offset 0x | offset 0x0 offset 0x0 , offset 0x0 3, reset 0x0 020, reset 0 | 0000.0000 OE 04, reset 00 000.0090 0x00000.0000 0x00000.0000 | BE<br>x0000.0000<br>00000000000000000000000000 | PE | FE | | RXFF | TXFF | D/<br>RXFE | OE ATA OE BUSY DVSR | BE | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|--------------|--------------|--------------|-------------|-------|-------|-------|-------|-------|-------|----------|----|--------|----------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UARTCTL | , type R/W, | offset 0x0 | 30, reset 0 | x0000.0300 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RXE | TXE | LBE | | | | | SIRLP | SIREN | UARTEN | | UARTIFLS | S, type R/W | , offset 0x0 | 034, reset 0 | x0000.0012 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RXIFLSEL | | | TXIFLSEL | | | UARTIM, 1 | type R/W, o | ffset 0x038 | 8, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | | | | | | UARTRIS, | type RO, c | offset 0x03 | C, reset 0x | 0000.000F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OERIS | BERIS | PERIS | FERIS | RTRIS | TXRIS | RXRIS | | | | | | UARTMIS | , type RO, o | offset 0x04 | 0, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEMIS | BEMIS | PEMIS | FEMIS | RTMIS | TXMIS | RXMIS | | | | | | UARTICR | , type W1C | offset 0x0 | )44, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEIC | BEIC | PEIC | FEIC | RTIC | TXIC | RXIC | | | | | | UARTDM | ACTL, type | R/W, offse | t 0x048, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DMAERR | TXDMAE | RXDMAE | | UARTPeri | phID4, type | RO, offse | t 0xFD0, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | UARTPeri | phID5, type | RO, offse | t 0xFD4, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | UARTPeri | phID6, type | RO, offse | t 0xFD8, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D6 | | | | | UARTPeri | phID7, type | e RO, offse | t 0xFDC, re | eset 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D7 | | | | | UARTPeri | phID0, type | RO, offse | t 0xFE0, re | set 0x0000 | .0011 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | UARTPeri | phID1, type | RO, offse | t 0xFE4, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | UARTPeri | phID2, type | RO, offse | t 0xFE8, re | set 0x0000 | .0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | UARTPeri | phID3, type | RO, offse | t 0xFEC, re | set 0x0000 | .0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | UARTPCe | ellID0, type | RO, offset | 0xFF0, res | et 0x0000.0 | 00D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | UARTPCe | IIID1, type | RO, offset | 0xFF4, res | et 0x0000.0 | 0F0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|----------------|--------------|--------------|-------------|------|----|----|----------|-----|----|------|---------|-------|--------|---------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UARTPC | ellID2, type F | RO, offset | 0xFF8, rese | et 0x0000.0 | 005 | .1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | HARTRO | -IIID2 Auna I | 20 effect | 0,4550 ,455 | -4 00000 ( | DOD4 | | | | | | | | | | | | UARTPCE | ellID3, type I | RO, onset | UXFFC, res | et uxuuuu.t | JUB1 | | | | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Synchr | onous S | erial Inte | erface (S | SI) | | | | | | | | | | | | | SSI0 bas | se: 0x4000 | .8000 | | | | | | | | | | | | | | | SSICR0, t | type R/W, of | fset 0x000 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SC | L<br>CR | | | | SPH | SPO | F | RF | | D | SS | | | SSICR1 t | type R/W, of | feat NyNNA | | | | | | | | | | | | | | | ooloiti, t | type to te, or | 1361 02004 | , 16361 0200 | | | | | I | | | | | | | | | | | | | | | | | | | | | 000 | 140 | 005 | LDM | | | | | | | | | | | | | | SOD | MS | SSE | LBM | | SSIDR, ty | pe R/W, offs | set 0x008, | reset 0x000 | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | | | | | SSISR, ty | pe RO, offse | et 0x00C, r | eset 0x000 | 0.0003 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BSY | RFF | RNE | TNF | TFE | | SSICPSR | , type R/W, o | offset 0x01 | 0, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CPSI | DVSR | | | | | SSIIM fvr | pe R/W, offs | at 0v014 r | eset Ov0000 | 0.000 | | | | | | | | | | | | | COMM, typ | pe ravi, ons | 51 020 14, 1 | CSEL OXOUG | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | TYINA | DVIIA | DTIM | DODIM | | | | | | | | | | | | | | TXIM | RXIM | RTIM | RORIM | | SSIRIS, ty | ype RO, offs | et 0x018, ı | reset 0x000 | 0.0008 | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXRIS | RXRIS | RTRIS | RORRIS | | SSIMIS, ty | ype RO, offs | et 0x01C, | reset 0x000 | 00.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXMIS | RXMIS | RTMIS | RORMIS | | SSIICR, ty | ype W1C, of | fset 0x020 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | RTIC | RORIC | | CCIDMAC | TI turne DA | N -ff40 | w024 mass4 | 0~0000 00 | 00 | | | | | | | | | Titlo | rtortio | | SSIDIVIAC | CTL, type R/\ | v, onset 0 | AUZ4, FESET | UXUUUU.UU | J-0 | | | | | | | | | | | | | | | | | | | | | | | | | | TVE | DVD:::= | | | | | | | | | | | | | | | | IXDMAE | RXDMAE | | SSIPeriph | hID4, type R | O, offset 0 | xFD0, reset | t 0x0000.00 | 100 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | SSIPeriph | hID5, type R | O, offset 0 | xFD4, reset | t 0x0000.00 | 100 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | SSIPeriph | hID6, type R | O, offset 0 | xFD8, reset | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | I<br>D6 | | | | | SSIDarinh | nID7, type R | O offect o | vEDC rose | t 0×0000 0 | 000 | | | | | | | - | | | | | Jon empi | , type K | o, onset u | A. DO, 1636 | . 3,0000.00 | ,50 | | | | | | | | | | | | | | | | | | | | | | | 5 | D7 | | | | | 2015 | 100 / | | | | | | | <u> </u> | | | PI | D7 | | | | | SSIPeriph | nID0, type R | U, offset 0 | xFE0, reset | 0x0000.00 | 22 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------------|-----------------------------------------|--------------|-------------------------|-------------|-----|----|----|----|--------|------|------------|-----------|-----------|----------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SSIPeripl | hID1, type F | O, offset 0 | xFE4, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PII | D1 | | | | | SSIPeripl | hID2, type F | O, offset 0 | xFE8, rese | t 0x0000.00 | 018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PII | D2 | | | | | SSIPeripl | nID3, type F | O, offset 0 | xFEC, rese | et 0x0000.0 | 001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PII | D3 | | | | | SSIPCelli | D0, type R0 | ), offset 0x | FF0, reset | 0x0000.000 | D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | SSIPCelli | D1, type R0 | ), offset 0x | FF4, reset | 0x0000.00F | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | SSIPCelli | D2, type R0 | ), offset 0x | FF8, reset | 0x0000.000 | )5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | SSIPCelli | D3, type R0 | ), offset 0x | FFC, reset | 0x0000.00I | B1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Inter-In | tegrated | Circuit | (I <sup>2</sup> C) Inte | erface | | | | | | | | | | | | | I <sup>2</sup> C Mas | | | ` ′ | | | | | | | | | | | | | | | ter 0 base | 0x4002.0 | 0000 | | | | | | | | | | | | | | | type R/W, o | | | 000.000 | | | | | | | | | | | | | , | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | SA | | | | R/S | | I2CMCS. | type RO, of | fset 0x004 | reset 0x00 | 000.0000 | | | | 1 | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | BUSBSY | IDLE | ARBLST | DATACK | ADRACK | FRROR | BUSY | | 12CMCS | type WO, o | ffset OxOO4 | reset 0x0 | 000 0000 | | | | | 500501 | .522 | 711 1020 1 | D71171011 | 7.0101011 | 2.1.10.1 | 500. | | izomoo, | , , , , , , , , , , , , , , , , , , , | 11001 02004 | , 10001 020 | | | | | | | | | | | | | | | | | | | | | | | | | | ACK | STOP | START | RUN | | 12CMDP | type R/W, o | ffset nynns | reset five | 000 0000 | | | | | | | | 7.01 | 0.01 | 0.7,4(1 | 1.014 | | LOWDK, | type itive, t | | , 1636t UXU | | | | | | | | | | | | | | | | | | | | | | | | | DA | TΔ | | | | | ISCMTDD | , type R/W, | offeet fiver | C reest Or | (0000 0004 | | | | L | | | DP. | 11/3 | | | | | LOWITER | , type R/VV, | OHSEL UXUL | , reset ux | | | | | | | | | | | | | | | | | | | | | | | | | тг | PR | | | | | 12CMIMP | type R/W, | offect 0×04 | O recet Out | 0000 0000 | | | | | | | 11 | 13 | | | | | 12CIVIIIVIK, | , type K/W, | UIISEL UXUI | o, reset ux | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 18.4 | | ISCMBIC | type RO, o | Ffoot OvOd 1 | monet Over | 000 0000 | | | | | | | | | | | IM | | IZCIVIRIS, | type RO, o | IISET UXU14 | , reset ux0 | UUU.UUUU | | | | | | | | | | | | | | | | | | | | | | | | | | | | D.O. | | 1001 | | | | | | | | | | | | | | | RIS | | I2CMMIS, | type RO, o | πset 0x018 | s, reset 0x0 | U00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MIS | | I2CMICR, | type WO, o | offset 0x010 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IC | | | | | T . | | | T . | T . | Ι | | T . | | I . | | | | |-----------------------|-----------------------------------------|--------------|---------------|--------------|-----|-----|-----|----|----|---------|---------|---------|-------------|-------------|------------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IZCMCR, | type R/W, o | ffset 0x020 | u, reset uxu | 0000.0000 | | | | | | | | I | | | | | | | | | | | | | | | SFE | MFE | | | | LPBK | | | 4 | Cinavit | (120) Ind | | | | | | | OLE | IVII L | | | | LI DIX | | | tegrated | Circuit | (I-C) Into | егтасе | | | | | | | | | | | | | I <sup>2</sup> C Slav | <b>ve</b><br>re 0 base: ( | 0v4000 00 | 200 | | | | | | | | | | | | | | | t, type R/W, | | | -0000 0000 | | | | | | | | | | | | | IZCOUAR | t, type K/vv, | Oliset uxu | ou, reset ux | | | | | | | | | | | | | | | | | | | | | | | | | | OAR | | | | | 12CSCSR | , type RO, o | ffset 0x00 | 4. reset 0x0 | 0000.0000 | | | | | | | | 07111 | | | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | 1, 10001 0.00 | | | | | | | | | | | | | | | | | | | | | | | | | | | FBR | TREQ | RREQ | | I2CSCSR | , type WO, o | offset 0x00 | )4, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | | I2CSDR, 1 | type R/W, of | ffset 0x008 | 3, reset 0x0 | 000.0000 | | | | | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | TA | | | | | I2CSIMR, | type R/W, c | offset 0x00 | C, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STOPIM | STARTIM | DATAIM | | I2CSRIS, | type RO, of | fset 0x010 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STOPRIS | STARTRIS | DATARIS | | I2CSMIS, | type RO, of | fset 0x014 | l, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STOPMIS | STARTMIS | DATAMIS | | I2CSICR, | type WO, o | ffset 0x018 | B, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | CTODIC | CTARTIC | DATAIO | | | | | (51445) | | | | | | | | | | STOPIC | STARTIC | DATAIC | | | <b>Nidth Mo</b><br>4002.8000 | | (PWM) | | | | | | | | | | | | | | | , type R/W, | | OO rosot Ov | ,0000 0000 | | | | | | | | | | | | | FWWICTE | , type K/vv, | Oliset uxu | ou, reset ux | | | | | | | | | | | | | | | | | | | | | | | | | | | GlobalSvnc2 | GlobalSync1 | GlobalSyno | | PWMSYN | IC, type R/M | /. offset 0x | 004. reset ( | 0x0000.0000 | ) | | | | | | | | | | | | | , ,,,, | , | , | | | | | | | | | | | | | | | | | | | | | | | | | | | Sync2 | Sync1 | Sync0 | | PWMENA | ABLE, type F | R/W, offset | 0x008, res | et 0x0000.0 | 000 | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PWM5En | PWM4En | PWM3En | PWM2En | PWM1En | PWM0E | | PWMINV | ERT, type R/ | W, offset ( | 0x00C, rese | et 0x0000.00 | 00 | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PWM5Inv | PWM4Inv | PWM3Inv | PWM2Inv | PWM1Inv | PWM0In | | PWMFAU | ILT, type R/V | V, offset 0 | x010, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fault5 | Fault4 | Fault3 | Fault2 | Fault1 | Fault0 | | PWMINT | EN, type R/V | V, offset 0 | x014, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | IntFault0 | | | | | | | | | | | | | | | IntPWM2 | IntPWM1 | IntPWM0 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------------------------------|-----------------------------------------|---------------|--------------|-------------|---------|-----------|-----------|------|------|-----------|------------|----------|----------|-------------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PWMRIS, | type RO, o | ffset 0x018 | , reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntFault0 | | | | | | | | | | | | | | | IntPWM2 | IntPWM1 | IntPWM0 | | PWMISC, | type R/W1 | C, offset 0x | 01C, reset | 0x0000.000 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | IntFault0 | | | | | | | | | | | | | | | IntPWM2 | IntPWM1 | IntPWM0 | | PWMSTAT | TUS, type F | RO, offset 0 | x020. reset | t 0x0000.00 | 00 | | | | | | | | | | | | | ,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fault0 | | PWM0CTI | type P/M | /, offset 0x0 | MO reset O | ×0000 0000 | | | | | | | | | | | . aano | | 1 ************************************* | L, type to t | i, onset oxt | 740, 16361 0 | | • | | | | | | | | | | | | DDE | allUpd | DPDi | seUpd | DBC | HI Ind | Conl | BUpd | Gen/ | \ | CmpBl Ind | CmpAUpd | Loodilad | Debug | Mode | Enable | | | | | | | • | Gen | БОРИ | Geni | КОРИ | Спірвора | Спраора | LoadOpu | Debug | Mode | Ellable | | PWWICIL | L, type K/W | /, offset 0x0 | J8U, reset U | XUUUU.UUUU | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | allUpd | | seUpd | DBC | • | Genl | BUpd | GenA | AUpd | CmpBUpd | CmpAUpd | LoadUpd | Debug | Mode | Enable | | PWM2CTL | L, type R/W | /, offset 0x0 | CO, reset 0 | 0x0000.000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DBFa | allUpd | DBRi | seUpd | DBC | tlUpd | Genl | BUpd | GenA | AUpd | CmpBUpd | CmpAUpd | LoadUpd | Debug | Mode | Enable | | PWM0INT | EN, type R | /W, offset 0 | x044, rese | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TrCmpBD | TrCmpBU | TrCmpAD | TrCmpAU | TrCntLoad | TrCntZero | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM1INT | EN, type R | /W, offset 0 | x084, rese | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TrCmpBD | TrCmpBU | TrCmpAD | TrCmpAU | TrCntLoad | TrCntZero | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM2INT | EN, type R | /W, offset 0 | x0C4, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TrCmpBD | TrCmpBU | TrCmpAD | TrCmpAU | TrCntLoad | TrCntZero | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM0RIS | type RO. | offset 0x04 | 8. reset 0x | 0000.0000 | | | | | | | | | | | | | | , ,, | | | | | | | | | | | | | | | | | | | | | | | | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM1RIS | tyne RO | offset 0x08 | 18 reset Ox | 0000 0000 | | | | | | | | | | | | | 1 ************************************* | , type ito, | Oliget Oxoc | , 1636t 0X | | | | | | | | | | | | | | | | | | | | | | | | IntCmpRD | IntCmnRI I | IntCmnAD | IntCmpAU | IntCntl oad | IntCntZero | | DIAMAGDIO | DO | | 20 4.0 | | | | | | | пистры | пистрво | Intempad | Intempao | IIICIILOau | IIICIIIZEIO | | PWWZRIS | , type RO, | offset 0x00 | o, reset ux | 1 | | | | | | | | | | | | | | | | | | | | | | | 1.10 | 1 10 BH | | | | | | | | | | | | | | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM0ISC | type R/W | 1C, offset 0 | x04C, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM1ISC | , type R/W | 1C, offset 0 | x08C, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM2ISC | , type R/W | 1C, offset 0 | x0CC, rese | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntCmpBD | IntCmpBU | IntCmpAD | IntCmpAU | IntCntLoad | IntCntZero | | PWM0LO | AD, type R | /W, offset 0 | x050, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Lo | ad | | | | | | | | | PWM1LO/ | AD, type R | /W, offset 0 | x090, reset | 0x0000.00 | 00 | | | | | | | | | | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , | , | | | | | | | | | | | | | | | | | | | | | Lo | ad | | | | | | | | | | | | | | | | LO | uu | | | | | | | | | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|---------|-----------------------------------------------------------------------------------------------|-------| | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | O, type R/\ | N, offset 0 | x0D0, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | and and | | | | | | | | | NT tune D | O offeet ( | 0v0E4 room | 0~0000 | 00 | | LC | oad | | | | | | | | | vi, type K | O, onset t | JXU54, resei | UXUUUU.UU | 00 | | | | | | | | | | | | | | | | | | Co | unt | | | | | | | | | NT, type R | O, offset ( | 0x094, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Co | unt | | | | | | | | | NT, type R | O, offset ( | 0x0D4, rese | t 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 4 m = D/ | N -ff40 | W050 | 00000.000 | 20 | | Co | unt | | | | | | | | | A, type K/ | N, offset u | xu58, reset | UXUUUU.UU | JU | | | | | | | | | | | | | | | | | | Cor | npA | | | | | | | | | A, type R/\ | N, offset 0 | x098, reset | 0x0000.000 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Cor | mpA | | | | | | | | | A, type R/\ | N, offset 0 | x0D8, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | D 4 D/ | N - 65 4 0 | | | • | | Cor | mpA | | | | | | | | | s, type K/ | vv, omset u | xusc, rese | UXUUUU.UU | 00 | | | | | | | | | | | | | | | | | | Cor | npB | | | | | | | | | B, type R/ | W, offset 0 | x09C, reset | 0x0000.00 | 00 | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Cor | mpB | | | | • | | | | | B, type R/ | W, offset 0 | x0DC, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | A tuno DA | N offeet 0 | NOEO rocot | 0~0000 000 | 20 | | Cor | прв | | | | | | | | | A, type K/ | rv, onset o | xuou, reset | 0x0000.000 | J0 | | | | | | | | | | | | | | | ActCn | npBD | ActC | mpBU | ActC | mpAD | ActC | mpAU | Δ | ActLoad | Act | tZero | | A, type R/\ | N, offset 0 | x0A0, reset | | | | | | • | | • | | | | | | | | | | | | | | | | | | | | | | | | | ActCn | npBD | ActC | mpBU | ActC | mpAD | ActC | mpAU | Δ | ctLoad | Act | tZero | | A, type R/ | N, offset 0 | x0E0, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | ) hur - D* | N -#4 ^ | w004 1 | | | ActC | mpBU | ActC | mpAD | ActC | mpAU | ^ | ActLoad | Act | tZero | | o, type R/\ | rv, omset 0 | xub4, reset | UXUUUU.U0( | JU | | | | | | | | | | | | | | | ActCn | npBD | ActC | mpBU | ActC | mpAD | ActC | mpAU | Δ | ActLoad | Act | tZero | | 3, type R/\ | N, offset 0 | x0A4, reset | | | | • | 1 | * | | • | | - | | | | | | | | | | | | | | | | | | | | | | | ActCn | npBD | ActC | mpBU | ActC | mpAD | ActC | mpAU | Α | ctLoad | Act | tZero | | 3, type R/\ | N, offset 0 | x0E4, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ΔctCn | npBD | ∆ctC | mpBU | I ActC | mpAD | ActC | mpAU | I A | ctLoad | Act | tZero | | -ı . | | | | | Acto | | | | | | 1 | | 7.10. | | | ΓL, type R | /W, offset | 0x068, rese | | | Acto | | | | | | | | 7.00 | | | | 14 D, type RA NT, type R NT, type R NT, type R A, type RA | 14 13 O, type R/W, offset 0 NT, type RO, offset 0 NT, type RO, offset 0 A, type R/W, offset 0 A, type R/W, offset 0 B, type R/W, offset 0 B, type R/W, offset 0 A, | 14 13 12 D, type R/W, offset 0x0D0, reset NT, type RO, offset 0x054, reset NT, type RO, offset 0x094, reset NT, type RO, offset 0x094, reset A, type R/W, offset 0x058, reset A, type R/W, offset 0x0D8, reset B, type R/W, offset 0x0D6, reset B, type R/W, offset 0x09C, reset A, type R/W, offset 0x0DC, reset A, type R/W, offset 0x0DC, reset A, type R/W, offset 0x0A0, | 14 13 12 11 15, type R/W, offset 0x0D0, reset 0x0000.00 NT, type RO, offset 0x054, reset 0x0000.00 NT, type RO, offset 0x094, reset 0x0000.00 NT, type RO, offset 0x0D4, reset 0x0000.00 A, type R/W, offset 0x058, reset 0x0000.00 A, type R/W, offset 0x0D8, reset 0x0000.00 B, type R/W, offset 0x0D8, reset 0x0000.00 B, type R/W, offset 0x05C, reset 0x0000.00 B, type R/W, offset 0x09C, reset 0x0000.00 A, type R/W, offset 0x0DC, reset 0x0000.00 A, type R/W, offset 0x0DC, reset 0x0000.00 A, type R/W, offset 0x0A0, 0x00000.00 | | 14 13 12 11 10 9 7), type R/W, offset 0x000, reset 0x0000.0000 NT, type RO, offset 0x054, reset 0x0000.0000 NT, type RO, offset 0x094, reset 0x0000.0000 NT, type R/W, offset 0x058, reset 0x0000.0000 A, type R/W, offset 0x058, reset 0x0000.0000 A, type R/W, offset 0x058, reset 0x0000.0000 A, type R/W, offset 0x058, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 B, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x05C, reset 0x0000.0000 A, type R/W, offset 0x060, reset 0x0000.0000 A, type R/W, offset 0x064, reset 0x0000.0000 A, type R/W, offset 0x064, reset 0x0000.0000 A, type R/W, offset 0x064, reset 0x0000.0000 A, type R/W, offset 0x064, reset 0x0000.0000 A, type R/W, offset 0x064, reset 0x0000.0000 | 14 13 12 11 10 9 8 7, type R/W, offset 0x0D0, reset 0x0000.0000 Ca NT, type RO, offset 0x054, reset 0x0000.0000 Ca NT, type RO, offset 0x094, reset 0x0000.0000 Ca NT, type RO, offset 0x0D4, reset 0x0000.0000 Ca A, type R/W, offset 0x058, reset 0x0000.0000 Ca A, type R/W, offset 0x098, reset 0x0000.0000 Ca Sa, type R/W, offset 0x05C, reset 0x0000.0000 Ca Sa, type R/W, offset 0x05C, reset 0x0000.0000 Ca Ca Ca Ca Ca Ca Ca Ca Ca | 14 13 12 11 10 9 8 7 O, type R/W, offset 0x0D0, reset 0x0000.0000 Load NT, type RO, offset 0x054, reset 0x0000.0000 Count NT, type RO, offset 0x094, reset 0x0000.0000 NT, type RO, offset 0x0D4, reset 0x0000.0000 Count NT, type RO, offset 0x0D4, reset 0x0000.0000 A, type R/W, offset 0x058, reset 0x0000.0000 CompA A, type R/W, offset 0x058, reset 0x0000.0000 CompA A, type R/W, offset 0x05C, reset 0x0000.0000 CompB B, type R/W, offset 0x05C, reset 0x0000.0000 CompB A, type R/W, offset 0x0DC, reset 0x0000.0000 CompB A, type R/W, offset 0x0DC, reset 0x0000.0000 ActCmpBD ActCmpBU ActC. A, type R/W, offset 0x0A4, reset 0x0000.0000 ActCmpBD ActCmpBU ActC. A, type R/W, offset 0x0A4, reset 0x0000.0000 ActCmpBD ActCmpBU ActC. A, type R/W, offset 0x0A4, reset 0x0000.0000 | 14 13 12 11 10 9 8 7 6 2, type R/W, offset 0x000, reset 0x0000,0000 Count | 14 13 12 11 10 9 8 7 6 5 5, type R/W, offset 0x0D0, reset 0x0000.0000 Count | 14 | 14 | 14 13 12 11 10 9 8 7 6 5 4 3 2 2. type R/W, offset 0x000, reset 0x0000,0000 Count Count | 14 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-----------------------------------------|--------------|---------------|----------------|-------|--------|----|--------|-------|--------|------------|----------|-----------|-----------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PWM1DB0 | CTL, type R | R/W, offset | 0x0A8, res | et 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | =. | | | | | | | | | | | | Enable | | -WM2DBC | CIL, type R | R/W, offset | 0x0E8, res | et 0x0000.0 | 0000 | | | 1 | | | | 1 | | | | | | | | | | | | | | | | | | | | F | | D14440DD | DIO | Day 65 | | | | | | | | | | | | | Enable | | PWWUDBF | KISE, type | R/W, oπse | t 0x06C, res | set uxuuuu<br> | .0000 | | | | | | | I | | | | | | | | | | | | | | Dies | Delevi | | | | | | | DIAMAADDE | DIOE Ama | DAM - 65 | 4.00.4.0 | 4 0000 | | | | | Rise | Delay | | | | | | | PWM1DBF | KISE, type | R/W, oπse | t 0x0AC, re | set uxuuuu<br> | .0000 | | | | | | | I | | | | | | | | | | | | | | Pine | Dolov | | | | | | | DIAMAGDDE | DIOE 6 | DAM - 65 | 4.0050 | 4 0000 | 0000 | | | | Rise | Delay | | | | | | | PWWZDBF | KISE, type | R/W, oπse | t 0x0EC, res | set uxuuuu<br> | .0000 | | | | | | | I | | | | | | | | | | | | | | Pine | Dolov | | | | | | | DWMODD | EALL 4: | DAN affect | 4 0v070 × | 0.0000 | 0000 | | | | KISE | Delay | | | | | | | - AAIMIODRE | ALL, type | K/VV, Offse | et 0x070, res | Set UXUUU0<br> | .0000 | | | | | | | | | | | | | | | | | | | | | Eall | Delay | | | | | | | DWMADDE | TALL from a | D/M offer | 4 0×0D0 == | | | | | | Fall | Delay | | | | | | | - AAINI I DRL | ALL, type | TAVV, OHSE | t 0x0B0, re | | | | | | | | | | | | | | | | | | | | | | | Fall | Delay | | | | | | | DWM2DDE | EALL tune | D/M offee | t 0x0F0, res | 000000 | 0000 | | | | ı alı | Delay | | | | | | | FVVIVIZUUI | ALL, type | IX/VV, OIISE | t uxur u, res | | .0000 | | | | | | | | | | | | | | | | | | | | | Fall | Delay | | | | | | | | | | | | | | | | ı alı | Delay | | | | | | | | ture End<br>se: 0x4002 | | terface ( | QEI) | | | | | | | | | | | | | | | | ) ====+ 0×0 | 000 0000 | | | | | | | | | | | | | QEICTL, IS | ype K/vv, O | IISEL UXUUL | ), reset 0x0 | | | | | | | | | | | | | | | | | STALLEN | INVI | INVB | INVA | | VelDiv | | VelEn | ResMode | CapMode | SigMode | Swap | Enable | | OEISTAT 1 | tupo PO of | ffeet 0×00/ | , reset 0x0 | | IIIV | 114074 | | VOIDIV | | VCILII | recoiviouc | Оприноче | Cigiviouc | Owap | Lilabic | | QLISTAI, I | type NO, O | 11561 0200- | , reset oxo | | | | | | | | | | | | | | | | | | | | | | | | | | | | Direction | Error | | OFIPOS to | vne R/W o | ffeet NyNN | 8, reset 0x0 | 000 0000 | | | | | | | | | | Birodioii | Liioi | | QLII OO, t | ype id W, o | 11361 0200 | 0, 16361 020 | .000.0000 | | | Po | sition | | | | | | | | | | | | | | | | | sition | | | | | | | | | OFIMAXPO | OS type R | /W offset ( | 0x00C, rese | ot 0x0000 0 | 000 | | | | | | | | | | | | | , <b>-,</b> | , | | | | | Ma | xPos | | | | | | | | | | | | | | | | | xPos | | | | | | | | | QEILOAD. | . type R/W. | offset 0x0 | 10, reset 0x | <0000.0000 | l | | | | | | | | | | | | , <b>-</b> , | | | ., | | | | L | oad | | | | | | | | | | | | | | | | | oad | | | | | | | | | QEITIME. 1 | type RO. of | ffset 0x014 | 4, reset 0x0 | 000.0000 | | | | | | | | | | | | | , | J, •. | | | | | | Т | ime | | | | | | | | | | | | | | | | | ime | | | | | | | | | QEICOUN' | T, type RO. | offset 0x0 | )18, reset 0: | x0000.0000 | ) | | | | | | | | | | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | ., | | | | C | ount | | | | | | | | | | | | | | | | | ount | | | | | | | | | QEISPEFF | D. type RΩ | offset 0x0 | 1C, reset 0 | x0000.000 | 0 | | | - | | | | | | | | | | , -, po 100, | | _, | | - | | Sr | peed | | | | | | | | | | | | | | | | | peed | | | | | | | | | QEIINTEN | . type R/W | offset flyf | )20, reset 0: | x0000.nnnr | ) | | ٥, | | | | | | | | | | | , ., ,, , , , , , , , , , , , , , , , , | J501 0A0 | | | | | | | | | | | | | | | | | | | | | | | | | | | IntError | IntDir | IntTimer | Intlndex | | | | | | | | | | | | | | """ | וושוווו | | ucx | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|------------|------------|-------------|------------|----|----|----|----|----|----|----|----------|--------|----------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | QEIRIS, ty | pe RO, off | set 0x024, | reset 0x000 | 00.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntError | IntDir | IntTimer | IntIndex | | QEIISC, ty | pe R/W1C, | offset 0x0 | 28, reset 0 | k0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IntError | IntDir | IntTimer | IntIndex | # **D** Ordering and Contact Information ## D.1 Ordering Information Table D-1. Part Ordering Information | Orderable Part Number | Description | |-----------------------|-------------------------------------------------| | LM3S1627-IQR50 | Stellaris <sup>®</sup> LM3S1627 Microcontroller | | LM3S1627-IQR50(T) | Stellaris <sup>®</sup> LM3S1627 Microcontroller | ## D.2 Kits The Luminary Micro Stellaris<sup>®</sup> Family provides the hardware and software tools that engineers need to begin development quickly. - Reference Design Kits accelerate product development by providing ready-to-run hardware, and comprehensive documentation including hardware design files: - http://www.luminarymicro.com/products/reference\_design\_kits/ - Evaluation Kits provide a low-cost and effective means of evaluating Stellaris<sup>®</sup> microcontrollers before purchase: - http://www.luminarymicro.com/products/kits.html - Development Kits provide you with all the tools you need to develop and prototype embedded applications right out of the box: - http://www.luminarymicro.com/products/development\_kits.html See the Luminary Micro website for the latest tools available, or ask your Luminary Micro distributor. ## D.3 Company Information Luminary Micro, Inc. designs, markets, and sells ARM Cortex-M3-based microcontrollers (MCUs). Austin, Texas-based Luminary Micro is the lead partner for the Cortex-M3 processor, delivering the world's first silicon implementation of the Cortex-M3 processor. Luminary Micro's introduction of the Stellaris® family of products provides 32-bit performance for the same price as current 8- and 16-bit microcontroller designs. With entry-level pricing at \$1.00 for an ARM technology-based MCU, Luminary Micro's Stellaris product line allows for standardization that eliminates future architectural upgrades or software tool changes. Luminary Micro, Inc. 108 Wild Basin, Suite 350 Austin, TX 78746 Main: +1-512-279-8800 Fax: +1-512-279-8879 http://www.luminarymicro.com sales@luminarymicro.com ## **D.4** Support Information For support on Luminary Micro products, contact: support@luminarymicro.com +1-512-279-8800, ext. 3