# Single 12-/10-/8-Bit SPI V<sub>OUT</sub> DACs with 10ppm/°Č Reference #### FEATURES - Integrated Precision Reference 2.5V Full-Scale 10ppm/°C (LTC2640-L) 4.096V Full-Scale 10ppm/°C (LTC2640-H) - Maximum INL Error: 1LSB (LTC2640A-12) - Bidirectional Reference: Input or 10ppm/°C Output - Low Noise (0.7mVpp, 0.1Hz to 200kHz) - Guaranteed Monotonic Over Temperature - 2.7V to 5.5V Supply Range (LTC2640-L) - Low Power Operation: 180µA at 3V - Power Down to 1.8µA Maximum (C and I Grades) - Asynchronous DAC Clear Pin (LTC2640-Z) - Power-On Reset to Zero or Mid-Scale options - Double-Buffered Data Latches - Guaranteed Operation from -40°C to 125°C (H-Grade) - 8-Lead TSOT-23 (ThinSOT™) Package #### **APPLICATIONS** - Mobile Communications - Process Control and Industrial Automation - **Automatic Test Equipment** - Portable Equipment - Automotive - Optical Networking ## DESCRIPTION The LTC®2640 is a family of 12-, 10-, and 8-bit voltageoutput DACs with an integrated, high-accuracy, low-drift reference in an 8-lead TSOT-23 package. It has a rail-to-rail output buffer that is guaranteed monotonic. The LTC2640-L has a full-scale output of 2.5V, and operates from a single 2.7V to 5.5V supply. The LTC2640-H has a full-scale output of 4.096V, and operates from a 4.5V to 5.5V supply. A 10ppm/°C reference output is available at the REF pin. Each DAC can also operate in External Reference mode, in which a voltage supplied to the REF pin sets the fullscale output. The LTC2640 DACs use a SPI/MICROWIRE™ compatible 3-wire serial interface which operates at clock rates up to 50MHz. The LTC2640 incorporates a power-on reset circuit. Options are available for Reset to Zero-Scale or Reset to Mid-Scale after power-up. T, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5396245, 5859606, 6891433, 6937178 and 7414561. #### **BLOCK DIAGRAM** (LTC2640-Z) # Integral Nonlinearity (LTC2640A-LZ12) # **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | Supply Voltage (V <sub>CC</sub> ) | 0.3V to 6V | |-----------------------------------|--------------------------| | CLR, CS/LD, REF_SEL, SCK, SDI | 0.3V to 6V | | V <sub>OUT</sub> , REF0.3V to N | $Vin(V_{CC} + 0.3V, 6V)$ | | Operating Temperature Range | | | LTC2640C | 0°C to 70°C | | LTC26401 | 40°C to 85°C | | LTC2640H (Note 3) | 40°C to 125°C | # PIN CONFIGURATION #### ORDER INFORMATION Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **PRODUCT SELECTION GUIDE** | PART NUMBER | PART MARKING* | V <sub>FS</sub> WITH INTERNAL<br>Reference | POWER-ON RESET<br>TO CODE | PIN 8 | RESOLUTION | V <sub>CC</sub> | MAXIMUM INL | |---------------|---------------|--------------------------------------------|---------------------------|---------|------------|-----------------|-------------| | LTC2640A-LM12 | LTDHV | 2.5V • (4095/4096) | Mid-Scale | REF_SEL | 12-Bit | 2.7V - 5.5V | ±1LSB | | LTC2640A-LZ12 | LTDHW | 2.5V • (4095/4096) | Zero | CLR | 12-Bit | 2.7V - 5.5V | ±1LSB | | LTC2640A-HM12 | LTDHX | 4.096V • (4095/4096) | Mid-Scale | REF_SEL | 12-Bit | 4.5V - 5.5V | ±1LSB | | LTC2640A-HZ12 | LTDHY | 4.096V • (4095/4096) | Zero | CLR | 12-Bit | 4.5V - 5.5V | ±1LSB | | LTC2640-LM12 | LTDHV | 2.5V • (4095/4096) | Mid-Scale | REF_SEL | 12-Bit | 2.7V - 5.5V | ±2.5LSB | | LTC2640-LM10 | LTDHZ | 2.5V • (1023/1024) | Mid-Scale | REF_SEL | 10-Bit | 2.7V - 5.5V | ±1LSB | | LTC2640-LM8 | LTDJF | 2.5V • (255/256) | Mid-Scale | REF_SEL | 8-Bit | 2.7V - 5.5V | ±0.5LSB | | LTC2640-LZ12 | LTDHW | 2.5V • (4095/4096) | Zero | CLR | 12-Bit | 2.7V - 5.5V | ±2.5LSB | | LTC2640-LZ10 | LTDJB | 2.5V • (1023/1024) | Zero | CLR | 10-Bit | 2.7V - 5.5V | ±1LSB | | LTC2640-LZ8 | LTDJG | 2.5V • (255/256) | Zero | CLR | 8-Bit | 2.7V - 5.5V | ±0.5LSB | | LTC2640-HM12 | LTDHX | 4.096V • (4095/4096) | Mid-Scale | REF_SEL | 12-Bit | 4.5V - 5.5V | ±2.5LSB | | LTC2640-HM10 | LTDJC | 4.096V • (1023/1024) | Mid-Scale | REF_SEL | 10-Bit | 4.5V - 5.5V | ±1LSB | | LTC2640-HM8 | LTDJH | 4.096V • (255/256) | Mid-Scale | REF_SEL | 8-Bit | 4.5V - 5.5V | ±0.5LSB | | LTC2640-HZ12 | LTDHY | 4.096V • (4095/4096) | Zero | CLR | 12-Bit | 4.5V - 5.5V | ±2.5LSB | | LTC2640-HZ10 | LTDJD | 4.096V • (1023/1024) | Zero | CLR | 10-Bit | 4.5V - 5.5V | ±1LSB | | LTC2640-HZ8 | LTDJJ | 4.096V • (255/256) | Zero | CLR | 8-Bit | 4.5V - 5.5V | ±0.5LSB | <sup>\*</sup>The temperature grade is identified by a label on the shipping container. # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $\label{eq:local_local_local_local_local} \mbox{LTC2640-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8}, \mbox{ LTC2640A-LM12/-LZ12} \mbox{ } (\mbox{V}_{FS} = 2.5\mbox{V})$ | | | | | ı | TC2640 | )-8 | LT | C2640 | -10 | Lī | C2640 | -12 | LT( | C2640 <i>A</i> | \-12 | | |-------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|---|-----|-------------------|-------|-----|-------------------|-------|-----|-------------------|----------------|-----|-------------------|-------|----------------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 3V, Internal Ref. (Note 4) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 4) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 4) | • | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | | ±0.5 | ±1 | LSB | | ZSE | Zero-Scale Error | V <sub>CC</sub> = 3V, Internal Ref.,<br>Code = 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>OS</sub> | Offset Error | V <sub>CC</sub> = 3V, Internal Ref. (Note 5) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub> Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. (Note 5) | | | ±10 | | | ±10 | | | ±10 | | | ±10 | | μV/°C | | FSE | Full-Scale Error | V <sub>CC</sub> = 3V, Internal Ref. (Note 11) | • | | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | %FSR | | V <sub>FSTC</sub> | Full-Scale Voltage<br>Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. (Note 10)<br>C-Grade<br>I-Grade<br>H-Grade | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | ppm/°C<br>ppm/°C<br>ppm/°C | | | Load Regulation | Internal Ref., Mid-Scale, $V_{CC} = 3V \pm 10\%$ , $-5mA \le I_{OUT} \le 5mA$ , $V_{CC} = 5V \pm 10\%$ , | • | | | 0.016 | | | 0.064 | | | 0.256<br>0.256 | | | | LSB/mA | | | | -10mA ≤ I <sub>OUT</sub> ≤ 10mA | | | 0.000 | 0.010 | | 0.000 | 0.001 | | 0 | 0.200 | | 0 | 0.200 | LOD/IIII | | R <sub>OUT</sub> | DC Output<br>Impedance | Internal Ref., Mid-Scale,<br>$V_{CC} = 3V \pm 10\%$ ,<br>$-5mA \le I_{OLIT} \le 5mA$ , | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | | | | $V_{CC} = 5V \pm 10\%,$<br>-10mA \le I <sub>OUT</sub> \le 10mA | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----------------------------------|--------------------------|----------------------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 2.5 | | V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 3V ±10% or 5V ±10% | | | -80 | | dB | | Isc | Short-Circuit Output Current (Note 6) Sinking Sourcing | $V_{FS} = V_{CC} = 5.5V$<br>Zero-Scale; $V_{OUT}$ shorted to $V_{CC}$<br>Full-Scale; $V_{OUT}$ shorted to GND | • | | 27<br>-28 | 48<br>-48 | mA<br>mA | | Power Supply | | | | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | | I <sub>CC</sub> | Supply Current (Note 7) | $V_{CC}$ = 3V, $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 3V, Internal Reference $V_{CC}$ = 5V, $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 5V, Internal Reference | • | | 150<br>180<br>160<br>190 | 200<br>240<br>210<br>260 | Ац<br>Ац<br>Ац<br>Ац | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 7) | V <sub>CC</sub> = 5V, C-Grade, I-Grade<br>V <sub>CC</sub> = 5V, H-Grade | • | | 0.6<br>0.6 | 1.8<br>4 | μA<br>μA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 2.7V to 5.5V, V<sub>OUT</sub> unloaded unless otherwise specified. $\label{eq:local_local_local_local_local} \mbox{LTC2640-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8}, \mbox{ LTC2640A-LM12/-LZ12} \mbox{ } (\mbox{$V_{FS} = 2.5V$})$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|--------------------------|-----------------|-------------------------------------------------------------| | Reference Inpu | ut | | | | | | | | | Input Voltage Range | | • | 0 | | V <sub>CC</sub> | V | | | Resistance | | • | 160 | 190 | 220 | kΩ | | | Capacitance | | | | 7.5 | | pF | | I <sub>REF</sub> | Reference Current, Power-Down Mode | DAC Powered Down | • | | 0.005 | 0.1 | μA | | Reference Out | put | | • | | | | | | | Output Voltage | | • | 1.240 | 1.250 | 1.260 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short-Circuit Current | V <sub>CC</sub> = 5.5V; REF Shorted to GND | | | 2.5 | | mA | | Digital I/O | ' | | | | | | | | V <sub>IH</sub> | Digital Input High Voltage | V <sub>CC</sub> = 3.6V to 5.5V<br>V <sub>CC</sub> = 2.7V to 3.6V | • | 2.4<br>2 | | | V | | V <sub>IL</sub> | Digital Input Low Voltage | V <sub>CC</sub> = 4.5V to 5.5V<br>V <sub>CC</sub> = 2.7V to 4.5V | • | | | 0.8<br>0.6 | V | | I <sub>LK</sub> | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | | ±1 | μA | | C <sub>IN</sub> | Digital Input Capacitance | (Note 8) | • | | | 2.5 | pF | | AC Performano | ce | | • | | | | | | ts | Settling Time | V <sub>CC</sub> = 3V (Note 9)<br>±0.39% (±1LSB at 8-Bits)<br>±0.098% (±1LSB at 10-Bits)<br>±0.024% (±1LSB at 12-Bits) | | | 3.2<br>3.8<br>4.1 | | µs<br>µs<br>µs | | | Voltage Output Slew Rate | | | | 1 | | V/µs | | | Capacitance Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 2.1 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 300 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 140<br>130<br>160<br>150 | | nV√Hz<br>nV√Hz<br>nV√Hz<br>nV√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference,<br>C <sub>REF</sub> = 0.33µF | | | 20<br>20<br>650<br>670 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub><br>μV <sub>P-P</sub> | **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{CC} = 2.7 \text{V}$ to 5.5V. (See Figure 1) (Note 8). LTC2640-LM12/-LM10/-LM8/-LZ12/-LZ10/-LZ8, LTC2640A-LM12/-LZ12 ( $V_{FS} = 2.5V$ ) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|-----------------------------|----------------|---|-----|-----|-----|-------| | t <sub>1</sub> | SDI Valid to SCK Setup | | • | 4 | | | ns | | $\overline{t_2}$ | SDI Valid to SCK Hold | | • | 4 | | | ns | | $\overline{t_3}$ | SCK High Time | | • | 9 | | | ns | | $\overline{t_4}$ | SCK Low Time | | • | 9 | | | ns | | t <sub>5</sub> | CS/LD Pulse Width | | • | 10 | | | ns | | $\overline{t_6}$ | LSB SCK High to CS/LD High | | • | 7 | | | ns | | t <sub>7</sub> | CS/LD Low to SCK High | | • | 7 | | | ns | | t <sub>9</sub> | CLR Pulse Width | | • | 20 | | | ns | | t <sub>10</sub> | CS/LD High to SCK Pos. Edge | | • | 7 | | | ns | | | SCK Frequency | 50% Duty Cycle | • | | | 50 | MHz | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 4.5V to 5.5V, V<sub>OUT</sub> unloaded unless otherwise specified. $\label{eq:LTC2640-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2640A-HM12/-HZ12 (V_{FS} = 4.096V)} \\$ | | | | | LT | C2640 | )-8 | LT | C2640 | -10 | Lī | C2640 | -12 | LTC2640A-12 | | | | |-------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------|---|-----|-------------------|-------|-----|-------------------|-------|-----|-------------------|-------|-------------|-------------------|-------|----------------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 5V, Internal Ref. (Note 4) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 4) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral<br>Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 4) | • | : | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | | ±0.5 | ±1 | LSB | | ZSE | Zero-Scale Error | V <sub>CC</sub> = 5V, Internal Ref.,<br>Code = 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>OS</sub> | Offset Error | V <sub>CC</sub> = 5V, Internal Ref. (Note 5) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub> Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. (Note 5) | | | ±10 | | | ±10 | | | ±10 | | | ±10 | | μV/°C | | FSE | Full-Scale Error | V <sub>CC</sub> = 5V, Internal Ref. (Note 11) | • | : | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | | ±0.08 | ±0.4 | %FSR | | V <sub>FSTC</sub> | Full-Scale Voltage<br>Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. (Note 10)<br>C-Grade<br>I-Grade<br>H-Grade | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | | ±10<br>±10<br>±10 | | ppm/°C<br>ppm/°C<br>ppm/°C | | | Load Regulation | $V_{CC} = 5V \pm 10\%$ ,<br>Internal Ref. Mid-Scale,<br>$-10\text{mA} \le I_{OUT} \le 10\text{mA}$ | • | | 0.006 | 0.01 | | 0.022 | 0.04 | | 0.09 | 0.16 | | 0.09 | 0.16 | LSB/mA | | R <sub>OUT</sub> | DC Output<br>Impedance | $V_{CC} = 5V \pm 10\%$ ,<br>Internal Ref. Mid-Scale,<br>$-10\text{mA} \le I_{OUT} \le 10\text{mA}$ | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $\label{eq:ltc2640-hm12-hm10-hm8-hz12-hz10-hz8} \ LTC2640A-hm12-hz12 \ (V_{FS} = 4.096V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-------------------------------------|-----------------|----------------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 4.096 | | V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 5V ±10% | | | -80 | | dB | | I <sub>SC</sub> | Short-Circuit Output Current (Note 6) Sinking Sourcing | V <sub>FS</sub> = V <sub>CC</sub> = 5.5V<br>Zero-Scale; V <sub>OUT</sub> shorted to V <sub>CC</sub><br>Full-Scale; V <sub>OUT</sub> shorted to GND | • | | 27<br>–28 | 48<br>-48 | mA<br>mA | | Power Supply | · | | | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 4.5 | | 5.5 | V | | I <sub>CC</sub> | Supply Current (Note 7) | V <sub>CC</sub> = 5V, V <sub>REF</sub> = 4.096V, External Reference<br>V <sub>CC</sub> = 5V, Internal Reference | • | | 160<br>200 | 220<br>270 | μA<br>μA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 7) | V <sub>CC</sub> = 5V, C-Grade, I-Grade<br>V <sub>CC</sub> = 5V, H-Grade | • | | 0.6<br>0.6 | 1.8<br>4 | μA<br>μA | | Reference Inpu | t | | | | | | | | | Input Voltage Range | | • | 0 | | V <sub>CC</sub> | V | | | Resistance | | • | 160 | 190 | 220 | kΩ | | | Capacitance | | | | 7.5 | | pF | | I <sub>REF</sub> | Reference Current, Power-Down Mode | DAC Powered Down | • | | 0.005 | 0.1 | μА | | Reference Outp | out | | | • | | | | | | Output Voltage | | • | 2.032 | 2.048 | 2.064 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short-Circuit Current | V <sub>CC</sub> = 5.5V; REF Shorted to GND | | | 4.3 | | mA | | Digital I/O | · | | | | | | | | V <sub>IH</sub> | Digital Input High Voltage | | • | 2.4 | | | V | | $V_{IL}$ | Digital Input Low Voltage | | • | | | 8.0 | V | | I <sub>LK</sub> | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | | ±1 | μА | | C <sub>IN</sub> | Digital Input Capacitance | (Note 8) | • | | | 2.5 | pF | | AC Performanc | e | | | • | | | | | t <sub>S</sub> | Settling Time | V <sub>CC</sub> = 5V (Note 9)<br>±0.39% (±1LSB at 8 Bits)<br>±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 3.7<br>4.2<br>4.6 | | μs<br>μs<br>μs | | | Voltage Output Slew Rate | | | | 1 | | V/µs | | | Capacitance Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 3.0 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 300 | | kHz | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. LTC2640-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2640A-HM12/-HZ12 ( $V_{FS} = 4.096V$ ) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----|-------------------------------------------------------------| | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | 140<br>130<br>210<br>200 | | nV√Hz<br>nV√Hz<br>nV√Hz<br>nV√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference,<br>C <sub>REF</sub> = 0.33µF | | 20<br>20<br>650<br>670 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub><br>μV <sub>P-P</sub> | **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V. (See Figure 1) (Note 8). LTC2640-HM12/-HM10/-HM8/-HZ12/-HZ10/-HZ8, LTC2640A-HM12/-HZ12 ( $V_{FS} = 4.096V$ ) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|-----------------------------|----------------|---|-----|-----|-----|-------| | t <sub>1</sub> | SDI Valid to SCK Setup | | • | 4 | | | ns | | $\overline{t_2}$ | SDI Valid to SCK Hold | | • | 4 | | | ns | | t <sub>3</sub> | SCK High Time | | • | 9 | | | ns | | t <sub>4</sub> | SCK Low Time | | • | 9 | | | ns | | t <sub>5</sub> | CS/LD Pulse Width | | • | 10 | | | ns | | t <sub>6</sub> | LSB SCK High to CS/LD High | | • | 7 | | | ns | | t <sub>7</sub> | CS/LD Low to SCK High | | • | 7 | | | ns | | t <sub>9</sub> | CLR Pulse Width | | • | 20 | | | ns | | t <sub>10</sub> | CS/LD High to SCK Pos. Edge | | • | 7 | | | ns | | | SCK Frequency | 50% Duty Cycle | • | | | 50 | MHz | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: All voltages are with respect to GND. **Note 3:** High temperatures degrade operating lifetimes. Operating lifetime is derated at temperatures greater than 105°C. **Note 4:** Linearity and monotonicity are defined from code $k_L$ to code $2^N-1$ , where N is the resolution and $k_L$ is given by $k_L=0.016$ • $(2^N/V_{FS})$ , rounded to the nearest whole code. For $V_{FS}=2.5V$ and N = 12, $k_L=26$ and linearity is defined from code 26 to code 4,095. For $V_{FS}=4.096V$ and N = 12, $k_L=16$ and linearity is defined from code 16 to code 4,095. **Note 5:** Inferred from measurement at code 16 (LTC2640-12), code 4 (LTC2640-10) or code 1 (LTC2640-8), and at full-scale. **Note 6:** This IC includes current limiting that is intended to protect the device during momentary overload conditions. Junction temperature can exceed the rated maximum during current limiting. Continuous operation above the specified maximum operating junction temperature may impair device reliability. **Note 7:** Digital inputs at 0V or $V_{CC}$ . Note 8: Guaranteed by design and not production tested. **Note 9:** Internal Reference mode. DAC is stepped 1/4 scale to 3/4 scale and 3/4 scale to 1/4 scale. Load is 2k in parallel with 100pF to GND. **Note 10:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. **Note 11:** Full-scale error is determined using the reference voltage measured at the REF pin. # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. LTC2640-L12 (Internal Reference, $V_{FS} = 2.5V$ ) 2640 G07 # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. LTC2640-H12 (Internal Reference, $V_{FS} = 4.096V$ ) 2640 G15 # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. LTC2640-10 # Differential Nonlinearity (DNL) 1.0 V<sub>CC</sub> = 5V V<sub>FS</sub> = 4.096V INTERNAL REF -1.0 0 256 512 768 1023 CODE LTC2640-8 LTC2640 2640 G18 # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. LTC2640 #### Mid-Scale-Glitch Impulse # Headroom at Rails vs Output Current #### **Exiting Power-Down to Mid-Scale** #### Hardware CLR # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. LTC2640 ## PIN FUNCTIONS **CS/LD** (**Pin 1**): Serial Interface Chip Select/Load Input. When CS/LD is low, SCK is enabled for shifting data on SDI into the register. When CS/LD is taken high, SCK is disabled and the specified command (see Table 1) is executed. **SCK (Pin 2):** Serial Interface Clock Input. CMOS and TTL compatible. **SDI (Pin 3):** Serial Interface Data Input. Data on SDI is clocked into the DAC on the rising edge of SCK. The LTC2640 accepts input word lengths of either 24- or 32-bits. GND (Pin 4): Ground. **V<sub>CC</sub>** (**Pin 5**): Supply Voltage Input. $2.7V \le V_{CC} \le 5.5V$ (LTC2640-L) or $4.5V \le V_{CC} \le 5.5V$ (LTC2640-H). Bypass to GND with a $0.1\mu F$ capacitor. **REF (Pin 6):** Reference Voltage Input or Output. When External Reference mode is selected, REF is an input $(0V \le V_{REF} \le V_{CC})$ where the voltage supplied sets the full-scale voltage. When Internal Reference is selected, the 10ppm/°C 1.25V (LTC2640-L) or 2.048V (LTC2640-H) internal reference is available at the pin. This output may be bypassed to GND with up to $10\mu F$ (0.33 $\mu F$ is recommended), and must be buffered when driving external DC load current. Voltage Output. **CLR** (**Pin 8, LTC2640-Z**): Asynchronous Clear Input. A logic low at this level-triggered input clears all registers and causes the DAC voltage output to reset to Zero. CMOS and TTL compatible. **REF\_SEL** (**Pin 8**, **LTC2640-M**): Selects default Reference at power-up. Tie to $V_{CC}$ to select the Internal Reference, or GND to select an External Reference. After power-up, the logic state at this pin is ignored and the reference may be changed only by software command. TECHNOLOGY TECHNOLOGY # **BLOCK DIAGRAMS** #### LTC2640-Z V<sub>CC</sub> REF INTERNAL REFERENCE **SWITCH** SDI CONTROL DECODE LOGIC RESISTOR DIVIDER SCK 24-BIT SHIFT REGISTER DACREF CS/LD V<sub>OUT</sub> INPUT DAC DAC REGISTER REGISTER CLR GND # TIMING DIAGRAM Figure 1. Serial Interface Timing The LTC2640 is a family of single voltage-output DACs in 8-lead ThinSOT packages. Each DAC can operate rail-to-rail using an external reference, or with its full-scale voltage set by an integrated reference. 12 combinations of accuracy (12-, 10-, and 8-bit), power-on reset value (zero or mid-scale), and full-scale voltage (2.5V or 4.096V) are available. The LTC2640 is controlled using a 3-wire SPI/MICROWIRE compatible interface. #### Power-On Reset The LTC2640-HZ/LTC2640-LZ clear the output to zero-scale when power is first applied, making system initialization consistent and repeatable. For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2640 contains circuitry to reduce the power-on glitch: the analog output typically rises less than 5mV above zero-scale during power on if the power supply is ramped to 5V in 1ms or more. In general, the glitch amplitude decreases as the power supply ramp time is increased. See "Power-On Reset Glitch" in the Typical Performance Characteristics section. The LTC2640-HM/LTC2640-LM provide an alternative reset, setting the output to mid-scale when power is first applied. Default reference mode selection is described in the Reference Modes section. #### **Power Supply Sequencing** The voltage at REF (Pin 6) should be kept within the range $-0.3V \le V_{REF} \le V_{CC} + 0.3V$ (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at $V_{CC}$ (Pin 5) is in transition. #### **Transfer Function** The digital-to-analog transfer function is: $$V_{OUT(IDEAL)} = \left(\frac{k}{2^N}\right) V_{REF}$$ where k is the decimal equivalent of the binary DAC input code, N is the resolution, and $V_{REF}$ is either 2.5V (LTC2640-LM/LTC2640-LZ) or 4.096V (LTC2640-HM/LTC2640-HZ) when in Internal Reference mode, and the voltage at REF (Pin 6) when in External Reference mode. Figure 2. Command and Data Input Format #### Serial Interface The $\overline{CS}/LD$ input is level triggered. When this input is taken low, it acts as a chip-select signal, enabling the SDI and SCK buffers and the input shift register. Data (SDI input) is transferred at the next 24 rising SCK edges. The 4-bit command, C3-C0, is loaded first, followed by 4 don't-cares bits, and finally the 16-bit data word. The data word comprises the 12-, 10- or 8-bit input code, ordered MSB-to-LSB, followed by 4, 6 or 8 don't-cares bits (LTC2640-12, LTC2640-10 and LTC2640-8 respectively: see Figure 2). Data can only be transferred to the device when the $\overline{CS}/LD$ signal is low, beginning on the first rising edge of SCK. SCK may be high or low at the falling edge of $\overline{CS}/LD$ . The rising edge of $\overline{CS}/LD$ ends the data transfer and causes the device to execute the command specified in the 24-bit input sequence. The complete sequence is shown in Figure 3a. The command (C3-C0) assignments are shown in Table 1. The first three commands in the table consist of write and update operations. A Write operation loads a 16-bit data word from the 24-bit shift register into the input register. In an Update operation, the input register is copied to the DAC register and converted to an analog voltage at the DAC output. Write to and Update combines the first two commands. The Update operation also powers up the DAC if it had been in power-down mode. The data path and registers are shown in the Block Diagram. Table 1. Command Codes | COMI | /IAND* | | | | |------|--------|----|----|---------------------------------------------| | C3 | C2 | C1 | CO | | | 0 | 0 | 0 | 0 | Write to Input Register | | 0 | 0 | 0 | 1 | Update (Power-Up) DAC Register | | 0 | 0 | 1 | 1 | Write to and Update (Power-Up) DAC Register | | 0 | 1 | 0 | 0 | Power Down | | 0 | 1 | 1 | 0 | Select Internal Reference | | 0 | 1 | 1 | 1 | Select External Reference | <sup>\*</sup>Command codes not shown are reserved and should not be used While the minimum input sequence is 24-bits, it may optionally be extended to 32-bits to accommodate microprocessors that have a minimum word width of 16-bits (2-bytes). To use the 32-bit width, 8 don't-cares bits are transferred to the device first, followed by the 24-bit sequence described. Figure 3b shows the 32-bit sequence. The 16-bit data word is ignored for all commands that do not include a Write operation. #### **Reference Modes** For applications where an accurate external reference is not available, the LTC2640 has a user-selectable, integrated reference. The LTC2640-LM/LTC2640-LZ provide a full-scale output of 2.5V. The LTC2640-HM/LTC2640-HZ provide a full-scale output of 4.096V. The internal reference can be useful in applications where the supply voltage is poorly regulated. Internal Reference mode can be selected by using command 0110, and is the power-on default for LTC2640-HZ/LTC2640-LZ, as well as for LTC2640-HM/LTC2640-LM when REF\_SEL is tied high. The 10ppm/°C, 1.25V (LTC2640-LM/LTC2640-LZ) or 2.048V (LTC2640-HM/LTC2640-HZ) internal reference is available at the REF pin. Adding bypass capacitance to the REF pin will improve noise performance; 0.33 $\mu$ F is recommended, and up to 10 $\mu$ F can be driven without oscillation. This output must be buffered when driving an external DC load current. Alternatively, the DAC can operate in External Reference mode using command 0111. In this mode, an input voltage supplied externally to the REF pin provides the reference (0V $\leq$ VREF $\leq$ VCC) and the supply current is reduced. External Reference mode is the power-on default for LTC2640-HM/LTC2640-LM when REF SEL is tied low. The reference mode of LTC2640-HZ/LTC2640-LZ can be changed only by software command. The same is true for LTC2640-HM/LTC2640-LM after power-on, after which the logic state on REF\_SEL is ignored. LINEAR #### Power-Down Mode For power-constrained applications, the LTC2640's power-down mode can be used to reduce the supply current whenever the DAC output is not needed. When in power-down, the buffer amplifier, bias circuit, and reference circuit are disabled and draw essentially zero current. The DAC output is put into a HIGH-impedance state, and the output pin is passively pulled to ground through a 200k resistor. Input and DAC register contents are not disturbed during power-down. The DAC can be put into power-down mode by using command 0100. The supply current is reduced to 1.8 $\mu$ A maximum (C and I grades) and the REF pin becomes HIGH impedance (typically > 1G $\Omega$ ). Normal operation resumes after executing any command that includes a DAC update, as shown in Table 1. The DAC is powered up and its voltage output is updated. Normal settling is delayed while the bias, reference, and amplifier circuits are re-enabled. When the REF pin output is bypassed to GND with 1nF or less, the power-up delay time is 20µs for settling to 12-bits. This delay increases to 200µs for 0.33µF, and 10ms for 10µF. #### **Voltage Output** The LTC2640's integrated rail-to-rail amplifier has guaranteed load regulation when sourcing or sinking up to 10mA at 5V, and 5mA at 3V. Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load current. The measured change in output voltage per change in forced load current is expressed in LSB/mA. DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to ohms. The amplifier's DC output impedance is $0.1\Omega$ when driving a load well away from the rails. When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $50\Omega$ typical channel resistance of the output devices (e.g., when sinking 1mA, the minimum output voltage is $50\Omega \bullet 1$ mA, or 50mV). See the graph "Headroom at Rails vs. Output Current" in the Typical Performance Characteristics section. The amplifier is stable driving capacitive loads of up to 500pF. #### **Rail-to-Rail Output Considerations** In any rail-to-rail voltage output device, the output is limited to voltages within the supply range. Since the analog output of the DAC cannot go below ground, it may limit the lowest codes, as shown in Figure 4b. Similarly, limiting can occur near full-scale when the REF pin is tied to $V_{CC}$ . If $V_{REF} = V_{CC}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $V_{CC}$ , as shown in Figure 4c. No full-scale limiting can occur if $V_{REF}$ is less than $V_{CC}$ – FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. #### **Board Layout** The PC board should have separate areas for the analog and digital sections of the circuit. A single, solid ground plane should be used, with analog and digital signals carefully routed over separate areas of the plane. This keeps digital signals away from sensitive analog signals and minimizes the interaction between digital ground currents and the analog section of the ground plane. The resistance from the LTC2640 GND pin to the ground plane should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.1\Omega$ ). Note that the LTC2640 is no more susceptible to this effect than any other parts of this type; on the contrary, it allows layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance. Another technique for minimizing errors is to use a separate power ground return trace on another board layer. The trace should run between the point where the power supply is connected to the board and the DAC ground pin. Thus the DAC ground pin becomes the common point for analog ground, digital ground, and power ground. When the LTC2640 is sinking large currents, this current flows out the ground pin and directly to the power ground trace without affecting the analog ground plane voltage. It is sometimes necessary to interrupt the ground plane to confine digital ground currents to the digital portion of the plane. When doing this, make the gap in the plane only as long as it needs to be to serve its purpose and ensure that no traces cross over the gap. Figure 3b. LTC2640-12 32-Bit Load Sequence LTC2640-10 SDI Data Word: 10-Bit Input Code + 6 Don't-Cares Bits; LTC2640-8 SDI Data Word: 8-Bit Input Code + 8 Don't-Cares Bits TECHNOLOGY Figure 4. Effects of Rail-to-Rail Operation on a DAC Transfer Curve (Shown for 12-Bits) (a) Overall Transfer Function - (b) Effect of Negative Offset for Codes Near Zero (c) Effect of Positive Full-Scale Error for Codes Near Full-Scale ## PACKAGE DESCRIPTION #### TS8 Package 8-Lead Plastic TSOT-23 (Reference LTC DWG # 05-08-1637) - 1. DIMENSIONS ARE IN MILLIMETERS 2. DRAWING NOT TO SCALE 3. DIMENSIONS ARE INCLUSIVE OF PLATING 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR 5. MOLD FLASH SHALL NOT EXCEED 0.254mm 6. IEDEC PACKAGE DEEDEDBING IS MO.103 - 6. JEDEC PACKAGE REFERENCE IS MO-193 # TYPICAL APPLICATION #### Programmable ±5V Output # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | LTC1663 | Single 10-Bit V <sub>OUT</sub> DAC in SOT-23 | V <sub>CC</sub> = 2.7V to 5.5V, 60μA, Internal Reference, SMBus Interface | | LTC1669 | Single 10-Bit V <sub>OUT</sub> DAC in SOT-23 | V <sub>CC</sub> = 2.7V to 5.5V, 60μA, Internal Reference, I <sup>2</sup> C Interface | | LTC2360-LTC2362/<br>LTC2365-LTC2366 | 12-Bit SAR ADCs in TSOT23-6/TSOT23-8 Packages | 100ksps/250ksps/500ksps/1Msps/3Msps Output Rates | | LTC2450/LTC2452 | 16-Bit Single-Ended/Differential Delta Sigma ADCs | SPI Interface, Tiny DFN Packages, 60Hz Output Rate | | LTC2451/LTC2453 | 16-Bit Single-Ended/Differential Delta Sigma ADCs | I <sup>2</sup> C Interface, Tiny DFN and TSOT23-8 Packages, 60Hz Output Rate | | LTC2600/LTC2610/LTC2620 | Octal 16-/14-/12-Bit V <sub>OUT</sub> DACs in 16-Lead SSOP | 250µA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface | | LTC2601/LTC2611/LTC2621 | Single 16-/14-/12-Bit V <sub>OUT</sub> DACs in 10-Lead DFN | 300µA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface | | LTC2602/LTC2612/LTC2622 | Dual 16-/14-/12-Bit V <sub>OUT</sub> DACs in 8-Lead MSOP | 300μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output,<br>SPI Serial Interface | | LTC2604/LTC2614/LTC2624 | Quad 16-/14-/12-Bit V <sub>OUT</sub> DACs in 16-Lead SSOP | 250µA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, SPI Serial Interface | | LTC2605/LTC2615/LTC2625 | Octal 16-/14-/12-Bit V <sub>OUT</sub> DACs with I <sup>2</sup> C Interface | 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, I <sup>2</sup> C Interface | | LTC2606/LTC2616/LTC2626 | Single 16-/14-/12-Bit V <sub>OUT</sub> DACs with I <sup>2</sup> C Interface | 270μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, I <sup>2</sup> C Interface | | LTC2609/LTC2619/LTC2629 | Quad 16-/14-/12-Bit V <sub>OUT</sub> DACs with I <sup>2</sup> C Interface | 250μA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output with Separate V <sub>REF</sub> Pins for Each DAC | | LTC2630 | Single 12-/10-/8-Bit V <sub>OUT</sub> DACs with 10ppm/°C<br>Reference in SC70 | 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference,<br>Rail-to-Rail Output, SPI Interface | | LTC2631 | Single 12-/10-/8-Bit I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Reference in ThinSOT | 180µA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference,<br>Selectable External Ref. Mode, Rail-to-Rail Output, I <sup>2</sup> C Interface |