

SEMICONDUCTOR®

August 2008

FDMA1024NZ Dual N-Channel PowerTrench<sup>®</sup> MOSFET

# **20 V, 5.0 A, 54 m**Ω

## Features

- Max  $r_{DS(on)}$  = 54 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 5.0 A
- Max  $r_{DS(on)}$  = 66 m $\Omega$  at  $V_{GS}$  = 2.5 V,  $I_D$  = 4.2 A
- Max r<sub>DS(on)</sub> = 82 mΩ at V<sub>GS</sub> = 1.8 V, I<sub>D</sub> = 2.3 A
- Max r<sub>DS(on)</sub> = 114 mΩ at V<sub>GS</sub> = 1.5 V, I<sub>D</sub> = 2.0 A
- HBM ESD protection level = 1.6 kV (Note 3)
- Low profile 0.8 mm maximum in the new package MicroFET 2x2 mm
- RoHS Compliant



# **General Description**

This device is designed specifically as a single package solution for dual switching requirements in cellular handset and other ultra-portable applications. It features two independent N-Channel MOSFETs with low on-state resistance for minimum conduction losses.

The MicroFET 2X2 package offers exceptional thermal performance for its physical size and is well suited to linear mode applications.



## MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                        | Ratings   | Units       |    |
|-----------------------------------|--------------------------------------------------|-----------|-------------|----|
| V <sub>DS</sub>                   | Drain to Source Voltage                          | 20        | V           |    |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |           | ±8          | V  |
|                                   | Drain Current -Continuous                        | (Note 1a) | 5.0         | ٨  |
| D                                 | -Pulsed                                          |           | 6.0         | A  |
| Р                                 | Power Dissipation                                | (Note 1a) | 1.4         | w  |
| PD                                | Power Dissipation                                | (Note 1b) | 0.7         | vv |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C |

### **Thermal Characteristics**

| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient | (Note 1a) | 86 (Single Operation)  |      |
|---------------------|-----------------------------------------|-----------|------------------------|------|
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1b) | 173 (Single Operation) | °C/W |
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient | (Note 1c) | 69 (Dual Operation)    | C/vv |
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient | (Note 1d) | 151 (Dual Operation)   |      |

## Package Marking and Ordering Information

| Device Marking | Device     | Package      | Reel Size | Tape Width | Quantity   |
|----------------|------------|--------------|-----------|------------|------------|
| 024            | FDMA1024NZ | MicroFET 2X2 | 7 "       | 8 mm       | 3000 units |

| Т                  |
|--------------------|
|                    |
| Ξ                  |
| ⋗                  |
| 2                  |
| N                  |
| ¥                  |
| Z                  |
| Ν                  |
| DMA1024NZ Dual N   |
| Ē                  |
| a                  |
|                    |
| ÷                  |
| <u>Ω</u>           |
| ž                  |
| n E                |
| 5                  |
| <u>e</u>           |
| annel Power Trench |
| ŏ                  |
| ž                  |
| ē                  |
| ٦.                 |
| Ξ.                 |
| ė.                 |
| Ž                  |
| <u>Q</u>           |
| ີສ                 |
| $\sim$             |
| MOSFET             |
| 0                  |
| <u>S</u>           |
| 1                  |
| Ш                  |
|                    |
|                    |

| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$                                       | 20  |     |     | V     |
|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>  | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \ \mu\text{A}$ , referenced to 25 °C                             |     | 19  |     | mV/°C |
| IDSS                                   | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V                               |     |     | 1   | μA    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current                              | $V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V}$                            |     |     | ±10 | μΑ    |
| On Char                                | acteristics                                                 |                                                                             |     |     |     |       |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$                                        | 0.4 | 0.7 | 1.0 | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , referenced to 25 °C                             |     | -3  |     | mV/°C |
|                                        |                                                             | $V_{GS} = 4.5 \text{ V}, \ I_D = 5.0 \text{ A}$                             |     | 37  | 54  | mΩ    |
|                                        | Static Drain to Source On-Resistance                        | $V_{GS} = 2.5 \text{ V}, \ I_D = 4.2 \text{ A}$                             |     | 43  | 66  |       |
| r <sub>DS(on)</sub>                    |                                                             | $V_{GS} = 1.8 \text{ V}, \ I_D = 2.3 \text{ A}$                             |     | 52  | 82  |       |
|                                        |                                                             | $V_{GS} = 1.5 \text{ V}, \ I_D = 2.0 \text{ A}$                             |     | 67  | 114 |       |
|                                        |                                                             | $V_{GS}$ = 4.5 V, $I_{D}$ = 5.0 A, $T_{J}$ = 125 °C                         |     | 51  | 75  |       |
| <b>9</b> FS                            | Forward Transconductance                                    | $V_{DD} = 5 V, I_D = 5.0 A$                                                 |     | 16  |     | S     |
| •                                      | Characteristics                                             |                                                                             |     | 1   | 1   | 1     |
| C <sub>iss</sub>                       | Input Capacitance                                           | $V_{DS} = 10 \text{ V}, \text{ V}_{GS} = 0 \text{ V},$                      |     | 375 | 500 | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                          | f = 1  MHz                                                                  |     | 70  | 95  | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                             |     | 40  | 65  | pF    |
| R <sub>G</sub>                         | Gate Resistance                                             | f = 1 MHz                                                                   |     | 4.3 |     | Ω     |
| Switchin                               | g Characteristics                                           |                                                                             |     |     |     |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                          |                                                                             |     | 5.3 | 11  | ns    |
| t <sub>r</sub>                         | Rise Time                                                   | V <sub>DD</sub> = 10 V, I <sub>D</sub> = 5.0 A                              |     | 2.2 | 10  | ns    |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 $\Omega$                                    |     | 18  | 33  | ns    |
| t <sub>f</sub>                         | Fall Time                                                   |                                                                             |     | 2.3 | 10  | ns    |
| Qg                                     | Total Gate Charge                                           |                                                                             |     | 5.2 | 7.3 | nC    |
| Q <sub>gs</sub>                        | Gate to Source Gate Charge                                  | $V_{GS} = 4.5 \text{ V}, V_{DD} = 10 \text{ V},$<br>$I_{D} = 5.0 \text{ A}$ |     | 0.6 |     | nC    |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               |                                                                             |     | 0.9 |     | nC    |

**Test Conditions** 

Min

Тур

Max

Units

## **Drain-Source Diode Characteristics**

**Electrical Characteristics**  $T_J$  = 25 °C unless otherwise noted

Parameter

Symbol

| I <sub>S</sub>  | Maximum Continuous Drain-Source Diode Forward Current |                                          |   |     | 1.1 | А  |
|-----------------|-------------------------------------------------------|------------------------------------------|---|-----|-----|----|
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage                 | $V_{GS} = 0 V, I_S = 1.1 A$ (Note 2      | ) | 0.7 | 1.2 | V  |
| t <sub>rr</sub> | Reverse Recovery Time                                 | I <sub>F</sub> = 5.0 A, di/dt = 100 A/μs |   | 19  | 35  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge                               | F = 5.0 A, α/α = 100 A/μs 5 10           |   | 10  | nC  |    |



#### Notes:

R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0JA</sub> is determined by the user's board design.
(a) R<sub>0JA</sub> = 86 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5 " x 1.5 " x 0.062 " thick PCB. For single operation.

(b)  $R_{BJA} = 173 \text{ °C/W}$  when mounted on a minimum pad of 2 oz copper. For single operation.

(c)  $R_{\theta JA} = 69 \text{ }^{\circ}\text{C/W}$  when mounted on a 1 in<sup>2</sup> pad of 2 oz copper, 1.5 " x 1.5 " x 0.062 " thick PCB. For dual operation.

(d)  $R_{0JA} = 151 \text{ }^{\circ}\text{C/W}$  when mounted on a minimum pad of 2 oz copper. For dual operation.



2. Pulse Test : Pulse Width < 300 us, Duty Cycle < 2.0 %

3: The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.



FDMA1024NZ Rev.B

www.fairchildsemi.com





FDMA1024NZ Dual N-Channel Power Trench<sup>®</sup> MOSFET

FDMA1024NZ Rev.B





\* EZSWITCH™ and FlashWriter<sup>®</sup> are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Farichild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadver parts of a growing protoning beating and a problem such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Farichild strongly encourages customers to purchase Farichild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Farichild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Farichild is committed to committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### **PRODUCT STATUS DEFINITIONS** Definition of Terms

| Datasheet Identification     | Product Status        | Definition                                                                                                                                                                                          |
|------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information          | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary First Production |                       | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed     | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                     | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild<br>Semiconductor. The datasheet is for reference information only.                                                 |