## **Power MOSFET** ## 40 V, Single N-Channel, 101 A DPAK ## **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - MSL 1/260°C - AEC O101 Qualified - 100% Avalanche Tested - Pb-Free Devices ### **Applications** - CPU Power Delivery - DC-DC Converters - Motor Driver ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Param | Symbol | Value | Unit | | | |-------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|----------------------|-------|---| | Drain-to-Source Voltage | V <sub>DSS</sub> | 40 | V | | | | Gate-to-Source Voltage | | | V <sub>GS</sub> | ±20 | V | | Continuous Drain Cur- | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 101 | Α | | rent (R <sub>θJC</sub> ) (Note 1) | T <sub>C</sub> = 85°C | | | 78 | | | Power Dissipation ( $R_{\theta JC}$ ) (Note 1) | Steady | T <sub>C</sub> = 25°C | $P_{D}$ | 93.75 | W | | Continuous Drain Cur- | State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 16.4 | Α | | rent (R <sub>θJA</sub> ) (Note 1) | | T <sub>A</sub> = 85°C | | 12.7 | | | Power Dissipation $(R_{\theta JA})$ (Note 1) | | T <sub>A</sub> = 25°C | $P_{D}$ | 2.5 | W | | Pulsed Drain Current | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub> | 300 | Α | | Current Limited by Packa | age | T <sub>A</sub> = 25°C | I <sub>DmaxPkg</sub> | 45 | Α | | Operating Junction and | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | | | Source Current (Body Di | Is | 50 | Α | | | | Drain to Source dV/dt | dV/dt | 6.0 | V/ns | | | | Single Pulse Drain-to-S<br>ergy ( $V_{DD}$ = 32 V, $V_{GS}$ =<br>L = 0.3 mH, $I_{L(pk)}$ = 40 A | E <sub>AS</sub> | 240 | mJ | | | | Lead Temperature for So (1/8" from case for 10 s) | T <sub>L</sub> | 260 | °C | | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ## ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | | |----------------------|------------------------|----------------|--| | 40 V | 4.4 mΩ @ 10 V | 101 A | | | | 7.8 m $\Omega$ @ 5.0 V | 50 A | | CASE 369C DPAK (Bent Lead) STYLE 2 # MARKING DIAGRAMS & PIN ASSIGNMENT Y = Year WW = Work Week 5802N = Device Code G = Pb-Free Package ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. 1 ## THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|----------------|-------|------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 1.6 | °C/W | | Junction-to-Ambient - Steady State (Note 1) | $R_{ heta JA}$ | 60 | | | Junction-to-Ambient - Steady State (Note 2) | $R_{ hetaJA}$ | 105 | | ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | <u> </u> | | | | | 1 | 1 | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 10 μA | | 40 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 40 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V. | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | $V_{GS} = 0 V$ ,<br>$V_{DS} = 40 V$ | T <sub>J</sub> = 150°C | | | 50 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V, V_{GS}$ | = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D}$ | = 250 μΑ | 1.5 | | 3.5 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 7.4 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I | <sub>O</sub> = 50 A | | 3.6 | 4.4 | mΩ | | | | $V_{GS} = 5.0 \text{ V}, I_D = 50 \text{ A}$ | | | 6.5 | 7.8 | 1 | | Forward Transconductance | gFS | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15 A | | | 16.8 | | S | | CHARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>iss</sub> | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 12 \text{ V}$ | | | 5300 | | pF | | Output Capacitance | C <sub>oss</sub> | | | | 850 | | 7 | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 550 | | 1 | | Input Capacitance | C <sub>iss</sub> | $V_{GS} = 0 \text{ V, } f = 1.0 \text{ MHz,}$ | | | 5025 | | pF | | Output Capacitance | C <sub>oss</sub> | $V_{DS} = 2$ | o V | | 580 | | 7 | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 400 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 75 | 100 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | V <sub>GS</sub> = 10 V, V <sub>E</sub> | <sub>ns</sub> = 15 V, | | 6.0 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | $I_{D} = 50 \text{ A}$ | | | 18 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 15 | | 1 | | SWITCHING CHARACTERISTICS (Not | e 4) | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{GS}$ = 10 V, $V_{DS}$ = 20 V, $I_D$ = 50 A, $R_G$ = 2.0 $\Omega$ | | | 14 | | ns | | Rise Time | t <sub>r</sub> | | | | 52 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 39 | | 1 | | Fall Time | t <sub>f</sub> | | | | 8.5 | | 1 | Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu. Surface-mounted on FR4 board using the minimum recommended pad size. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | | | • | | | | | | | |------------------------------------|-----------------|------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|--| | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | | | DRAIN-SOURCE DIODE CHARACTERISTICS | | | | | | | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 50 A | T <sub>J</sub> = 25°C | | 0.9 | 1.2 | V | | | | | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 20 A | T <sub>J</sub> = 25°C | | 0.8 | 1.0 | | | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, dIs/dt} = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 50 \text{ A}$ | | | 25 | | ns | | | Charge Time | ta | | | | 15 | | 1 | | | Discharge Time | tb | | | | 10 | | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 15 | | nC | | $V_{DS} \ge 10 \text{ V}$ $V_{DS}$ Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Drain Current Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current ## **ORDERING INFORMATION** | Order Number | Package | Shipping <sup>†</sup> | |--------------|-------------------|-----------------------| | NTD5802NT4G | DPAK<br>(Pb-Free) | 2500/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS #### **DPAK** CASE 369C-01 **ISSUE 0** ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIM | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.235 | 0.245 | 5.97 | 6.22 | | | В | 0.250 | 0.265 | 6.35 | 6.73 | | | С | 0.086 | 0.094 | 2.19 | 2.38 | | | D | 0.027 | 0.035 | 0.69 | 0.88 | | | E | 0.018 | 0.023 | 0.46 | 0.58 | | | F | 0.037 | 0.045 | 0.94 | 1.14 | | | G | 0.180 | BSC | 4.58 BSC | | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | | J | 0.018 | 0.023 | 0.46 | 0.58 | | | K | 0.102 | 0.114 | 2.60 | 2.89 | | | L | 0.090 | BSC | 2.29 | BSC | | | R | 0.180 | 0.215 | 4.57 | 5.45 | | | S | 0.025 | 0.040 | 0.63 | 1.01 | | | U | 0.020 | | 0.51 | | | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | | 7 | 0 155 | | 3 93 | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) as Solitude services are injected in an expectation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative