# 32-Tap Digitally Programmable Potentiometer (DPP™) with Buffered Wiper #### **FEATURES** - 32-position linear taper potentiometer - Non-volatile EEPROM wiper storage; buffered wiper - Low power CMOS technology - Single supply operation: 2.5 V 6.0 V - Increment up/down serial interface - Resistance values: 10 kΩ, 50 kΩ and 100 kΩ - Available in PDIP, SOIC, TSSOP and MSOP packages #### **APPLICATIONS** - Automated product calibration - Remote control adjustments - Offset, gain and zero control - Tamper-proof calibrations - Contrast, brightness and volume controls - Motor controls and feedback systems - Programmable analog functions For Ordering Information details, see page 10. #### DESCRIPTION The CAT5112 is a single digitally programmable potentiometer (DPPTM) designed as a electronic replacement for mechanical potentiometers. Ideal for automated adjustments on high volume production lines, they are also well suited for applications where equipment requiring periodic adjustment is either difficult to access or located in a hazardous or remote environment. The CAT5112 contains a 32-tap series resistor array connected between two terminals R<sub>H</sub> and R<sub>L</sub>. An up/down counter and decoder that are controlled by three input pins, determines which tap is connected to the wiper, R<sub>WB</sub>. The CAT5112 wiper is buffered by an op amp that operates rail to rail. The wiper setting, stored in non-volatile memory, is not lost when the device is powered down and is automatically recalled when power is returned. The wiper can be adjusted to test new system values without effecting the stored setting. Wiper-control of the CAT5112 is accomplished with three input control pins, CS, U/D, and INC. The INC input increments the wiper in the direction which is determined by the logic state of the U/D input. The CS input is used to select the device and also store the wiper position prior to power down. The digitally programmable potentiometer can be used as a buffered voltage divider. For applications where the potentiometer is used as a 2-terminal variable resistor, please refer to the CAT5114. The buffered wiper of the CAT5112 is not compatible with that application. #### **FUNCTIONAL DIAGRAM** **Electronic Potentiometer Implementation** #### **PIN CONFIGURATION** #### PDIP 8-Lead (L) SOIC 8 Lead (V) MSOP 8 Lead (Z) #### TSSOP 8 Lead (Y) | 1 | 8 | $R_{L}$ | |---|--------|----------------| | 2 | 7 | $R_{WB}$ | | 3 | 6 | GND | | 4 | 5 | $R_{\text{H}}$ | | | 2<br>3 | 2 7<br>3 6 | ## **PIN DESCRIPTION** INC: Increment Control Input The $\bar{I}\bar{N}\bar{C}$ input (on the falling edge) moves the wiper in the up or down direction determined by the condition of the U/ $\bar{D}$ input. U/D: Up/Down Control Input The U/D input controls the direction of the wiper movement. When in a high state and $\overline{CS}$ is low, any high-to-low transition on $\overline{INC}$ will cause the wiper to move one increment toward the $R_H$ terminal. When in a low state and $\overline{CS}$ is low, any high-to-low transition on $\overline{INC}$ will cause the wiper to move one increment towards the $R_L$ terminal. R<sub>H</sub>: High End Potentiometer Terminal $R_{\text{H}}$ is the high end terminal of the potentiometer. It is not required that this terminal be connected to a potential greater than the $R_{\text{L}}$ terminal. Voltage applied to the $R_{\text{H}}$ terminal cannot exceed the supply voltage, $V_{\text{CC}}$ or go below ground, GND. **R**<sub>WB</sub>: Wiper Potentiometer Terminal (Buffered) R<sub>WB</sub> is the buffered wiper terminal of the potentiometer. Its position on the resistor array is controlled by the control inputs, INC, U/D and CS. R<sub>L</sub>: Low End Potentiometer Terminal $R_{\rm L}$ is the low end terminal of the potentiometer. It is not required that this terminal be connected to a potential less than the $R_{\rm H}$ terminal. Voltage applied to the $R_{\rm L}$ terminal cannot exceed the supply voltage, $V_{\rm CC}$ or go below ground, GND. $R_{\rm L}$ and $R_{\rm H}$ are electrically interchangeable. CS: Chip Select The chip select input is used to activate the control input of the CAT5112 and is active low. When in a #### PIN DESCRIPTIONS | Name | Function | |-----------------|-----------------------------| | ĪNČ | Increment Control | | U/D | Up/Down Control | | R <sub>H</sub> | Potentiometer High Terminal | | GND | Ground | | R <sub>WB</sub> | Buffered Wiper Terminal | | R <sub>L</sub> | Potentiometer Low Terminal | | ČŠ | Chip Select | | V <sub>CC</sub> | Supply Voltage | high state, activity on the INC and U/D inputs will not affect or change the position of the wiper. #### **DEVICE OPERATION** The CAT5112 operates like a digitally controlled potentiometer with $R_{\rm H}$ and $R_{\rm L}$ equivalent to the high and low terminals and $R_{\rm WB}$ equivalent to the mechanical potentiometer's wiper. There are 32 available tap positions including the resistor end points, $R_{\rm H}$ and $R_{\rm L}$ . There are 31 resistor elements connected in series between the $R_{\rm H}$ and $R_{\rm L}$ terminals. The wiper terminal is connected to one of the 32 taps and controlled by three inputs, $\bar{\rm INC}$ , U/D and CS. These inputs control a five-bit up/down counter whose output is decoded to select the wiper position. The selected wiper position can be stored in nonvolatile memory using the INC and CS inputs. With CS set LOW the CAT5112 is selected and will respond to the U/D and INC inputs. HIGH to LOW transitions on INC wil increment or decrement the wiper (depending on the state of the U/D input and five-bit counter). The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. The value of the counter is stored in nonvolatile memory whenever CS transitions HIGH while the INC input is also HIGH. When the CAT5112 is powered-down, the last stored wiper counter position is maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the counter is set to the value stored. With INC set low, the CAT5112 may be deselected and powered down without storing the current wiper position in nonvolatile memory. This allows the system to always power up to a preset value stored in nonvolatile memory. #### **OPERATION MODES** | INC | ČŠ | U/D | Operation | |-------------|-------------|------|-----------------------------| | High to Low | Low | High | Wiper toward R <sub>H</sub> | | High to Low | Low | Low | Wiper toward R <sub>L</sub> | | High | Low to High | Х | Store Wiper Position | | Low | Low to High | Х | No Store, Return to Standby | | Х | High | Х | Standby | # ABSOLUTE MAXIMUM RATINGS(1) | Parameters | Ratings | Units | |------------------------|------------------------------|-------| | Supply Voltage | | | | V <sub>CC</sub> to GND | -0.5 to +7 | V | | Inputs | | | | ČS to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | ĪN̄C̄ to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | U/D to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | R <sub>H</sub> to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | R <sub>L</sub> to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | R <sub>WB</sub> to GND | -0.5 to V <sub>CC</sub> +0.5 | V | | Parameters | Ratings | Units | |----------------------------------|------------|-------| | Operating Ambient Temperature | | | | Commercial ('C' or Blank suffix) | 0 to 70 | ٥C | | Industrial ('I' suffix) | -40 to +85 | °C | | Junction Temperature | +150 | °C | | Storage Temperature | -65 to 150 | °C | | Lead Soldering (10s max) | +300 | °C | #### **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Test Method | Min | Тур | Max | Units | |-------------------------------------|--------------------|-------------------------------|-----------|-----|-----|--------| | $V_{ZAP}^{(2)}$ | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000 | | | V | | I <sub>LTH</sub> <sup>(2) (3)</sup> | Latch-Up | JEDEC Standard 17 | 100 | | | mA | | $T_DR$ | Data Retention | MIL-STD-883, Test Method 1008 | 100 | | | Years | | N <sub>END</sub> | Endurance | MIL-STD-883, Test Method 1003 | 1,000,000 | | | Stores | #### DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = +2.5 V to +6 V unless otherwise specified #### **Power Supply** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|----------------------------|---------------------------------------------------------------------------------------------------|-----|-----|------|-------| | V <sub>CC</sub> | Operating Voltage Range | | 2.5 | _ | 6 | V | | | Cupply Current (Ingrament) | $V_{CC} = 6 \text{ V}, f = 1 \text{ MHz}, I_{W} = 0$ | _ | _ | 200 | μΑ | | Supply Current (Incr | Supply Current (Increment) | $V_{CC} = 6 \text{ V}, f = 250 \text{ kHz}, I_W = 0$ | _ | _ | 100 | μΑ | | | Cupply Current (Mrite) | Programming, V <sub>CC</sub> = 6 V | _ | _ | 1000 | μΑ | | I <sub>CC2</sub> | Supply Current (Write) | V <sub>CC</sub> = 3 V | _ | _ | 500 | μΑ | | I <sub>SB1</sub> <sup>(3)</sup> | Supply Current (Standby) | $\overline{CS} = V_{CC} - 0.3 \text{ V}$<br>U/D, $\overline{INC} = V_{CC} - 0.3 \text{ V}$ or GND | _ | 75 | 150 | μΑ | - (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. - (2) This parameter is tested initially and after a design or process change that affects the parameter. - (3) Latch-up protection is provided for stresses up to 100mA on address and data pins from -1 V to $V_{CC}$ + 1 V - (4) $I_W =$ source or sink - (5) These parameters are periodically sampled and are not 100% tested. # **Logic Inputs** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-------------------------------|-------------------------------------------------------|-----------------------|-----|-----------------------|-------| | I <sub>IH</sub> | Input Leakage Current | $V_{IN} = V_{CC}$ | _ | _ | 10 | μΑ | | $I_{\rm IL}$ | Input Leakage Current | $V_{IN} = 0 V$ | _ | _ | -10 | μΑ | | V <sub>IH1</sub> | TTL High Level Input Voltage | $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ | 2 | _ | V <sub>CC</sub> | V | | V <sub>IL1</sub> | TTL Low Level Input Voltage | $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$ | 0 | _ | 0.8 | V | | V <sub>IH2</sub> | CMOS High Level Input Voltage | 2.5 V ≤ V <sub>CC</sub> ≤ 6 V | V <sub>CC</sub> x 0.7 | _ | V <sub>CC</sub> + 0.3 | V | | V <sub>IL2</sub> | CMOS Low Level Input Voltage | 2.5 V ≥ V <sub>CC</sub> ≥ 0 V | -0.3 | _ | V <sub>CC</sub> x 0.2 | V | ## **Potentiometer Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|-------------------------------|-------------------------------------------------------------------|---------------------|--------|---------------------|--------| | | | -10 Device | | 10 | | | | R <sub>POT</sub> | Potentiometer Resistance | -50 Device | | 50 | | kΩ | | | | -00 Device | | 100 | | | | | Pot. Resistance Tolerance | | | | ±20 | % | | $V_{RH}$ | Voltage on R <sub>H</sub> pin | | 0 | | V <sub>cc</sub> | V | | $V_{RL}$ | Voltage on R <sub>L</sub> pin | | 0 | | V <sub>cc</sub> | V | | | Resolution | | | 1 | | % | | INL | Integral Linearity Error | I <sub>W</sub> ≤ 2 μA | | 0.5 | 1 | LSB | | DNL | Differential Linearity Error | I <sub>W</sub> ≤ 2 μA | | 0.25 | 0.5 | LSB | | R <sub>OUT</sub> | Buffer Output Resistance | $0.05V_{CC} \le V_{WB} \le 0.95V_{CC},$<br>$V_{CC} = 5 \text{ V}$ | | | 1 | Ω | | I <sub>OUT</sub> | Buffer Output Current | $0.05V_{CC} \le V_{WB} \le 0.95V_{CC},$<br>$V_{CC} = 5 \text{ V}$ | | | 3 | mA | | TC <sub>RPOT</sub> | TC of Pot Resistance | | | 300 | | ppm/°C | | TC <sub>RATIO</sub> | Ratiometric TC | | | 20 | | ppm/°C | | $C_{RH}/C_{RL}/C_{RW}$ | Potentiometer Capacitances | | | 8/8/25 | | pF | | fc | Frequency Response | Passive Attenuator, 10kΩ | | 1.7 | | MHz | | $V_{WB(SWING)}$ | Output Voltage Range | $I_{OUT} \le 100 \ \mu A, \ V_{CC} = 5 \ V$ | 0.01V <sub>CC</sub> | | 0.99V <sub>CC</sub> | | #### **AC CONDITIONS OF TEST** | V <sub>CC</sub> Range | 2.5V ≤ V <sub>CC</sub> ≤ 6V | |---------------------------|-----------------------------| | Input Pulse Levels | $0.2V_{CC}$ to $0.7V_{CC}$ | | Input Rise and Fall Times | 10 ns | | Input Reference Levels | 0.5V <sub>CC</sub> | #### **AC OPERATING CHARACTERISTICS** $V_{CC}$ = +2.5 V to +6.0 V, $V_H$ = $V_{CC}$ , $V_L$ = 0 V, unless otherwise specified | Symbol | Parameter | Min | Typ <sup>(1)</sup> | Max | Units | |------------------------------------------------|--------------------------------|-----|--------------------|-----|-------| | t <sub>Cl</sub> | CS to INC Setup | 100 | _ | _ | ns | | t <sub>DI</sub> | U/D to ĪNC Setup | 50 | _ | _ | ns | | t <sub>ID</sub> | U/D to ĪNC Hold | 100 | _ | _ | ns | | t <sub>IL</sub> | INC LOW Period | 250 | _ | _ | ns | | t <sub>IH</sub> | ĪNČ HIGH Period | 250 | - | _ | ns | | t <sub>IC</sub> | ĪNC Inactive to CS Inactive | 1 | _ | _ | μs | | t <sub>CPH</sub> | CS Deselect Time (NO STORE) | 100 | _ | _ | ns | | t <sub>CPH</sub> | CS Deselect Time (STORE) | 10 | _ | _ | ms | | t <sub>IW</sub> | ĪNC to V <sub>OUT</sub> Change | _ | 1 | 5 | μs | | t <sub>CYC</sub> | ĪNČ Cycle Time | 1 | _ | _ | μs | | t <sub>R</sub> , t <sub>F</sub> <sup>(2)</sup> | ĪNČ Input Rise and Fall Time | _ | _ | 500 | μs | | t <sub>PU</sub> <sup>(2)</sup> | Power-up to Wiper Stable | _ | _ | 1 | ms | | t <sub>WR</sub> | Store Cycle | _ | 5 | 10 | ms | # A.C. TIMING - (1) Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. - (2) This parameter is periodically sampled and not 100% tested. - (3) MI in the A.C. Timing diagram refers to the minimum incremental change in the W output due to a change in the wiper position. # **PACKAGE OUTLINE DRAWINGS** # PDIP 8-Lead 300 mil (L) (1)(2) | SYMBOL | MIN | МОМ | MAX | |--------|------|----------|-------| | Α | | | 5.33 | | A1 | 0.38 | | | | A2 | 2.92 | 3.30 | 4.95 | | b | 0.36 | 0.46 | 0.56 | | b2 | 1.14 | 1.52 | 1.78 | | С | 0.20 | 0.25 | 0.36 | | D | 9.02 | 9.27 | 10.16 | | Е | 7.62 | 7.87 | 8.25 | | е | | 2.54 BSC | | | E1 | 6.10 | 6.35 | 7.11 | | eB | 7.87 | | 10.92 | | L | 2.92 | 3.30 | 3.80 | **TOP VIEW** For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. 6 - (1) All dimensions are in millimeters. - (2) Complies with JEDEC Specification MS-001. # SOIC 8-LEAD Narrow Body (150 mil) (V) (1)(2) | А | 1.35 | | 1.75 | |----|------|----------|------| | A1 | 0.10 | | 0.25 | | b | 0.33 | | 0.51 | | С | 0.19 | | 0.25 | | D | 4.80 | | 5.00 | | Е | 5.80 | | 6.20 | | E1 | 3.80 | | 4.00 | | е | | 1.27 BSC | | | h | 0.25 | | 0.50 | | L | 0.40 | · | 1.27 | | θ | 0° | | 8° | | | | | | NOM MAX MIN SYMBOL **TOP VIEW** **END VIEW** For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - $\hbox{(1)} \quad \hbox{All dimensions are in millimeters. Angles in degrees.} \\$ - (2) Complies with JEDEC Specification MS-012. # TSSOP 8-Lead (Y) (1)(2) | SYMBOL | MIN | NOM | MAX | |--------|----------|----------|------| | А | | | 1.20 | | A1 | 0.05 | | 0.15 | | A2 | 0.80 | 0.90 | 1.05 | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 2.90 | 3.00 | 3.10 | | E | 6.30 | 6.40 | 6.50 | | E1 | 4.30 | 4.40 | 4.50 | | е | | 0.65 BSC | | | L | 1.00 REF | | | | L1 | 0.50 | 0.60 | 0.75 | | θ1 | 0° | | 8° | **TOP VIEW** For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC Standard MO-153 # MSOP 8-Lead (Z) (1)(2) | SYMBOL | MIN | NOM | MAX | |--------|----------|----------|------| | Α | | | 1.10 | | A1 | 0.05 | 0.10 | 0.15 | | A2 | 0.75 | 0.85 | 0.95 | | b | 0.22 | | 0.38 | | С | 0.13 | | 0.23 | | D | 2.90 | 3.00 | 3.10 | | Е | 4.80 | 4.90 | 5.00 | | E1 | 2.90 | 3.00 | 3.10 | | е | 0.65 BSC | | | | L | 0.40 | 0.60 | 0.80 | | L1 | | 0.95 REF | | | L2 | 0.25 BSC | | | | θ | 0° | | 6° | #### **END VIEW** - (1) All dimensions are in millimeters. Angles in degrees. - (2) Complies with JEDEC Specification MS-187. #### **EXAMPLE OF ORDERING INFORMATION** #### ORDERING INFORMATION | Orderable Part Number | Resistance (kΩ) | Package-Pins | Lead Finish (4) | |-----------------------|-----------------|--------------|-----------------| | CAT5112LI-10-G | 10 | | | | CAT5112LI-50-G | 50 | PDIP-8 | | | CAT5112LI-00-G | 100 | | | | CAT5112VI-10-GT3 | 10 | | | | CAT5112VI-50-GT3 | 50 | SOIC-8 | | | CAT5112VI-00-GT3 | 100 | | NiPdAu | | CAT5112YI-10-GT3 | 10 | | INIFUAU | | CAT5112YI-50-GT3 | 50 | TSSOP-8 | | | CAT5112YI-00-GT3 | 100 | | | | CAT5112ZI-10-GT3 | 10 | | | | CAT5112ZI-50-GT3 | 50 | MSOP-8 | | | CAT5112ZI-00-GT3 | 100 | | | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All packages are RoHS-compliant (Lead-free, Halogen-free). - (2) The standard lead finish is NiPdAu. - (3) This device used in the above example is a CAT5112VI-10-GT3 (SOIC, Industrial Temperature, 10 kΩ, NiPdAu, Tape & Reel). - (4) For Matte-Tin finish, contact factory. #### **REVISION HISTORY** | Date | Rev. | Description | |-----------|------|----------------------------------------------------------------------------------------------------| | 10-Mar-07 | J | Updated Potentiometer Parameters | | 29-Mar-04 | K | Change Green Package marking for SOIC from W to V | | 12-Apr-04 | L | Update Reel Ordering Information | | 04-Jun-07 | М | Add Package Outline Drawings Update Example of Ordering Information Add MD- to the Document Number | | 20-Nov-08 | N | Update Package Outline Drawings Change logo and fine print to ON Semiconductor | | 10-Jul-09 | 0 | Update Ordering Information table | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Phone:** 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax:** 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center: Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative