- Two Independent Controllers for Regulation of:
  - Fixed 2.5-V and an Adjustable Output
  - ±2% (Max) Regulation Across
     Temperature and Load (1 mA to 3 A)
- Adjustable Output Can Be Set Via an External Reference Pin, Allowing for the Creation of a Tracking Regulator
- Great Design Flexibility With Minimal External Components
- Applications: High-Current, Low-Dropout Regulators for:
  - DDR/RDRAM Memory Termination
  - Motherboards
  - Chipset I/O
  - GTLP Termination

# DOR PW PACKAGE (TOP VIEW) DRV\_V<sub>ADJ</sub> 1 8 V<sub>CC</sub> SEN\_V<sub>ADJ</sub> 2 7 DRV\_V<sub>25</sub> V<sub>REF</sub> 3 6 SEN\_V<sub>25</sub> GND 4 5 NC

NC - No internal connection

#### description/ordering information

The LFC789D25-ADJ is a dual linear FET controller that simplifies the design of dual power supplies. The device consists of two independent controllers, each of which drives an external MOSFET to implement a low-dropout regulator. One controller is programmed to regulate a fixed 2.5-V output, while the second controller can be programmed to regulate any desired output voltage via a reference input pin, allowing for the creation of a tracking regulator often needed for termination schemes. And because heating effects of the external FETs easily can be isolated from the controllers, the controllers can regulate the output voltages to a maximum tolerance of  $\pm 2\%$  across temperature and load.

The LFC789D25-ADJ allows designers a great deal of flexibility in selecting external components and topology to implement their specific power-supply needs. With appropriate heat sinking, the designer can build a regulator with as much current capability as allowed by the external MOSFET and power supply. And, because the dropout of the regulator is simply the product of the R<sub>DS(on)</sub> of the external power MOSFET and the load current, very low dropout can be achieved via proper selection of the power MOSFET.

Packaged in 8-pin SOIC and space-saving TSSOP, the LFC789D25-ADJ is characterized for operation from 0°C to 70°C.

#### ORDERING INFORMATION

| TA          | PACKAGE <sup>†</sup> |              | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|-------------|----------------------|--------------|--------------------------|---------------------|--|
|             | SOIC (D)             | Tube of 75   | LFC789D25-ADJCD          | KADAC               |  |
| 0°C to 70°C |                      | Reel of 2500 | LFC789D25-ADJCDR         | KADAC               |  |
|             | TSSOP (PW)           | Tube of 150  | LFC789D25-ADJCPW         | KADAC               |  |
|             |                      | Reel of 2000 | LFC789D25-ADJCPWR        | KADAC               |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS565 - MARCH 2003

# functional block diagram



## PIN DESCRIPTION

| PIN | PIN NAME             | PIN FUNCTION                                                                                                |  |  |  |
|-----|----------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | DRV_V <sub>ADJ</sub> | Output of adjustable controller. Drives gate(s) of FET(s) to output user-programmable voltage (VADJ)        |  |  |  |
| 2   | SEN_V <sub>ADJ</sub> | Sense input of adjustable controller. Senses changes in V <sub>ADJ</sub>                                    |  |  |  |
| 3   | V <sub>REF</sub>     | Input pin used to program V <sub>ADJ</sub> , allowing V <sub>ADJ</sub> to track changes in V <sub>REF</sub> |  |  |  |
| 4   | GND                  | Ground                                                                                                      |  |  |  |
| 5   | NC                   | No connection                                                                                               |  |  |  |
| 6   | SEN_V <sub>25</sub>  | Sense Input of 2.5-V controller. Senses changes in 2.5-V supply                                             |  |  |  |
| 7   | DRV_V <sub>25</sub>  | Output of 2.5-V controller. Drives gate(s) of FET(s) to output fixed 2.5 V                                  |  |  |  |
| 8   | VCC                  | Power supply for device                                                                                     |  |  |  |

# typical application circuit



Figure 1.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                       | 18 V           |
|------------------------------------------------------------------------------------|----------------|
| Input voltage range, V <sub>REF</sub> , SEN_V <sub>ADJ</sub> , SEN_V <sub>25</sub> |                |
| Package thermal impedance, θ <sub>JA</sub> (see Notes 2 and 3): D package          | 97°C/W         |
| PW package                                                                         | 149°C/W        |
| Operating virtual junction temperature, T <sub>J</sub>                             | 150°C          |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                       | 260°C          |
| Storage temperature range, T <sub>stq</sub>                                        | −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to the network ground terminal.

- 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can impact reliability.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.

# recommended operating conditions

|     |                                | MIN | MAX | UNIT |
|-----|--------------------------------|-----|-----|------|
| Vcc | Supply voltage                 | 9   | 16  | V    |
| TA  | Operating free-air temperature | 0   | 70  | °C   |



# LFC789D25-ADJ DUAL LINEAR FET CONTROLLER

SLLS565 - MARCH 2003

# electrical characteristics, $V_{\mbox{CC}}$ = 12 V $\pm 5\%,\,T_{\mbox{A}}$ = 25°C (unless otherwise noted)

|                                  | PARAM                                  | ETER                                            | TEST CONDITIONS                                                                                            | TA            | MIN              | TYP                       | MAX  | UNIT |
|----------------------------------|----------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------|------------------|---------------------------|------|------|
| Sense                            | I <sub>SEN_VADJ</sub>                  | V <sub>ADJ</sub> sense-pin current              |                                                                                                            |               |                  | -20                       |      | nA   |
|                                  |                                        |                                                 |                                                                                                            | Full range    |                  |                           | -500 |      |
|                                  | l V conce nin current                  | V <sub>25</sub> sense-pin current               | V <sub>25</sub> = 2.5 V                                                                                    |               |                  | 125                       |      | μΑ   |
|                                  | SEN_V <sub>25</sub>                    | v <sub>25</sub> sense-pin current               |                                                                                                            | Full range    |                  |                           | 500  |      |
|                                  | V <sub>DRV</sub> [                     | Driver output voltage                           | I <sub>DRV</sub> = 0                                                                                       |               | VCC              |                           |      | V    |
|                                  |                                        |                                                 |                                                                                                            |               | -1.5             |                           |      |      |
| Driver                           |                                        |                                                 |                                                                                                            | Full range    | VCC-3            |                           |      |      |
|                                  | I <sub>DRV</sub> Driver output current | Driver output ourrent                           | V <sub>DRV</sub> = 4 V,<br>V <sub>SEN</sub> = 0.8 V <sub>OUT</sub> (nom)                                   |               |                  | 10                        |      | mA   |
|                                  |                                        | Driver output current                           |                                                                                                            | Full range    | 5                |                           |      |      |
| Deference                        |                                        | I <sub>VREF</sub> Pin current, V <sub>REF</sub> |                                                                                                            |               |                  | -20                       | -250 | nA   |
| Reference                        | I I <sub>VREF</sub>                    |                                                 |                                                                                                            | Full range    |                  |                           | -500 |      |
|                                  |                                        | V <sub>25</sub> output voltage                  | IOUT = 1 mA to 3 A,                                                                                        | 2.5           |                  |                           |      |      |
| Output regulation (see Figure 1) |                                        | regulation $V_{PWR} = 3.3 V \pm 10\%$           | $V_{PWR} = 3.3 V \pm 10\%$                                                                                 | Full range    | 2.45             | 2.5                       | 2.55 | V    |
|                                  |                                        | V                                               | I <sub>OUT</sub> = 1 mA to 2 A,<br>V <sub>PWR</sub> = 3.3 V ±10%,<br>V <sub>REF</sub> = V <sub>25</sub> /2 |               |                  | VREF                      |      |      |
| , 0                              | VADJ output voltage regulation         | Full range                                      |                                                                                                            | 0.98×<br>VREF | V <sub>REF</sub> | 1.02×<br>V <sub>REF</sub> |      |      |
| Supply                           | ICC Supply cu                          | 1_                                              |                                                                                                            |               |                  | 2                         |      | mA   |
|                                  |                                        | Supply current                                  |                                                                                                            | Full range    |                  |                           | 2.5  |      |

SLLS565 - MARCH 2003

#### **APPLICATION INFORMATION**

#### **FUNCTIONAL DESCRIPTION**

A linear voltage regulator can be broken down into four essential building blocks: a pass transistor, a voltage reference, a feedback network, and a control circuit to drive the pass element, based on the comparison between the output voltage (as sampled by the feedback network) and the voltage reference. With the exception of the pass transistor, the LFC789D25-ADJ provides the other three building blocks needed. Thus, with minimal external components and low overall solution cost, a designer can create two independent, tightly regulated output voltages capable of delivering high currents in excess of 3 A (as limited by the external pass transistor). One output is fixed at 2.5 V. The other output can be adjusted to any desired voltage via an externally applied signal to the V<sub>REF</sub> pin. Because the output of the regulator always tracks any changes to this V<sub>REF</sub> pin, it is relatively easy to implement a tracking regulator. See the *typical application circuit* (Figure 1).

#### internal reference

The fixed 2.5-V output controller uses an internal temperature-compensated bandgap reference centered at 1.2 V. Its tolerance is designed to be <±2% over the specified temperature range, which, when coupled with the low offset of the driver circuit, allows the 2.5-V output to have a tolerance of 2% over the specified temperature range and full load.

#### external reference pin (V<sub>REF</sub>)

For the adjustable output controller, the V<sub>REF</sub> pin allows great flexibility for the designer. Taking a simple resistor divider tied to an external voltage source and connecting the divider to the V<sub>REF</sub> pin allows the controller to regulate an output voltage that is some fraction of the external voltage source. And, because any changes in the external voltage source are sensed by the voltage divider, the regulated output tracks those changes.

If a tracking regulator is not desired, a fixed voltage can be achieved by applying a constant voltage to the V<sub>REF</sub> pin. This signal can be provided by a simple device such as the economical TL431 adjustable shunt regulator.

The  $V_{REF}$  pin typically *sources* a current of 20 nA and, as such, has a minimal loading effect on the resistor divider or the shunt regulator. The accuracy of the adjustable output depends on the accuracy of the signal applied to the  $V_{REF}$  pin. Using high-precision resistors or a TL431A (1% output tolerance) helps achieve good accuracy.

#### feedback network (SENSE pins)

The 2.5-V controller senses the output voltage via the  $SEN_{25}$  pin. This pin is tied to an internal resistor divider that essentially halves the sensed output voltage and feeds it back to the controller for comparison to the internal bandgap reference.

For the adjustable output controller, the SEN\_ $V_{ADJ}$  pin provides direct feedback of the output voltage to the controller for comparison to the externally applied  $V_{REF}$  signal.

#### controller/driver

Both drivers are essentially error amplifiers that can output a worst-case minimum of 9 V (10.5 V at  $25^{\circ}$ C) when the LFC789D25-ADJ is powered by 12 V. This allows the controllers to regulate a large range of output voltages, as limited by the threshold voltages of the external NMOS. Both drivers sample the output voltage via a SEN pin. For the adjustable version, this SEN pin typically *sources* a current of 20 nA and, thus, has minimal loading on the output voltage. For the 2.5-V version, this SEN pin *sinks* a current about 125  $\mu$ A (including the currents through the internal resistor divider); this results in minimal loading on the output voltage.

Although not tested, both of these controllers are designed with very low offset (typically less than 4 mV), resulting in very accurate control of the drive signals.



#### APPLICATION INFORMATION

#### MOSFET SELECTION: BENEFITS OF NMOS PASS ELEMENTS REVISITED

A great benefit of having an external pass element is that the control circuitry can be powered by a separate supply ( $V_{CC}$ ), other than the one used as the input to the pass element ( $V_{PWR}$ ). This feature allows the use of an NMOS pass element, which requires a positive  $V_{GS} > V_T$  for operation. With a separate  $V_{CC}$  pin to the controller, the voltage at the gate of the NMOS readily can exceed the voltage at the drain; thus,  $V_{GS}$  easily can exceed  $V_{DS} + V_T$ , allowing the NMOS to operate in the triode region ( $V_{DS} \ge V_{GS} - V_T$ ). In the triode region,  $V_{DS}$  can be very small, thus achieving very low dropout.

The external NMOS selected for the pass transistor has significant impact on the overall characteristics of the regulator, as discussed in the following paragraphs.

#### Maximum output current

A benefit of an external pass element is that the designer can size the NMOS to comfortably sustain the maximum I<sub>OUT</sub> expected. This allows great flexibility, along with cost and space savings, because each regulator has its pass element tailored to its individual needs. In addition, using a NMOS pass element allows for smaller size (and subsequently, lower cost) than a PMOS element for the same current-carrying ability.

#### Dropout

Choosing an NMOS with very low  $R_{DS(on)}$  characteristics provides the regulator with very low dropout because dropout will be  $\sim I_{OUT} \times R_{DS(on)}$ . This lower dropout also results in better efficiency and lower heat dissipation in the pass element for a given  $I_{OUT}$ .

#### Maximum programmable output voltage and nmos threshold voltage, V<sub>T</sub>

The maximum output voltage that can be regulated by the programmable regulator depends on the device's power supply ( $V_{CC}$ ) and threshold voltage ( $V_T$ ) of the NMOS. With the drive voltage tied to the gate and  $V_{OUT}$  connected to the source of the NMOS, a minimum  $V_{GS} = V_T$  must be maintained in order to maintain the n-channel inversion layer. The maximum  $V_{OUT}$  is calculated as follows:

$$V_{OUT} = V_S = V_G - V_T$$

With  $V_{CC}$  = 12 V and a corresponding worst-case gate drive voltage of 9 V, the highest achievable  $V_{OUT}$  = 9 V - V<sub>T</sub>.

# Stability

A quality of the old npn regulators was their inherent stability for almost any type of load conditions and output capacitors. An NMOS regulator has the same benefit. Thus, capacitor selection and equivalent-series-resistance (ESR) values are not needed for stability, but still should be chosen properly for best transient response (see below).

#### capacitor selection

C<sub>out</sub>: Although a minimum capacitance is not needed for stability with an NMOS pass device, higher capacitance values improve transient response. In addition, low-ESR capacitors also help transient response. Tantalum or aluminum electrolytics can be used for bulk capacitances, while ceramic bypass capacitors can be used to decouple high-frequency transients due to their low ESL (equivalent series inductance).

 $C_{in}$ : Input capacitors placed at the drain of the NMOS pass transistor ( $V_{PWR}$ ) help improve the overall transient response by suppressing surges in  $V_{PWR}$  during fast load changes. Low-ESR tantalum or aluminum electrolytic capacitors can be used; higher capacitance values improve transient response. A 0.1- $\mu$ F ceramic capacitor can be placed at the  $V_{CC}$  pin of the LFC789D25-ADJ to provide bypassing.



SLLS565 - MARCH 2003

#### **APPLICATION INFORMATION**

## layout

Another benefit of a separate controller and pass element is that the heat dissipated in the external NMOS can be well isolated from the controller, which has very low power dissipation. Both of these factors allow the bandgap reference and control circuitry to operate over a more stable temperature range, resulting in very good accuracy over full-load conditions. The LFC789D25-ADJ should be placed as close as possible to the external pass element because short PCB traces allow minimal EMI coupling to both the drive and sense lines.

For best accuracy, connect the SEN pins as close to the load as possible, not to the source of the NMOS. Also, place the SEN trace in the same direction and plane as the power trace that connects the source of the NMOS to the load. Also, it is good practice to keep the load current return path as far as possible from the SEN trace.

Place the 0.1- $\mu$ F bypass capacitor as close as possible to the V<sub>CC</sub> pin and connect it directly to the ground plane. The GND pin of the LFC789D25-ADJ should be connected to the ground plane.



## D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **8 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

# PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated