#### PRELIMINARY CUSTOMERPROCUREMENTSPECIFICATION ### Z89331 OTPDIGITAL TELEVISIONCONTROLLER Low-EMI Option #### **FEATURES** | n | Part<br>Numb <del>e</del> r | ROM<br>(KB) | RAM*<br>(Bytes) | Speed<br>(MHz) | n | Serial Interfacing I <sup>2</sup> C Port | | | |---|------------------------------------|-------------|-----------------|----------------|---|--------------------------------------------|--|--| | | Z89331 | 24 | 640 | 12 | n | Fully Customized Character Set | | | | | *General-Purp | oose | | | | | | | | | | | | | n | Character-Control and Closed-Caption Modes | | | | n | 42-Pin SDIF | P Package | | | | | | | | | 4.75- to 5.25-Volt Operating Range | | | | n | Keypad User Control | | | | n | 4.75- to 5.2 | 5-voit Oper | ating Kange | | | | | | | _ | 0°C to 170° | C Tammara | tura Danga | | n | TV Tuner Serial Interface | | | | n | $0^{\circ}$ C to $+70^{\circ}$ | C Tempera | ture Kange | | | D' (37'1 0' 1 | | | | n | One-Time F | Programmah | le. | | n | Direct Video Signals | | | #### **GENERAL DESCRIPTION** The Z89331 One-Time Programmable (OTP) Digital Television Controller is designed to provide complete audio and video control of television receivers, video recorders, and advanced on-screen display facilities. The Z89331 features a Z89C00 RISC processor core that controls on-board peripheral functions and registers using the standard processor instruction set. Character attributes can be controlled through two modes: the on-screen display Character-Control Mode and the Closed-Caption Mode. The Character-Control Mode provides access to the full set of attribute controls, allowing the modification of attributes on a character-by-character basis. The insertion of control characters permits direction of other character attributes. Closed-caption text can be decoded directly from the composite video signal and displayed on-screen with the assistance of the processor's digital signal processing (DSP) capabilities. The fully customized 512 character set, formatted in two 256 character banks, can be displayed with a host of display attributes that include underlining, italics, blinking, eight foreground/background colors, character position offset delay, and background transparency. Serial interfacing with the television tuner is provided through the tuner serial port. Other serial devices, such as digital channel tunning adjustments, may be accessed through the industry-standard I<sup>2</sup>C port. User control can be monitored through the keypad scanning port, or the 16-bit remote control capture register. Receiver functions such as color and volume can be directly controlled by eight 8-bit pulse width modulated ports. #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>cc</sub> | V <sub>DD</sub> | | Ground | GNĎ | $V_{ss}^{bb}$ | ### **GENERAL DESCRIPTION** (Continued) **Functional Block Diagram** 42-Pin Shrink DIP Pin Configuration ### **PIN DESCRIPTIONS** Z89331 | Pin<br>Name | Function | Z89331<br>42-Pin SDIP | Config<br>Direction | uration<br>Reset | |---------------------------------------|--------------------------------------------------------|-------------------------------------------------------|---------------------|------------------| | $\overline{\mathrm{v}_{\mathrm{cc}}}$ | +5 V | 34 | PWR | PWR | | GND | 0 V | 13,30 | PWR | PWR | | IRIN | Infrared Remote Capture Input | 36 | I | I | | ADC[5:0] <sup>a</sup> | 4-Bit Analog to Digital Converter Input <sup>b</sup> | -,9,10,11,12,2,8 | ĀI | Ī | | PWM9 | 14-Bit Pulse Width Modulator Output | 1,2 | OD | 0 | | PWM[8:1] <sup>c</sup> | 8-Bit Pulse Width Modulator<br>Output | -,-,-,3,4<br>5,6,7 | OD | OD | | Port0[F:0]d | Bit Programmable Input/Output Ports | 21,-,-,-,-,<br>38,37,35,-,-, | В | I | | Port1[9:0] <sup>c</sup> | Bit Programmable Input/Output Ports | 15,8,40,39,11<br>-,16,12,20,<br>19,18,17,42,<br>41,14 | В | I | | MSSCL <sup>f</sup> | I <sup>2</sup> C Clock I/O | 41,14 | BOD | | | MSSCDg | I <sup>2</sup> C Data I/O | 42 | BOD | I | | SSCL <sup>h</sup> | I <sup>2</sup> C Clock I/O | 39 | BOD | I | | SSCD <sup>i</sup> | I <sup>2</sup> C Data I/O | 40 | BOD | Î | | XTAL1 | Crystal Oscillator Input | 31 | AI | AI | | XTAL2 | Crystal Oscillator Output | 32 | AO | AO | | LPF | Loop Filter | 29 | AB | AB | | HSYNC | H_Sync | 26 | В | I | | VSYNC | V_Sync | 27 | В | Ī | | /RESET | Device Reset | 33 | I | I | | V[3:1] | OSD Video Output (Typically Drive B, G, and R Outputs) | 22,23,24 | 0 | O | | Blank | OSD Blank Output | 25 | O | О | | Half Blank <sup>h</sup> | OSD Half Blank Output | 21 | 0 | I | | RGB Digital<br>Outputs <sup>i</sup> | R[1:0],G[1:0], and B[1:0] Outputs of the RGB Matrix | 37,14,17, | О | I | | SCLK <sup>k</sup> | Internal Processor SCLK | 16,19,18<br>20 | O | I | #### Notes: - a) ADC1 input is shared with Port 17, ADC2 input Pin is shared with Port 00. ADC3 input pin is shared with Port 05 and ADC4 input pin is shared with Port 04. - b) ADC0 and ADC5 have a clamp circuit that facilitates Composite video input. - c) PWM[8,7] is not available on the 42-pin DIP version. - d) Port0[F:A] is not available on the 42-pin DIP version. - e) Port19 is not available on the 42-pin DIP version. - f) SCL I/O pin is shared with Port01 or Port11. - g) SCD I/O pin is shared with Port02 or Port12. - h) Half Blank output is a function shared with PortOF. - i) Digital RGB outputs and the internal SCLK are shared with Port1[5:0]. - k) Internal processor SCLK is shared with Port16. # V1, V2, V3 ANALOG OUTPUT Specifications $V_{CC} = 5.25 \text{ V}$ | V <sub>cc</sub> = 5.25 V | Condition | Limit | |--------------------------|----------------------------|-----------------| | Output Voltage | Bit = 11 | 3.9 V +/- 0.3 V | | - | Bit = 10 | 3.0 V +/- 0.3 V | | | Bit = 01 | 1.8 V +/- 0.3 V | | | Bit = 00 | 0.6 V +/- 0.3 V | | Settling Time | 70% of DC Level, 10pf Load | < 50 nsec | ## V1, V2, V3 ANALOG OUTPUT Specifications $V_{cc} = 4.75V$ | V <sub>cc</sub> = 4.75V | Condition | Limit | |-------------------------|----------------------------|-----------------| | Output Voltage | Bit = 11 | 3.5 V +/- 0.3 V | | | Bit = 10 | 2.6 V +/- 0.3 V | | | Bit = 01 | 1.6 V +/- 0.3 V | | | Bit = 00 | 0.5 V +/- 0.3 V | | Settling Time | 70% of DC Level, 10pf Load | < 50 nsec | **DC CHARACTERISTICS** $T_A = 0$ °C to + 70°C; $V_{CC} = + 4.75$ V to + 5.25V | Symbol | Parameter | TA = 0° t<br>Min | TA = 0° to + 70°C<br>Min Max | | Units | Conditions | |------------------------------------|-----------------------|----------------------|------------------------------|------|------------|----------------------------------------------------------| | $V_{_{\rm I\!L}}$ | Input Voltage Low | 0 | 0.2 V <sub>cc</sub> | 1.48 | V | | | V <sub>IH</sub> | Input Voltage High | $0.7 V_{cc}$ | $v_{cc}^{\alpha}$ | 3.0 | V | | | V <sub>HY</sub> | Schmitt Hysteresis | 0.1 V <sub>CC</sub> | | 0.8 | V | | | $V_{_{\mathrm{PU}}}^{\mathrm{II}}$ | Maximum Pull-Up Volta | | 13.2 | | V | [2] | | $\mathbf{V}_{OL}$ | Output Voltage Low | | 0.4 | 0.16 | V | $I_{OL} = 1.00 \text{ mA}$ | | 02 | | | 0.4 | 0.19 | V | $I_{OL}^{OL} = mA, [1]$ | | | | | 0.4 | 0.19 | V | $I_{OL} = 0.75 \text{ mA}, [2]$ | | / <sub>он</sub> | Output Voltage High | V <sub>cc</sub> -0.4 | | 4.75 | V | $I_{OH} = -0.75 \text{ mA}$ | | IR | Reset Input Current | | -80 | -46 | μΑ | $V_{RL} = 0 V$ | | L | Input Leakage | -3.0 | 3.0 | 0.01 | μ <b>Α</b> | $0 \stackrel{\text{RL}}{\text{V}}, \text{V}_{\text{CC}}$ | | OL . | Tri-State Leakage | -3.0 | 3.0 | 0.02 | μA | $0 \text{ V}, \text{V}_{\text{cc}}^{\text{cc}}$ | #### Note: <sup>[1]</sup> Port 0, 1 <sup>[2]</sup> PWM Open-Drain #### **Pre-Characterization Product:** The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or non-conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues. © 1995 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com